blob: 0f440f576f9b4892d7bee10ccbeab39261c29a7c [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie5abf0402020-10-28 15:14:27 -07009 option USB3_NO_C 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070010 end
Kevin Chang4f4eba92021-04-19 14:23:18 +080011 field THERMAL 4 7
12 option FAN_TABLE_0 0
13 option FAN_TABLE_1 1
14 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070015 field AUDIO 8 10
16 option NONE 0
17 option MAX98357_ALC5682I_I2S 1
18 option MAX98373_ALC5682I_I2S 2
19 option MAX98373_ALC5682_SNDW 3
Frank Wu362bcee2020-08-19 09:56:43 +080020 option MAX98373_ALC5682I_I2S_UP4 4
Wisley Chen35010ef2020-11-06 17:16:59 +080021 option MAX98360_ALC5682I_I2S 5
Stanley Wu64f7bdf2020-10-30 12:01:20 +080022 option RT1011_ALC5682I_I2S 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070023 end
24 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070025 option TABLETMODE_DISABLED 0
26 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070027 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070028 field DB_LTE 12 13
29 option LTE_ABSENT 0
30 option LTE_PRESENT 1
31 end
Duncan Laurie14efbb42020-09-08 20:35:06 +000032 field KB_BL 14
33 option KB_BL_ABSENT 0
34 option KB_BL_PRESENT 1
35 end
36 field NUMPAD 15
37 option NUMPAD_ABSENT 0
38 option NUMPAD_PRESENT 1
39 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070040 field DB_SD 16 19
41 option SD_ABSENT 0
42 option SD_GL9755S 1
43 option SD_RTS5261 2
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080044 option SD_RTS5227S 3
Duncan Laurie912d9ec2020-11-30 10:09:42 -080045 option SD_GL9750 4
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080046 option SD_OZ711LV2LN 5
Duncan Laurie9db8c252020-05-10 11:16:45 -070047 end
Duncan Lauriebd049952020-11-11 13:01:27 -080048 field KB_LAYOUT 20 21
49 option KB_LAYOUT_DEFAULT 0
50 option KB_LAYOUT_1 1
51 end
Duncan Laurie89bbe142020-11-30 10:12:56 -080052 field BOOT_DEVICE_EMMC 22
53 option BOOT_EMMC_DISABLED 0
54 option BOOT_EMMC_ENABLED 1
55 end
56 field BOOT_DEVICE_NVME 23
57 option BOOT_NVME_DISABLED 0
58 option BOOT_NVME_ENABLED 1
59 end
60 field BOOT_DEVICE_SATA 24
61 option BOOT_SATA_DISABLED 0
62 option BOOT_SATA_ENABLED 1
63 end
Zhuohao Lee275440e2021-01-19 13:06:18 +080064 field TOUCHPAD 25
65 option REGULAR_TOUCHPAD 0
66 option NUMPAD_TOUCHPAD 1
67 end
Kevin Chang1c02f6f2021-03-10 09:22:09 +080068 field WIFI_SAR_ID 26 27
69 option WIFI_SAR_ID_0 0
70 option WIFI_SAR_ID_1 1
71 option WIFI_SAR_ID_2 2
72 option WIFI_SAR_ID_3 3
73 end
Kevin Changc48cf112021-04-07 15:18:25 +080074 field OLED_SCREEN 28
75 option OLED_NOT_PRESENT 0
76 option OLED_PRESENT 1
77 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070078end
79
Nick Vaccarof9781912020-01-28 18:43:28 -080080chip soc/intel/tigerlake
81
82 device cpu_cluster 0 on
83 device lapic 0 on end
84 end
85
86 # GPE configuration
87 # Note that GPE events called out in ASL code rely on this
88 # route. i.e. If this route changes then the affected GPE
89 # offset bits also need to be changed.
90 register "pmc_gpe0_dw0" = "GPP_C"
91 register "pmc_gpe0_dw1" = "GPP_D"
92 register "pmc_gpe0_dw2" = "GPP_E"
93
Jamie Ryu154625b2020-06-12 02:59:26 -070094 # Enable heci communication
95 register "HeciEnabled" = "1"
96
Nick Vaccarof9781912020-01-28 18:43:28 -080097 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070098 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080099 register "SmbusEnable" = "0"
100
101 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
102 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
103 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
104 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
105 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -0800106 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
107 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
108
109 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
110 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
111 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
112 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
113
Nick Vaccaro97b608f2021-05-11 16:41:37 -0700114 register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC3)"
115 register "tcss_ports[1]" = "TCSS_PORT_DEFAULT(OC0)"
116
Nick Vaccarof9781912020-01-28 18:43:28 -0800117 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
118 register "gen1_dec" = "0x00fc0801"
119 register "gen2_dec" = "0x000c0201"
120 # EC memory map range is 0x900-0x9ff
121 register "gen3_dec" = "0x00fc0901"
122
123 # Enable NVMe PCIE 9 using clk 0
124 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700125 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800126 register "PcieClkSrcUsage[0]" = "8"
127 register "PcieClkSrcClkReq[0]" = "0"
128
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800129 # Enable Optane PCIE 11 using clk 0
130 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700131 register "PcieRpLtrEnable[10]" = "1"
Shaunak Sahab27b0fd2020-09-22 23:09:24 -0700132 register "HybridStorageMode" = "0"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800133
Nick Vaccarof9781912020-01-28 18:43:28 -0800134 # Enable SD Card PCIE 8 using clk 3
135 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700136 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +0800137 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800138 register "PcieClkSrcUsage[3]" = "7"
139 register "PcieClkSrcClkReq[3]" = "3"
140
141 # Enable WLAN PCIE 7 using clk 1
142 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700143 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800144 register "PcieClkSrcUsage[1]" = "6"
145 register "PcieClkSrcClkReq[1]" = "1"
146
Nick Vaccarof9781912020-01-28 18:43:28 -0800147 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
David Wu7d1a1372020-10-21 10:42:25 +0800148 register "PcieClkSrcUsage[2]" = "PCIE_CLK_NOTUSED"
149 register "PcieClkSrcUsage[4]" = "PCIE_CLK_NOTUSED"
150 register "PcieClkSrcUsage[5]" = "PCIE_CLK_NOTUSED"
151 register "PcieClkSrcUsage[6]" = "PCIE_CLK_NOTUSED"
Nick Vaccarof9781912020-01-28 18:43:28 -0800152
153 # Enable SATA
154 register "SataEnable" = "1"
155 register "SataMode" = "0"
156 register "SataSalpSupport" = "1"
157 register "SataPortsEnable[0]" = "0"
158 register "SataPortsEnable[1]" = "1"
159 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700160 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700161 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800162
163 register "SerialIoI2cMode" = "{
164 [PchSerialIoIndexI2C0] = PchSerialIoPci,
165 [PchSerialIoIndexI2C1] = PchSerialIoPci,
166 [PchSerialIoIndexI2C2] = PchSerialIoPci,
167 [PchSerialIoIndexI2C3] = PchSerialIoPci,
168 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
169 [PchSerialIoIndexI2C5] = PchSerialIoPci,
170 }"
171
172 register "SerialIoGSpiMode" = "{
173 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
174 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
175 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
176 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
177 }"
178
179 register "SerialIoGSpiCsMode" = "{
180 [PchSerialIoIndexGSPI0] = 1,
181 [PchSerialIoIndexGSPI1] = 1,
182 [PchSerialIoIndexGSPI2] = 0,
183 [PchSerialIoIndexGSPI3] = 0,
184 }"
185
186 register "SerialIoGSpiCsState" = "{
Caveh Jalali85e4c432020-09-12 03:05:48 -0700187 [PchSerialIoIndexGSPI0] = 1,
188 [PchSerialIoIndexGSPI1] = 1,
Nick Vaccarof9781912020-01-28 18:43:28 -0800189 [PchSerialIoIndexGSPI2] = 0,
190 [PchSerialIoIndexGSPI3] = 0,
191 }"
192
193 register "SerialIoUartMode" = "{
194 [PchSerialIoIndexUART0] = PchSerialIoPci,
195 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
196 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
197 }"
198
Jamie Ryu80535952020-08-18 19:10:43 -0700199 # Set the minimum assertion width
200 # PchPmSlpS3MinAssert:
201 # - 1: 60us
202 # - 2: 1ms
203 # - 3: 50ms
204 # - 4: 2s
205 register "PchPmSlpS3MinAssert" = "3" # 50ms
206 # PchPmSlpS4MinAssert:
207 # - 1 = 1s
208 # - 2 = 2s
209 # - 3 = 3s
210 # - 4 = 4s
211 register "PchPmSlpS4MinAssert" = "1" # 1s
212 # PchPmSlpSusMinAssert:
213 # - 1 = 0ms
214 # - 2 = 500ms
215 # - 3 = 1s
216 # - 4 = 4s
217 register "PchPmSlpSusMinAssert" = "3" # 1s
218 # PchPmSlpAMinAssert
219 # - 1 = 0ms
220 # - 2 = 4s
221 # - 3 = 98ms
222 # - 4 = 2s
223 register "PchPmSlpAMinAssert" = "3" # 98ms
224
225 # NOTE: Duration programmed in the below register should never be smaller than the
226 # stretch duration programmed in the following registers -
227 # - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
228 # - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
229 # - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
230 # - PM_CFG.SLP_LAN_MIN_ASST_WDTH
231 register "PchPmPwrCycDur" = "1" # 1s
232
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800233 # HD Audio
234 register "PchHdaDspEnable" = "1"
235 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700236 register "PchHdaAudioLinkDmicEnable[0]" = "0"
237 register "PchHdaAudioLinkDmicEnable[1]" = "0"
238 register "PchHdaAudioLinkSspEnable[0]" = "0"
239 register "PchHdaAudioLinkSspEnable[1]" = "0"
240 register "PchHdaAudioLinkSndwEnable[0]" = "0"
241 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800242
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800243 # TCSS USB3
Brandon Breitenstein40b53582020-12-21 14:57:50 -0800244 register "UsbTcPortEn" = "0x3"
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800245 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700246 register "TcssAuxOri" = "0"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700247
Nick Vaccarof9781912020-01-28 18:43:28 -0800248 # DP port
249 register "DdiPortAConfig" = "1" # eDP
250 register "DdiPortBConfig" = "0"
251
252 register "DdiPortAHpd" = "1"
253 register "DdiPortBHpd" = "1"
254 register "DdiPortCHpd" = "0"
255 register "DdiPort1Hpd" = "1"
256 register "DdiPort2Hpd" = "1"
257 register "DdiPort3Hpd" = "0"
258 register "DdiPort4Hpd" = "0"
259
260 register "DdiPortADdc" = "0"
261 register "DdiPortBDdc" = "1"
262 register "DdiPortCDdc" = "0"
263 register "DdiPort1Ddc" = "0"
264 register "DdiPort2Ddc" = "0"
265 register "DdiPort3Ddc" = "0"
266 register "DdiPort4Ddc" = "0"
267
Nick Vaccarof9781912020-01-28 18:43:28 -0800268 # Enable S0ix
269 register "s0ix_enable" = "1"
270
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530271 # Enable DPTF
272 register "dptf_enable" = "1"
273
Shreesh Chhabbi3c6ad8d2021-02-04 13:16:24 -0800274 # Enable External Bypass
275 register "external_bypass" = "1"
276
277 # Enable External Clk Gate
278 register "external_clk_gated" = "1"
279
280 # Enable External Phy Gate
281 register "external_phy_gated" = "1"
282
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530283 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
284 .tdp_pl1_override = 15,
285 .tdp_pl2_override = 38,
286 .tdp_pl4 = 71,
287 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600288 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530289 .tdp_pl1_override = 15,
290 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600291 .tdp_pl4 = 105,
292 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530293 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
294 .tdp_pl1_override = 9,
295 .tdp_pl2_override = 35,
296 .tdp_pl4 = 66,
297 }"
298 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
299 .tdp_pl1_override = 9,
300 .tdp_pl2_override = 40,
301 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530302 }"
303
304 register "Device4Enable" = "1"
305
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530306 register "tcc_offset" = "10" # TCC of 90
307
Cliff Huang2eee6c32021-02-05 14:29:27 -0800308 register "CnviBtCore" = "true"
309
Angel Pons98521c52021-03-01 21:16:49 +0100310 register "CnviBtAudioOffload" = "true"
John Zhaoc8e30972020-09-21 13:20:57 -0700311
Nick Vaccarof9781912020-01-28 18:43:28 -0800312 # Intel Common SoC Config
313 #+-------------------+---------------------------+
314 #| Field | Value |
315 #+-------------------+---------------------------+
316 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
317 #| GSPI0 | cr50 TPM. Early init is |
318 #| | required to set up a BAR |
319 #| | for TPM communication |
320 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800321 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800322 #| I2C0 | Audio |
323 #| I2C1 | Touchscreen |
324 #| I2C2 | WLAN, SAR0 |
325 #| I2C3 | Camera, SAR1 |
326 #| I2C5 | Trackpad |
327 #+-------------------+---------------------------+
328 register "common_soc_config" = "{
329 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
330 .gspi[0] = {
331 .speed_mhz = 1,
332 .early_init = 1,
333 },
334 .i2c[0] = {
335 .speed = I2C_SPEED_FAST,
336 },
337 .i2c[1] = {
338 .speed = I2C_SPEED_FAST,
339 },
340 .i2c[2] = {
341 .speed = I2C_SPEED_FAST,
342 },
343 .i2c[3] = {
344 .speed = I2C_SPEED_FAST,
345 },
346 .i2c[5] = {
347 .speed = I2C_SPEED_FAST,
348 },
349 }"
350
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700351 register "ext_fivr_settings" = "{
352 .configure_ext_fivr = 1,
353 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
354 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
355 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
356 FIVR_VOLTAGE_MIN_ACTIVE |
357 FIVR_VOLTAGE_MIN_RETENTION,
358 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
359 FIVR_VOLTAGE_MIN_ACTIVE |
360 FIVR_VOLTAGE_MIN_RETENTION,
361 .v1p05_icc_max_ma = 500,
362 .vnn_sx_voltage_mv = 1250,
363 }"
364
Shaunak Saha82d51232021-02-17 23:26:43 -0800365 # Acoustic settings
366 register "AcousticNoiseMitigation" = "1"
367 register "SlowSlewRate" = "SLEW_FAST_8"
368 register "FastPkgCRampDisable" = "1"
369
Nick Vaccarof9781912020-01-28 18:43:28 -0800370 device domain 0 on
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700371 device ref igpu on end
372 device ref dptf on
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600373 # Default DPTF Policy for all Volteer boards if not overridden
374 chip drivers/intel/dptf
375 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600376 register "policies.active" = "{
377 [0] = {.target = DPTF_CPU,
378 .thresholds = {TEMP_PCT(85, 90),
379 TEMP_PCT(80, 69),
380 TEMP_PCT(75, 56),
381 TEMP_PCT(70, 46),
382 TEMP_PCT(65, 36),}},
383 [1] = {.target = DPTF_TEMP_SENSOR_0,
384 .thresholds = {TEMP_PCT(50, 90),
385 TEMP_PCT(47, 69),
386 TEMP_PCT(45, 56),
387 TEMP_PCT(42, 46),
388 TEMP_PCT(39, 36),}},
389 [2] = {.target = DPTF_TEMP_SENSOR_1,
390 .thresholds = {TEMP_PCT(50, 90),
391 TEMP_PCT(47, 69),
392 TEMP_PCT(45, 56),
393 TEMP_PCT(42, 46),
394 TEMP_PCT(39, 36),}},
395 [3] = {.target = DPTF_TEMP_SENSOR_2,
396 .thresholds = {TEMP_PCT(50, 90),
397 TEMP_PCT(47, 69),
398 TEMP_PCT(45, 56),
399 TEMP_PCT(42, 46),
400 TEMP_PCT(39, 36),}},
401 [4] = {.target = DPTF_TEMP_SENSOR_3,
402 .thresholds = {TEMP_PCT(50, 90),
403 TEMP_PCT(47, 69),
404 TEMP_PCT(45, 56),
405 TEMP_PCT(42, 46),
406 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600407
408 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600409 register "policies.passive" = "{
410 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
411 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
412 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
413 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
414 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600415
416 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600417 register "policies.critical" = "{
418 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
419 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
420 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
421 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
422 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600423
424 ## Power Limits Control
Sumeet R Pawnikar88352c52020-10-08 21:15:42 +0530425 # 3-15W PL1 in 200mW increments, avg over 28-32s interval
426 # PL2 ranges from 15 to 60W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600427 register "controls.power_limits" = "{
428 .pl1 = {.min_power = 3000,
429 .max_power = 15000,
430 .time_window_min = 28 * MSECS_PER_SEC,
431 .time_window_max = 32 * MSECS_PER_SEC,
432 .granularity = 200,},
Sumeet R Pawnikara97fb7f2020-12-04 11:48:24 +0530433 .pl2 = {.min_power = 60000,
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600434 .max_power = 60000,
435 .time_window_min = 28 * MSECS_PER_SEC,
436 .time_window_max = 32 * MSECS_PER_SEC,
437 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600438
439 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600440 register "controls.charger_perf" = "{
441 [0] = { 255, 1700 },
442 [1] = { 24, 1500 },
443 [2] = { 16, 1000 },
444 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600445
446 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600447 register "controls.fan_perf" = "{
448 [0] = { 90, 6700, 220, 2200, },
449 [1] = { 80, 5800, 180, 1800, },
450 [2] = { 70, 5000, 145, 1450, },
451 [3] = { 60, 4900, 115, 1150, },
452 [4] = { 50, 3838, 90, 900, },
453 [5] = { 40, 2904, 55, 550, },
454 [6] = { 30, 2337, 30, 300, },
455 [7] = { 20, 1608, 15, 150, },
456 [8] = { 10, 800, 10, 100, },
457 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600458
459 # Fan options
460 register "options.fan.fine_grained_control" = "1"
461 register "options.fan.step_size" = "2"
462
463 device generic 0 on end
464 end
465 end # DPTF 0x9A03
Duncan Laurie2b3de782020-10-28 14:26:26 -0700466 # Volteer reference design does not have PCIe on Type-C port C0 so it should
467 # not have hotplug resources allocated. Marking the device hidden will ensure
468 # it is still enabled so it can participate in power management.
469 device ref tbt_pcie_rp0 hidden
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700470 probe DB_USB USB4_GEN2
471 probe DB_USB USB4_GEN3
472 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700473 device ref tbt_pcie_rp1 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700474 probe DB_USB USB4_GEN2
475 probe DB_USB USB4_GEN3
476 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700477 device ref tbt_dma0 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700478 probe DB_USB USB4_GEN2
479 probe DB_USB USB4_GEN3
Duncan Laurie5b6ec3e2020-08-28 19:50:09 +0000480 chip drivers/intel/usb4/retimer
481 register "power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H10)"
482 device generic 0 on end
483 end
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700484 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700485 device ref gna on end
486 device ref north_xhci on end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700487 device ref south_xhci on end
488 device ref shared_ram on end
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700489 device ref cnvi_wifi on
490 chip drivers/wifi/generic
491 register "wake" = "GPE0_PME_B0"
492 device generic 0 on end
493 end
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800494 end
Tim Wawrzynczakc8340d42020-12-09 09:40:23 -0700495 # MIPI camera devices are on I2C buses 2 and 3
496 device ref i2c2 on end
497 device ref i2c3 on end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700498 device ref heci1 on end
499 device ref sata on end
500 device ref pcie_rp1 on end
501 device ref pcie_rp7 on end
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800502 device ref pcie_rp8 on
503 probe DB_SD SD_GL9755S
504 probe DB_SD SD_RTS5261
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800505 probe DB_SD SD_RTS5227S
506 probe DB_SD SD_GL9750
507 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800508 chip soc/intel/common/block/pcie/rtd3
509 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D16)"
510 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
511 register "srcclk_pin" = "3"
512 device generic 0 on
513 probe DB_SD SD_GL9755S
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800514 probe DB_SD SD_RTS5227S
515 probe DB_SD SD_GL9750
516 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800517 end
518 end
519 chip soc/intel/common/block/pcie/rtd3
520 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
521 register "srcclk_pin" = "3"
522 register "is_external" = "1"
523 device generic 1 on
524 probe DB_SD SD_RTS5261
525 end
526 end
527 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700528 device ref pcie_rp9 on end
529 device ref pcie_rp11 on end
530 device ref uart0 on end
531 device ref gspi0 on
Nick Vaccarof9781912020-01-28 18:43:28 -0800532 chip drivers/spi/acpi
533 register "hid" = "ACPI_DT_NAMESPACE_HID"
534 register "compat_string" = ""google,cr50""
535 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
536 device spi 0 on end
537 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700538 end
539 device ref gspi1 on
Alex Levin3bc41cf2020-03-06 10:54:10 -0800540 chip drivers/spi/acpi
541 register "name" = ""CRFP""
542 register "hid" = "ACPI_DT_NAMESPACE_HID"
543 register "uid" = "1"
544 register "compat_string" = ""google,cros-ec-spi""
545 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
546 device spi 0 on end
547 end # FPMCU
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700548 end
549 device ref pch_espi on
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700550 chip ec/google/chromeec
551 device pnp 0c09.0 on end
552 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700553 end
Tim Wawrzynczak2f917e62020-12-09 10:11:06 -0700554 device ref hda on
555 probe AUDIO MAX98357_ALC5682I_I2S
556 probe AUDIO MAX98373_ALC5682I_I2S
557 probe AUDIO MAX98373_ALC5682_SNDW
558 probe AUDIO MAX98373_ALC5682I_I2S_UP4
559 probe AUDIO MAX98360_ALC5682I_I2S
560 end
Nick Vaccarof9781912020-01-28 18:43:28 -0800561 end
562end