blob: 582f44a96bcc0ac8cdc4f00423c323c8b012fdca [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie9db8c252020-05-10 11:16:45 -07009 end
10 field THERMAL 4 7 end
11 field AUDIO 8 10
12 option NONE 0
13 option MAX98357_ALC5682I_I2S 1
14 option MAX98373_ALC5682I_I2S 2
15 option MAX98373_ALC5682_SNDW 3
16 end
17 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070018 option TABLETMODE_DISABLED 0
19 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070020 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070021 field DB_LTE 12 13
22 option LTE_ABSENT 0
23 option LTE_PRESENT 1
24 end
25 field DB_SD 16 19
26 option SD_ABSENT 0
27 option SD_GL9755S 1
28 option SD_RTS5261 2
Duncan Laurie9db8c252020-05-10 11:16:45 -070029 end
30end
31
Nick Vaccarof9781912020-01-28 18:43:28 -080032chip soc/intel/tigerlake
33
34 device cpu_cluster 0 on
35 device lapic 0 on end
36 end
37
38 # GPE configuration
39 # Note that GPE events called out in ASL code rely on this
40 # route. i.e. If this route changes then the affected GPE
41 # offset bits also need to be changed.
42 register "pmc_gpe0_dw0" = "GPP_C"
43 register "pmc_gpe0_dw1" = "GPP_D"
44 register "pmc_gpe0_dw2" = "GPP_E"
45
Jamie Ryu154625b2020-06-12 02:59:26 -070046 # Enable heci communication
47 register "HeciEnabled" = "1"
48
Nick Vaccarof9781912020-01-28 18:43:28 -080049 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070050 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080051 register "SmbusEnable" = "0"
52
53 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
54 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
55 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
56 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
57 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -080058 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
59 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
60
61 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
62 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
63 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
64 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
65
Nick Vaccarof9781912020-01-28 18:43:28 -080066 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
67 register "gen1_dec" = "0x00fc0801"
68 register "gen2_dec" = "0x000c0201"
69 # EC memory map range is 0x900-0x9ff
70 register "gen3_dec" = "0x00fc0901"
71
72 # Enable NVMe PCIE 9 using clk 0
73 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070074 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080075 register "PcieClkSrcUsage[0]" = "8"
76 register "PcieClkSrcClkReq[0]" = "0"
77
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080078 # Enable Optane PCIE 11 using clk 0
79 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070080 register "PcieRpLtrEnable[10]" = "1"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080081 register "HybridStorageMode" = "1"
82
Nick Vaccarof9781912020-01-28 18:43:28 -080083 # Enable SD Card PCIE 8 using clk 3
84 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070085 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +080086 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080087 register "PcieClkSrcUsage[3]" = "7"
88 register "PcieClkSrcClkReq[3]" = "3"
89
90 # Enable WLAN PCIE 7 using clk 1
91 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070092 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080093 register "PcieClkSrcUsage[1]" = "6"
94 register "PcieClkSrcClkReq[1]" = "1"
95
Nick Vaccarof9781912020-01-28 18:43:28 -080096 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
Alex Levina53dbd42020-03-09 16:52:59 -070097 register "PcieClkSrcUsage[2]" = "0xFF"
Nick Vaccarof9781912020-01-28 18:43:28 -080098 register "PcieClkSrcUsage[4]" = "0xFF"
99 register "PcieClkSrcUsage[5]" = "0xFF"
100 register "PcieClkSrcUsage[6]" = "0xFF"
101
102 # Enable SATA
103 register "SataEnable" = "1"
104 register "SataMode" = "0"
105 register "SataSalpSupport" = "1"
106 register "SataPortsEnable[0]" = "0"
107 register "SataPortsEnable[1]" = "1"
108 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700109 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700110 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800111
112 register "SerialIoI2cMode" = "{
113 [PchSerialIoIndexI2C0] = PchSerialIoPci,
114 [PchSerialIoIndexI2C1] = PchSerialIoPci,
115 [PchSerialIoIndexI2C2] = PchSerialIoPci,
116 [PchSerialIoIndexI2C3] = PchSerialIoPci,
117 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
118 [PchSerialIoIndexI2C5] = PchSerialIoPci,
119 }"
120
121 register "SerialIoGSpiMode" = "{
122 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
123 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
124 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
125 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
126 }"
127
128 register "SerialIoGSpiCsMode" = "{
129 [PchSerialIoIndexGSPI0] = 1,
130 [PchSerialIoIndexGSPI1] = 1,
131 [PchSerialIoIndexGSPI2] = 0,
132 [PchSerialIoIndexGSPI3] = 0,
133 }"
134
135 register "SerialIoGSpiCsState" = "{
136 [PchSerialIoIndexGSPI0] = 0,
137 [PchSerialIoIndexGSPI1] = 0,
138 [PchSerialIoIndexGSPI2] = 0,
139 [PchSerialIoIndexGSPI3] = 0,
140 }"
141
142 register "SerialIoUartMode" = "{
143 [PchSerialIoIndexUART0] = PchSerialIoPci,
144 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
145 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
146 }"
147
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800148 # HD Audio
149 register "PchHdaDspEnable" = "1"
150 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700151 register "PchHdaAudioLinkDmicEnable[0]" = "0"
152 register "PchHdaAudioLinkDmicEnable[1]" = "0"
153 register "PchHdaAudioLinkSspEnable[0]" = "0"
154 register "PchHdaAudioLinkSspEnable[1]" = "0"
155 register "PchHdaAudioLinkSndwEnable[0]" = "0"
156 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800157
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800158 # TCSS USB3
159 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700160 register "TcssAuxOri" = "0"
161 register "IomTypeCPortPadCfg[0]" = "0x09000000"
162 register "IomTypeCPortPadCfg[1]" = "0x09000000"
Brandon Breitensteinc9a34512020-06-10 17:04:29 -0700163 register "IomTypeCPortPadCfg[2]" = "0x09000000"
164 register "IomTypeCPortPadCfg[3]" = "0x09000000"
165 register "IomTypeCPortPadCfg[4]" = "0x09000000"
166 register "IomTypeCPortPadCfg[5]" = "0x09000000"
167 register "IomTypeCPortPadCfg[6]" = "0x09000000"
168 register "IomTypeCPortPadCfg[7]" = "0x09000000"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700169
Nick Vaccarof9781912020-01-28 18:43:28 -0800170 # DP port
171 register "DdiPortAConfig" = "1" # eDP
172 register "DdiPortBConfig" = "0"
173
174 register "DdiPortAHpd" = "1"
175 register "DdiPortBHpd" = "1"
176 register "DdiPortCHpd" = "0"
177 register "DdiPort1Hpd" = "1"
178 register "DdiPort2Hpd" = "1"
179 register "DdiPort3Hpd" = "0"
180 register "DdiPort4Hpd" = "0"
181
182 register "DdiPortADdc" = "0"
183 register "DdiPortBDdc" = "1"
184 register "DdiPortCDdc" = "0"
185 register "DdiPort1Ddc" = "0"
186 register "DdiPort2Ddc" = "0"
187 register "DdiPort3Ddc" = "0"
188 register "DdiPort4Ddc" = "0"
189
Nick Vaccarof9781912020-01-28 18:43:28 -0800190 # Enable "Intel Speed Shift Technology"
191 register "speed_shift_enable" = "1"
192
193 # Enable S0ix
194 register "s0ix_enable" = "1"
195
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530196 # Enable DPTF
197 register "dptf_enable" = "1"
198
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530199 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
200 .tdp_pl1_override = 15,
201 .tdp_pl2_override = 38,
202 .tdp_pl4 = 71,
203 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600204 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530205 .tdp_pl1_override = 15,
206 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600207 .tdp_pl4 = 105,
208 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530209 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
210 .tdp_pl1_override = 9,
211 .tdp_pl2_override = 35,
212 .tdp_pl4 = 66,
213 }"
214 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
215 .tdp_pl1_override = 9,
216 .tdp_pl2_override = 40,
217 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530218 }"
219
220 register "Device4Enable" = "1"
221
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530222 register "tcc_offset" = "10" # TCC of 90
223
Nick Vaccarof9781912020-01-28 18:43:28 -0800224 # Intel Common SoC Config
225 #+-------------------+---------------------------+
226 #| Field | Value |
227 #+-------------------+---------------------------+
228 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
229 #| GSPI0 | cr50 TPM. Early init is |
230 #| | required to set up a BAR |
231 #| | for TPM communication |
232 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800233 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800234 #| I2C0 | Audio |
235 #| I2C1 | Touchscreen |
236 #| I2C2 | WLAN, SAR0 |
237 #| I2C3 | Camera, SAR1 |
238 #| I2C5 | Trackpad |
239 #+-------------------+---------------------------+
240 register "common_soc_config" = "{
241 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
242 .gspi[0] = {
243 .speed_mhz = 1,
244 .early_init = 1,
245 },
246 .i2c[0] = {
247 .speed = I2C_SPEED_FAST,
248 },
249 .i2c[1] = {
250 .speed = I2C_SPEED_FAST,
251 },
252 .i2c[2] = {
253 .speed = I2C_SPEED_FAST,
254 },
255 .i2c[3] = {
256 .speed = I2C_SPEED_FAST,
257 },
258 .i2c[5] = {
259 .speed = I2C_SPEED_FAST,
260 },
261 }"
262
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700263 register "ext_fivr_settings" = "{
264 .configure_ext_fivr = 1,
265 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
266 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
267 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
268 FIVR_VOLTAGE_MIN_ACTIVE |
269 FIVR_VOLTAGE_MIN_RETENTION,
270 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
271 FIVR_VOLTAGE_MIN_ACTIVE |
272 FIVR_VOLTAGE_MIN_RETENTION,
273 .v1p05_icc_max_ma = 500,
274 .vnn_sx_voltage_mv = 1250,
275 }"
276
Nick Vaccarof9781912020-01-28 18:43:28 -0800277 device domain 0 on
278 #From EDS(575683)
279 device pci 00.0 on end # Host Bridge 0x9A14:U/0x9A12:Y
280 device pci 02.0 on end # Graphics
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600281 device pci 04.0 on
282 # Default DPTF Policy for all Volteer boards if not overridden
283 chip drivers/intel/dptf
284 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600285 register "policies.active" = "{
286 [0] = {.target = DPTF_CPU,
287 .thresholds = {TEMP_PCT(85, 90),
288 TEMP_PCT(80, 69),
289 TEMP_PCT(75, 56),
290 TEMP_PCT(70, 46),
291 TEMP_PCT(65, 36),}},
292 [1] = {.target = DPTF_TEMP_SENSOR_0,
293 .thresholds = {TEMP_PCT(50, 90),
294 TEMP_PCT(47, 69),
295 TEMP_PCT(45, 56),
296 TEMP_PCT(42, 46),
297 TEMP_PCT(39, 36),}},
298 [2] = {.target = DPTF_TEMP_SENSOR_1,
299 .thresholds = {TEMP_PCT(50, 90),
300 TEMP_PCT(47, 69),
301 TEMP_PCT(45, 56),
302 TEMP_PCT(42, 46),
303 TEMP_PCT(39, 36),}},
304 [3] = {.target = DPTF_TEMP_SENSOR_2,
305 .thresholds = {TEMP_PCT(50, 90),
306 TEMP_PCT(47, 69),
307 TEMP_PCT(45, 56),
308 TEMP_PCT(42, 46),
309 TEMP_PCT(39, 36),}},
310 [4] = {.target = DPTF_TEMP_SENSOR_3,
311 .thresholds = {TEMP_PCT(50, 90),
312 TEMP_PCT(47, 69),
313 TEMP_PCT(45, 56),
314 TEMP_PCT(42, 46),
315 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600316
317 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600318 register "policies.passive" = "{
319 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
320 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
321 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
322 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
323 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600324
325 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600326 register "policies.critical" = "{
327 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
328 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
329 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
330 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
331 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600332
333 ## Power Limits Control
334 # 10-15W PL1 in 200mW increments, avg over 28-32s interval
335 # PL2 is fixed at 64W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600336 register "controls.power_limits" = "{
337 .pl1 = {.min_power = 3000,
338 .max_power = 15000,
339 .time_window_min = 28 * MSECS_PER_SEC,
340 .time_window_max = 32 * MSECS_PER_SEC,
341 .granularity = 200,},
342 .pl2 = {.min_power = 15000,
343 .max_power = 60000,
344 .time_window_min = 28 * MSECS_PER_SEC,
345 .time_window_max = 32 * MSECS_PER_SEC,
346 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600347
348 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600349 register "controls.charger_perf" = "{
350 [0] = { 255, 1700 },
351 [1] = { 24, 1500 },
352 [2] = { 16, 1000 },
353 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600354
355 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600356 register "controls.fan_perf" = "{
357 [0] = { 90, 6700, 220, 2200, },
358 [1] = { 80, 5800, 180, 1800, },
359 [2] = { 70, 5000, 145, 1450, },
360 [3] = { 60, 4900, 115, 1150, },
361 [4] = { 50, 3838, 90, 900, },
362 [5] = { 40, 2904, 55, 550, },
363 [6] = { 30, 2337, 30, 300, },
364 [7] = { 20, 1608, 15, 150, },
365 [8] = { 10, 800, 10, 100, },
366 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600367
368 # Fan options
369 register "options.fan.fine_grained_control" = "1"
370 register "options.fan.step_size" = "2"
371
372 device generic 0 on end
373 end
374 end # DPTF 0x9A03
Nick Vaccarof9781912020-01-28 18:43:28 -0800375 device pci 05.0 off end # IPU 0x9A19
376 device pci 06.0 off end # PEG60 0x9A09
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700377 device pci 07.0 on # TBT_PCIe0 0x9A23
378 probe DB_USB USB4_GEN2
379 probe DB_USB USB4_GEN3
380 end
381 device pci 07.1 on # TBT_PCIe1 0x9A25
382 probe DB_USB USB4_GEN2
383 probe DB_USB USB4_GEN3
384 end
John Zhao5d79a0c2020-05-13 16:44:38 -0700385 device pci 07.2 off end # TBT_PCIe2 0x9A27
386 device pci 07.3 off end # TBT_PCIe3 0x9A29
Nick Vaccarof9781912020-01-28 18:43:28 -0800387 device pci 08.0 on end # GNA 0x9A11
388 device pci 09.0 off end # NPK 0x9A33
389 device pci 0a.0 off end # Crash-log SRAM 0x9A0D
390 device pci 0d.0 on end # USB xHCI 0x9A13
391 device pci 0d.1 off end # USB xDCI (OTG) 0x9A15
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700392 device pci 0d.2 on # TBT DMA0 0x9A1B
393 probe DB_USB USB4_GEN2
394 probe DB_USB USB4_GEN3
395 end
Nick Vaccarof9781912020-01-28 18:43:28 -0800396 device pci 0d.3 off end # TBT DMA1 0x9A1D
397 device pci 0e.0 off end # VMD 0x9A0B
398
399 # From PCH EDS(576591)
Nick Vaccarof9781912020-01-28 18:43:28 -0800400 device pci 10.2 on end # CNVi: BT 0xA0F5 - A0F7
401 device pci 10.6 off end # THC0 0xA0D0
402 device pci 10.7 off end # THC1 0xA0D1
403
Nick Vaccarof9781912020-01-28 18:43:28 -0800404 device pci 12.0 off end # SensorHUB 0xA0FC
405 device pci 12.6 off end # GSPI2 0x34FB
406
407 device pci 13.0 off end # GSPI3 0xA0FD
Nick Vaccarof9781912020-01-28 18:43:28 -0800408
409 device pci 14.0 on end # USB3.1 xHCI 0xA0ED
410 device pci 14.1 off end # USB3.1 xDCI 0xA0EE
411 device pci 14.2 on end # Shared RAM 0xA0EF
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800412 chip drivers/intel/wifi
413 register "wake" = "GPE0_PME_B0"
414 device pci 14.3 on end # CNVi: WiFi 0xA0F0 - A0F3
415 end
Nick Vaccarof3d399e2020-06-18 18:30:31 -0700416 device pci 15.0 on end # I2C #0 0xA0E8
417 device pci 15.1 on end # I2C1 0xA0E9
418 device pci 15.2 on end # I2C2 0xA0EA
Nick Vaccarof9781912020-01-28 18:43:28 -0800419 device pci 15.3 on end # I2C3 0xA0EB
420
421 device pci 16.0 on end # HECI1 0xA0E0
422 device pci 16.1 off end # HECI2 0xA0E1
423 device pci 16.2 off end # CSME 0xA0E2
424 device pci 16.3 off end # CSME 0xA0E3
425 device pci 16.4 off end # HECI3 0xA0E4
426 device pci 16.5 off end # HECI4 0xA0E5
427
428 device pci 17.0 on end # SATA 0xA0D3
429
430 device pci 19.0 on end # I2C4 0xA0C5
Nick Vaccarof3d399e2020-06-18 18:30:31 -0700431 device pci 19.1 on end # I2C5 0xA0C6
Nick Vaccarof9781912020-01-28 18:43:28 -0800432 device pci 19.2 off end # UART2 0xA0C7
433
434 device pci 1c.0 on end # RP1 0xA0B8
435 device pci 1c.1 off end # RP2 0xA0B9
436 device pci 1c.2 off end # RP3 0xA0BA
437 device pci 1c.3 off end # RP4 0xA0BB
438 device pci 1c.4 off end # RP5 0xA0BC
Alex Levina53dbd42020-03-09 16:52:59 -0700439 device pci 1c.5 off end # WWAN RP6 0xA0BD
Nick Vaccarof9781912020-01-28 18:43:28 -0800440 device pci 1c.6 on end # RP7 0xA0BE
441 device pci 1c.7 on end # SD Card RP8 0xA0BF
442
443 device pci 1d.0 on end # RP9 0xA0B0
444 device pci 1d.1 off end # RP10 0xA0B1
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800445 device pci 1d.2 on end # RP11 0xA0B2
Nick Vaccarof9781912020-01-28 18:43:28 -0800446 device pci 1d.3 off end # RP12 0xA0B3
Nick Vaccarof9781912020-01-28 18:43:28 -0800447
448 device pci 1e.0 on end # UART0 0xA0A8
449 device pci 1e.1 off end # UART1 0xA0A9
450 device pci 1e.2 on
451 chip drivers/spi/acpi
452 register "hid" = "ACPI_DT_NAMESPACE_HID"
453 register "compat_string" = ""google,cr50""
454 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
455 device spi 0 on end
456 end
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600457 end # GSPI0 0xA0AA
Alex Levin3bc41cf2020-03-06 10:54:10 -0800458 device pci 1e.3 on
459 chip drivers/spi/acpi
460 register "name" = ""CRFP""
461 register "hid" = "ACPI_DT_NAMESPACE_HID"
462 register "uid" = "1"
463 register "compat_string" = ""google,cros-ec-spi""
464 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
465 device spi 0 on end
466 end # FPMCU
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600467 end # GSPI1 0xA0AB
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700468 device pci 1f.0 on
469 chip ec/google/chromeec
470 device pnp 0c09.0 on end
471 end
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600472 end # eSPI 0xA080 - A09F
Nick Vaccarof9781912020-01-28 18:43:28 -0800473 device pci 1f.1 off end # P2SB 0xA0A0
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600474 device pci 1f.2 hidden end # PMC 0xA0A1
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700475 device pci 1f.3 on end # Intel HD audio 0xA0C8-A0CF
Nick Vaccarof9781912020-01-28 18:43:28 -0800476 device pci 1f.4 off end # SMBus 0xA0A3
477 device pci 1f.5 on end # SPI 0xA0A4
478 device pci 1f.6 off end # GbE 0x15E1/0x15E2
479 device pci 1f.7 off end # TH 0xA0A6
480 end
481end