blob: 1590415d96753030bfce1e5ffc6424666f89c6d6 [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie5abf0402020-10-28 15:14:27 -07009 option USB3_NO_C 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070010 end
11 field THERMAL 4 7 end
12 field AUDIO 8 10
13 option NONE 0
14 option MAX98357_ALC5682I_I2S 1
15 option MAX98373_ALC5682I_I2S 2
16 option MAX98373_ALC5682_SNDW 3
Frank Wu362bcee2020-08-19 09:56:43 +080017 option MAX98373_ALC5682I_I2S_UP4 4
Wisley Chen35010ef2020-11-06 17:16:59 +080018 option MAX98360_ALC5682I_I2S 5
Duncan Laurie9db8c252020-05-10 11:16:45 -070019 end
20 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070021 option TABLETMODE_DISABLED 0
22 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070023 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070024 field DB_LTE 12 13
25 option LTE_ABSENT 0
26 option LTE_PRESENT 1
27 end
Duncan Laurie14efbb42020-09-08 20:35:06 +000028 field KB_BL 14
29 option KB_BL_ABSENT 0
30 option KB_BL_PRESENT 1
31 end
32 field NUMPAD 15
33 option NUMPAD_ABSENT 0
34 option NUMPAD_PRESENT 1
35 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070036 field DB_SD 16 19
37 option SD_ABSENT 0
38 option SD_GL9755S 1
39 option SD_RTS5261 2
Duncan Laurie9db8c252020-05-10 11:16:45 -070040 end
Duncan Lauriebd049952020-11-11 13:01:27 -080041 field KB_LAYOUT 20 21
42 option KB_LAYOUT_DEFAULT 0
43 option KB_LAYOUT_1 1
44 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070045end
46
Nick Vaccarof9781912020-01-28 18:43:28 -080047chip soc/intel/tigerlake
48
49 device cpu_cluster 0 on
50 device lapic 0 on end
51 end
52
53 # GPE configuration
54 # Note that GPE events called out in ASL code rely on this
55 # route. i.e. If this route changes then the affected GPE
56 # offset bits also need to be changed.
57 register "pmc_gpe0_dw0" = "GPP_C"
58 register "pmc_gpe0_dw1" = "GPP_D"
59 register "pmc_gpe0_dw2" = "GPP_E"
60
Jamie Ryu154625b2020-06-12 02:59:26 -070061 # Enable heci communication
62 register "HeciEnabled" = "1"
63
Nick Vaccarof9781912020-01-28 18:43:28 -080064 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070065 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080066 register "SmbusEnable" = "0"
67
68 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
69 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
70 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
71 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
72 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -080073 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
74 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
75
76 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
77 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
78 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
79 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
80
Nick Vaccarof9781912020-01-28 18:43:28 -080081 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
82 register "gen1_dec" = "0x00fc0801"
83 register "gen2_dec" = "0x000c0201"
84 # EC memory map range is 0x900-0x9ff
85 register "gen3_dec" = "0x00fc0901"
86
87 # Enable NVMe PCIE 9 using clk 0
88 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070089 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080090 register "PcieClkSrcUsage[0]" = "8"
91 register "PcieClkSrcClkReq[0]" = "0"
92
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080093 # Enable Optane PCIE 11 using clk 0
94 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070095 register "PcieRpLtrEnable[10]" = "1"
Shaunak Sahab27b0fd2020-09-22 23:09:24 -070096 register "HybridStorageMode" = "0"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080097
Nick Vaccarof9781912020-01-28 18:43:28 -080098 # Enable SD Card PCIE 8 using clk 3
99 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700100 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +0800101 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800102 register "PcieClkSrcUsage[3]" = "7"
103 register "PcieClkSrcClkReq[3]" = "3"
104
105 # Enable WLAN PCIE 7 using clk 1
106 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700107 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800108 register "PcieClkSrcUsage[1]" = "6"
109 register "PcieClkSrcClkReq[1]" = "1"
110
Nick Vaccarof9781912020-01-28 18:43:28 -0800111 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
David Wu7d1a1372020-10-21 10:42:25 +0800112 register "PcieClkSrcUsage[2]" = "PCIE_CLK_NOTUSED"
113 register "PcieClkSrcUsage[4]" = "PCIE_CLK_NOTUSED"
114 register "PcieClkSrcUsage[5]" = "PCIE_CLK_NOTUSED"
115 register "PcieClkSrcUsage[6]" = "PCIE_CLK_NOTUSED"
Nick Vaccarof9781912020-01-28 18:43:28 -0800116
117 # Enable SATA
118 register "SataEnable" = "1"
119 register "SataMode" = "0"
120 register "SataSalpSupport" = "1"
121 register "SataPortsEnable[0]" = "0"
122 register "SataPortsEnable[1]" = "1"
123 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700124 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700125 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800126
127 register "SerialIoI2cMode" = "{
128 [PchSerialIoIndexI2C0] = PchSerialIoPci,
129 [PchSerialIoIndexI2C1] = PchSerialIoPci,
130 [PchSerialIoIndexI2C2] = PchSerialIoPci,
131 [PchSerialIoIndexI2C3] = PchSerialIoPci,
132 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
133 [PchSerialIoIndexI2C5] = PchSerialIoPci,
134 }"
135
136 register "SerialIoGSpiMode" = "{
137 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
138 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
139 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
140 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
141 }"
142
143 register "SerialIoGSpiCsMode" = "{
144 [PchSerialIoIndexGSPI0] = 1,
145 [PchSerialIoIndexGSPI1] = 1,
146 [PchSerialIoIndexGSPI2] = 0,
147 [PchSerialIoIndexGSPI3] = 0,
148 }"
149
150 register "SerialIoGSpiCsState" = "{
Caveh Jalali85e4c432020-09-12 03:05:48 -0700151 [PchSerialIoIndexGSPI0] = 1,
152 [PchSerialIoIndexGSPI1] = 1,
Nick Vaccarof9781912020-01-28 18:43:28 -0800153 [PchSerialIoIndexGSPI2] = 0,
154 [PchSerialIoIndexGSPI3] = 0,
155 }"
156
157 register "SerialIoUartMode" = "{
158 [PchSerialIoIndexUART0] = PchSerialIoPci,
159 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
160 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
161 }"
162
Jamie Ryu80535952020-08-18 19:10:43 -0700163 # Set the minimum assertion width
164 # PchPmSlpS3MinAssert:
165 # - 1: 60us
166 # - 2: 1ms
167 # - 3: 50ms
168 # - 4: 2s
169 register "PchPmSlpS3MinAssert" = "3" # 50ms
170 # PchPmSlpS4MinAssert:
171 # - 1 = 1s
172 # - 2 = 2s
173 # - 3 = 3s
174 # - 4 = 4s
175 register "PchPmSlpS4MinAssert" = "1" # 1s
176 # PchPmSlpSusMinAssert:
177 # - 1 = 0ms
178 # - 2 = 500ms
179 # - 3 = 1s
180 # - 4 = 4s
181 register "PchPmSlpSusMinAssert" = "3" # 1s
182 # PchPmSlpAMinAssert
183 # - 1 = 0ms
184 # - 2 = 4s
185 # - 3 = 98ms
186 # - 4 = 2s
187 register "PchPmSlpAMinAssert" = "3" # 98ms
188
189 # NOTE: Duration programmed in the below register should never be smaller than the
190 # stretch duration programmed in the following registers -
191 # - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
192 # - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
193 # - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
194 # - PM_CFG.SLP_LAN_MIN_ASST_WDTH
195 register "PchPmPwrCycDur" = "1" # 1s
196
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800197 # HD Audio
198 register "PchHdaDspEnable" = "1"
199 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700200 register "PchHdaAudioLinkDmicEnable[0]" = "0"
201 register "PchHdaAudioLinkDmicEnable[1]" = "0"
202 register "PchHdaAudioLinkSspEnable[0]" = "0"
203 register "PchHdaAudioLinkSspEnable[1]" = "0"
204 register "PchHdaAudioLinkSndwEnable[0]" = "0"
205 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800206
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800207 # TCSS USB3
208 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700209 register "TcssAuxOri" = "0"
210 register "IomTypeCPortPadCfg[0]" = "0x09000000"
211 register "IomTypeCPortPadCfg[1]" = "0x09000000"
Brandon Breitensteinc9a34512020-06-10 17:04:29 -0700212 register "IomTypeCPortPadCfg[2]" = "0x09000000"
213 register "IomTypeCPortPadCfg[3]" = "0x09000000"
214 register "IomTypeCPortPadCfg[4]" = "0x09000000"
215 register "IomTypeCPortPadCfg[5]" = "0x09000000"
216 register "IomTypeCPortPadCfg[6]" = "0x09000000"
217 register "IomTypeCPortPadCfg[7]" = "0x09000000"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700218
Nick Vaccarof9781912020-01-28 18:43:28 -0800219 # DP port
220 register "DdiPortAConfig" = "1" # eDP
221 register "DdiPortBConfig" = "0"
222
223 register "DdiPortAHpd" = "1"
224 register "DdiPortBHpd" = "1"
225 register "DdiPortCHpd" = "0"
226 register "DdiPort1Hpd" = "1"
227 register "DdiPort2Hpd" = "1"
228 register "DdiPort3Hpd" = "0"
229 register "DdiPort4Hpd" = "0"
230
231 register "DdiPortADdc" = "0"
232 register "DdiPortBDdc" = "1"
233 register "DdiPortCDdc" = "0"
234 register "DdiPort1Ddc" = "0"
235 register "DdiPort2Ddc" = "0"
236 register "DdiPort3Ddc" = "0"
237 register "DdiPort4Ddc" = "0"
238
Nick Vaccarof9781912020-01-28 18:43:28 -0800239 # Enable S0ix
240 register "s0ix_enable" = "1"
241
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530242 # Enable DPTF
243 register "dptf_enable" = "1"
244
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530245 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
246 .tdp_pl1_override = 15,
247 .tdp_pl2_override = 38,
248 .tdp_pl4 = 71,
249 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600250 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530251 .tdp_pl1_override = 15,
252 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600253 .tdp_pl4 = 105,
254 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530255 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
256 .tdp_pl1_override = 9,
257 .tdp_pl2_override = 35,
258 .tdp_pl4 = 66,
259 }"
260 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
261 .tdp_pl1_override = 9,
262 .tdp_pl2_override = 40,
263 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530264 }"
265
266 register "Device4Enable" = "1"
267
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530268 register "tcc_offset" = "10" # TCC of 90
269
John Zhaoc8e30972020-09-21 13:20:57 -0700270 register "CnviBtAudioOffload" = "FORCE_ENABLE"
271
Nick Vaccarof9781912020-01-28 18:43:28 -0800272 # Intel Common SoC Config
273 #+-------------------+---------------------------+
274 #| Field | Value |
275 #+-------------------+---------------------------+
276 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
277 #| GSPI0 | cr50 TPM. Early init is |
278 #| | required to set up a BAR |
279 #| | for TPM communication |
280 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800281 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800282 #| I2C0 | Audio |
283 #| I2C1 | Touchscreen |
284 #| I2C2 | WLAN, SAR0 |
285 #| I2C3 | Camera, SAR1 |
286 #| I2C5 | Trackpad |
287 #+-------------------+---------------------------+
288 register "common_soc_config" = "{
289 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
290 .gspi[0] = {
291 .speed_mhz = 1,
292 .early_init = 1,
293 },
294 .i2c[0] = {
295 .speed = I2C_SPEED_FAST,
296 },
297 .i2c[1] = {
298 .speed = I2C_SPEED_FAST,
299 },
300 .i2c[2] = {
301 .speed = I2C_SPEED_FAST,
302 },
303 .i2c[3] = {
304 .speed = I2C_SPEED_FAST,
305 },
306 .i2c[5] = {
307 .speed = I2C_SPEED_FAST,
308 },
309 }"
310
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700311 register "ext_fivr_settings" = "{
312 .configure_ext_fivr = 1,
313 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
314 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
315 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
316 FIVR_VOLTAGE_MIN_ACTIVE |
317 FIVR_VOLTAGE_MIN_RETENTION,
318 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
319 FIVR_VOLTAGE_MIN_ACTIVE |
320 FIVR_VOLTAGE_MIN_RETENTION,
321 .v1p05_icc_max_ma = 500,
322 .vnn_sx_voltage_mv = 1250,
323 }"
324
Nick Vaccarof9781912020-01-28 18:43:28 -0800325 device domain 0 on
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700326 device ref igpu on end
327 device ref dptf on
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600328 # Default DPTF Policy for all Volteer boards if not overridden
329 chip drivers/intel/dptf
330 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600331 register "policies.active" = "{
332 [0] = {.target = DPTF_CPU,
333 .thresholds = {TEMP_PCT(85, 90),
334 TEMP_PCT(80, 69),
335 TEMP_PCT(75, 56),
336 TEMP_PCT(70, 46),
337 TEMP_PCT(65, 36),}},
338 [1] = {.target = DPTF_TEMP_SENSOR_0,
339 .thresholds = {TEMP_PCT(50, 90),
340 TEMP_PCT(47, 69),
341 TEMP_PCT(45, 56),
342 TEMP_PCT(42, 46),
343 TEMP_PCT(39, 36),}},
344 [2] = {.target = DPTF_TEMP_SENSOR_1,
345 .thresholds = {TEMP_PCT(50, 90),
346 TEMP_PCT(47, 69),
347 TEMP_PCT(45, 56),
348 TEMP_PCT(42, 46),
349 TEMP_PCT(39, 36),}},
350 [3] = {.target = DPTF_TEMP_SENSOR_2,
351 .thresholds = {TEMP_PCT(50, 90),
352 TEMP_PCT(47, 69),
353 TEMP_PCT(45, 56),
354 TEMP_PCT(42, 46),
355 TEMP_PCT(39, 36),}},
356 [4] = {.target = DPTF_TEMP_SENSOR_3,
357 .thresholds = {TEMP_PCT(50, 90),
358 TEMP_PCT(47, 69),
359 TEMP_PCT(45, 56),
360 TEMP_PCT(42, 46),
361 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600362
363 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600364 register "policies.passive" = "{
365 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
366 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
367 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
368 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
369 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600370
371 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600372 register "policies.critical" = "{
373 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
374 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
375 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
376 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
377 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600378
379 ## Power Limits Control
Sumeet R Pawnikar88352c52020-10-08 21:15:42 +0530380 # 3-15W PL1 in 200mW increments, avg over 28-32s interval
381 # PL2 ranges from 15 to 60W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600382 register "controls.power_limits" = "{
383 .pl1 = {.min_power = 3000,
384 .max_power = 15000,
385 .time_window_min = 28 * MSECS_PER_SEC,
386 .time_window_max = 32 * MSECS_PER_SEC,
387 .granularity = 200,},
388 .pl2 = {.min_power = 15000,
389 .max_power = 60000,
390 .time_window_min = 28 * MSECS_PER_SEC,
391 .time_window_max = 32 * MSECS_PER_SEC,
392 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600393
394 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600395 register "controls.charger_perf" = "{
396 [0] = { 255, 1700 },
397 [1] = { 24, 1500 },
398 [2] = { 16, 1000 },
399 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600400
401 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600402 register "controls.fan_perf" = "{
403 [0] = { 90, 6700, 220, 2200, },
404 [1] = { 80, 5800, 180, 1800, },
405 [2] = { 70, 5000, 145, 1450, },
406 [3] = { 60, 4900, 115, 1150, },
407 [4] = { 50, 3838, 90, 900, },
408 [5] = { 40, 2904, 55, 550, },
409 [6] = { 30, 2337, 30, 300, },
410 [7] = { 20, 1608, 15, 150, },
411 [8] = { 10, 800, 10, 100, },
412 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600413
414 # Fan options
415 register "options.fan.fine_grained_control" = "1"
416 register "options.fan.step_size" = "2"
417
418 device generic 0 on end
419 end
420 end # DPTF 0x9A03
Duncan Laurie2b3de782020-10-28 14:26:26 -0700421 # Volteer reference design does not have PCIe on Type-C port C0 so it should
422 # not have hotplug resources allocated. Marking the device hidden will ensure
423 # it is still enabled so it can participate in power management.
424 device ref tbt_pcie_rp0 hidden
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700425 probe DB_USB USB4_GEN2
426 probe DB_USB USB4_GEN3
427 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700428 device ref tbt_pcie_rp1 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700429 probe DB_USB USB4_GEN2
430 probe DB_USB USB4_GEN3
431 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700432 device ref tbt_dma0 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700433 probe DB_USB USB4_GEN2
434 probe DB_USB USB4_GEN3
Duncan Laurie5b6ec3e2020-08-28 19:50:09 +0000435 chip drivers/intel/usb4/retimer
436 register "power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H10)"
437 device generic 0 on end
438 end
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700439 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700440 device ref gna on end
441 device ref north_xhci on end
442 device ref cnvi_bt on end
443 device ref south_xhci on end
444 device ref shared_ram on end
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700445 device ref cnvi_wifi on
446 chip drivers/wifi/generic
447 register "wake" = "GPE0_PME_B0"
448 device generic 0 on end
449 end
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800450 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700451 device ref heci1 on end
452 device ref sata on end
453 device ref pcie_rp1 on end
454 device ref pcie_rp7 on end
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800455 device ref pcie_rp8 on
456 probe DB_SD SD_GL9755S
457 probe DB_SD SD_RTS5261
458 chip soc/intel/common/block/pcie/rtd3
459 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D16)"
460 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
461 register "srcclk_pin" = "3"
462 device generic 0 on
463 probe DB_SD SD_GL9755S
464 end
465 end
466 chip soc/intel/common/block/pcie/rtd3
467 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
468 register "srcclk_pin" = "3"
469 register "is_external" = "1"
470 device generic 1 on
471 probe DB_SD SD_RTS5261
472 end
473 end
474 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700475 device ref pcie_rp9 on end
476 device ref pcie_rp11 on end
477 device ref uart0 on end
478 device ref gspi0 on
Nick Vaccarof9781912020-01-28 18:43:28 -0800479 chip drivers/spi/acpi
480 register "hid" = "ACPI_DT_NAMESPACE_HID"
481 register "compat_string" = ""google,cr50""
482 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
483 device spi 0 on end
484 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700485 end
486 device ref gspi1 on
Alex Levin3bc41cf2020-03-06 10:54:10 -0800487 chip drivers/spi/acpi
488 register "name" = ""CRFP""
489 register "hid" = "ACPI_DT_NAMESPACE_HID"
490 register "uid" = "1"
491 register "compat_string" = ""google,cros-ec-spi""
492 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
493 device spi 0 on end
494 end # FPMCU
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700495 end
496 device ref pch_espi on
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700497 chip ec/google/chromeec
498 device pnp 0c09.0 on end
499 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700500 end
501 device ref hda on end
Nick Vaccarof9781912020-01-28 18:43:28 -0800502 end
503end