blob: e861c14487efc4ab450e794937dd5ec0eb442711 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020033 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Helddd882f32021-05-12 01:23:50 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020035 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010036 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080037 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070038 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010039 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010040 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040041 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010042 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010043 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Heldea32c522021-02-13 01:42:44 +010044 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held9adc33d2023-05-31 16:08:42 +020045 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held65d73cc2022-10-13 20:58:47 +020046 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060047 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010048 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080049 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010050 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060051 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080052 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020053 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010054 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070055 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010056 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060057 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060058 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060059 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060060 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010061 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070062 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010063 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080064 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010065 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010066 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010067 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070068 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010069 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010070 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held8a3d4d52021-01-13 03:06:21 +010071 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070072 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020073 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050074 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060075 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050076 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Robert Zieba6998ee02022-09-19 10:26:51 -060077 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Heldcc975c52021-01-23 00:18:08 +010078 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010079 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060080 select USE_DDR4
81 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053082 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
83 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
84 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070085 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010086 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053087 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010088 help
89 AMD Cezanne support
90
91if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010092
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080093config CHIPSET_DEVICETREE
94 string
95 default "soc/amd/cezanne/chipset.cb"
96
Felix Held44e4bf22021-08-27 23:32:56 +020097config FSP_M_FILE
98 string "FSP-M (memory init) binary path and filename"
99 depends on ADD_FSP_BINARIES
100 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
101 help
102 The path and filename of the FSP-M binary for this platform.
103
104config FSP_S_FILE
105 string "FSP-S (silicon init) binary path and filename"
106 depends on ADD_FSP_BINARIES
107 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
108 help
109 The path and filename of the FSP-S binary for this platform.
110
Felix Helddc2d3562020-12-02 14:38:53 +0100111config EARLY_RESERVED_DRAM_BASE
112 hex
113 default 0x2000000
114 help
115 This variable defines the base address of the DRAM which is reserved
116 for usage by coreboot in early stages (i.e. before ramstage is up).
117 This memory gets reserved in BIOS tables to ensure that the OS does
118 not use it, thus preventing corruption of OS memory in case of S3
119 resume.
120
121config EARLYRAM_BSP_STACK_SIZE
122 hex
123 default 0x1000
124
125config PSP_APOB_DRAM_ADDRESS
126 hex
127 default 0x2001000
128 help
129 Location in DRAM where the PSP will copy the AGESA PSP Output
130 Block.
131
Fred Reitberger475e2822022-07-14 11:06:30 -0400132config PSP_APOB_DRAM_SIZE
133 hex
134 default 0x10000
135
Kangheui Won66c5f252021-04-20 17:30:29 +1000136config PSP_SHAREDMEM_BASE
137 hex
138 default 0x2011000 if VBOOT
139 default 0x0
140 help
141 This variable defines the base address in DRAM memory where PSP copies
142 the vboot workbuf. This is used in the linker script to have a static
143 allocation for the buffer as well as for adding relevant entries in
144 the BIOS directory table for the PSP.
145
146config PSP_SHAREDMEM_SIZE
147 hex
148 default 0x8000 if VBOOT
149 default 0x0
150 help
151 Sets the maximum size for the PSP to pass the vboot workbuf and
152 any logs or timestamps back to coreboot. This will be copied
153 into main memory by the PSP and will be available when the x86 is
154 started. The workbuf's base depends on the address of the reset
155 vector.
156
Raul E Rangel86302a82022-01-18 15:29:54 -0700157config PRE_X86_CBMEM_CONSOLE_SIZE
158 hex
159 default 0x1600
160 help
161 Size of the CBMEM console used in PSP verstage.
162
Felix Helddc2d3562020-12-02 14:38:53 +0100163config PRERAM_CBMEM_CONSOLE_SIZE
164 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700165 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100166 help
167 Increase this value if preram cbmem console is getting truncated
168
Kangheui Won4020aa72021-05-20 09:56:39 +1000169config CBFS_MCACHE_SIZE
170 hex
171 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
172
Felix Helddc2d3562020-12-02 14:38:53 +0100173config C_ENV_BOOTBLOCK_SIZE
174 hex
175 default 0x10000
176 help
177 Sets the size of the bootblock stage that should be loaded in DRAM.
178 This variable controls the DRAM allocation size in linker script
179 for bootblock stage.
180
Felix Helddc2d3562020-12-02 14:38:53 +0100181config ROMSTAGE_ADDR
182 hex
183 default 0x2040000
184 help
185 Sets the address in DRAM where romstage should be loaded.
186
187config ROMSTAGE_SIZE
188 hex
189 default 0x80000
190 help
191 Sets the size of DRAM allocation for romstage in linker script.
192
193config FSP_M_ADDR
194 hex
195 default 0x20C0000
196 help
197 Sets the address in DRAM where FSP-M should be loaded. cbfstool
198 performs relocation of FSP-M to this address.
199
200config FSP_M_SIZE
201 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600202 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100203 help
204 Sets the size of DRAM allocation for FSP-M in linker script.
205
Felix Held8d0a6092021-01-14 01:40:50 +0100206config FSP_TEMP_RAM_SIZE
207 hex
208 default 0x40000
209 help
210 The amount of coreboot-allocated heap and stack usage by the FSP.
211
Raul E Rangel72616b32021-02-05 16:48:42 -0700212config VERSTAGE_ADDR
213 hex
214 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600215 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700216 help
217 Sets the address in DRAM where verstage should be loaded if running
218 as a separate stage on x86.
219
220config VERSTAGE_SIZE
221 hex
222 depends on VBOOT_SEPARATE_VERSTAGE
223 default 0x80000
224 help
225 Sets the size of DRAM allocation for verstage in linker script if
226 running as a separate stage on x86.
227
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600228config ASYNC_FILE_LOADING
229 bool "Loads files from SPI asynchronously"
230 select COOP_MULTITASKING
231 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600232 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600233 help
234 When enabled, the platform will use the LPC SPI DMA controller to
235 asynchronously load contents from the SPI ROM. This will improve
236 boot time because the CPUs can be performing useful work while the
237 SPI contents are being preloaded.
238
Raul E Rangeldcd81142021-11-02 11:51:48 -0600239config CBFS_CACHE_SIZE
240 hex
241 default 0x40000 if CBFS_PRELOAD
242
Raul E Rangel72616b32021-02-05 16:48:42 -0700243config RO_REGION_ONLY
244 string
245 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
246 default "apu/amdfw"
247
Shelley Chen4e9bb332021-10-20 15:43:45 -0700248config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100249 default 0xF8000000
250
Shelley Chen4e9bb332021-10-20 15:43:45 -0700251config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100252 default 64
253
Felix Held88615622021-01-19 23:51:45 +0100254config MAX_CPUS
255 int
256 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200257 help
258 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100259
Felix Held30abfe52023-02-14 22:39:29 +0100260config VGA_BIOS_ID
261 string
262 default "1002,1638"
263 help
264 The default VGA BIOS PCI vendor/device ID should be set to the
265 result of the map_oprom_vendev() function in grapthics.c.
266
267config VGA_BIOS_FILE
268 string
269 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
270
Felix Held8a3d4d52021-01-13 03:06:21 +0100271config CONSOLE_UART_BASE_ADDRESS
272 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
273 hex
274 default 0xfedc9000 if UART_FOR_CONSOLE = 0
275 default 0xfedca000 if UART_FOR_CONSOLE = 1
276
Felix Heldee2a3652021-02-09 23:43:17 +0100277config SMM_TSEG_SIZE
278 hex
Felix Helde22eef72021-02-10 22:22:07 +0100279 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100280 default 0x0
281
282config SMM_RESERVED_SIZE
283 hex
284 default 0x180000
285
286config SMM_MODULE_STACK_SIZE
287 hex
288 default 0x800
289
Felix Held90b07012021-04-15 20:23:56 +0200290config ACPI_BERT
291 bool "Build ACPI BERT Table"
292 default y
293 depends on HAVE_ACPI_TABLES
294 help
295 Report Machine Check errors identified in POST to the OS in an
296 ACPI Boot Error Record Table.
297
298config ACPI_BERT_SIZE
299 hex
300 default 0x4000 if ACPI_BERT
301 default 0x0
302 help
303 Specify the amount of DRAM reserved for gathering the data used to
304 generate the ACPI table.
305
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800306config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
307 int
308 default 150
309
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600310config DISABLE_SPI_FLASH_ROM_SHARING
311 def_bool n
312 help
313 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
314 which indicates a board level ROM transaction request. This
315 removes arbitration with board and assumes the chipset controls
316 the SPI flash bus entirely.
317
Felix Held27b295b2021-03-25 01:20:41 +0100318config DISABLE_KEYBOARD_RESET_PIN
319 bool
320 help
321 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
322 signal. When this pin is used as GPIO and the keyboard reset
323 functionality isn't disabled, configuring it as an output and driving
324 it as 0 will cause a reset.
325
Zheng Baof51738d2021-01-20 16:43:52 +0800326menu "PSP Configuration Options"
327
328config AMD_FWM_POSITION_INDEX
329 int "Firmware Directory Table location (0 to 5)"
330 range 0 5
331 default 0 if BOARD_ROMSIZE_KB_512
332 default 1 if BOARD_ROMSIZE_KB_1024
333 default 2 if BOARD_ROMSIZE_KB_2048
334 default 3 if BOARD_ROMSIZE_KB_4096
335 default 4 if BOARD_ROMSIZE_KB_8192
336 default 5 if BOARD_ROMSIZE_KB_16384
337 help
338 Typically this is calculated by the ROM size, but there may
339 be situations where you want to put the firmware directory
340 table in a different location.
341 0: 512 KB - 0xFFFA0000
342 1: 1 MB - 0xFFF20000
343 2: 2 MB - 0xFFE20000
344 3: 4 MB - 0xFFC20000
345 4: 8 MB - 0xFF820000
346 5: 16 MB - 0xFF020000
347
348comment "AMD Firmware Directory Table set to location for 512KB ROM"
349 depends on AMD_FWM_POSITION_INDEX = 0
350comment "AMD Firmware Directory Table set to location for 1MB ROM"
351 depends on AMD_FWM_POSITION_INDEX = 1
352comment "AMD Firmware Directory Table set to location for 2MB ROM"
353 depends on AMD_FWM_POSITION_INDEX = 2
354comment "AMD Firmware Directory Table set to location for 4MB ROM"
355 depends on AMD_FWM_POSITION_INDEX = 3
356comment "AMD Firmware Directory Table set to location for 8MB ROM"
357 depends on AMD_FWM_POSITION_INDEX = 4
358comment "AMD Firmware Directory Table set to location for 16MB ROM"
359 depends on AMD_FWM_POSITION_INDEX = 5
360
361config AMDFW_CONFIG_FILE
362 string
363 default "src/soc/amd/cezanne/fw.cfg"
364
Rob Barnese09b6812021-04-15 17:21:19 -0600365config PSP_DISABLE_POSTCODES
366 bool "Disable PSP post codes"
367 help
368 Disables the output of port80 post codes from PSP.
369
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600370config PSP_POSTCODES_ON_ESPI
371 bool "Use eSPI bus for PSP post codes"
372 depends on !PSP_DISABLE_POSTCODES
373 default y
374 help
375 Select to send PSP port80 post codes on eSPI bus.
376 If not selected, PSP port80 codes will be sent on LPC bus.
377
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700378config PSP_INIT_ESPI
379 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600380 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700381 Select to initialize the eSPI controller in the PSP Stage 2 Boot
382 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600383
Zheng Baof51738d2021-01-20 16:43:52 +0800384config PSP_LOAD_MP2_FW
385 bool
386 default n
387 help
388 Include the MP2 firmwares and configuration into the PSP build.
389
390 If unsure, answer 'n'
391
Zheng Baof51738d2021-01-20 16:43:52 +0800392config PSP_UNLOCK_SECURE_DEBUG
393 bool "Unlock secure debug"
394 default y
395 help
396 Select this item to enable secure debug options in PSP.
397
Raul E Rangel97b8b172021-02-24 16:59:32 -0700398config HAVE_PSP_WHITELIST_FILE
399 bool "Include a debug whitelist file in PSP build"
400 default n
401 help
402 Support secured unlock prior to reset using a whitelisted
403 serial number. This feature requires a signed whitelist image
404 and bootloader from AMD.
405
406 If unsure, answer 'n'
407
408config PSP_WHITELIST_FILE
409 string "Debug whitelist file path"
410 depends on HAVE_PSP_WHITELIST_FILE
411 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
412
Zheng Baoc5b912f72022-02-11 11:53:32 +0800413config HAVE_SPL_FILE
414 bool "Have a mainboard specific SPL table file"
415 default n
416 help
417 Have a mainboard specific SPL table file, which is created by AMD
418 and put to 3rdparty/blobs.
419
420 If unsure, answer 'n'
421
422config SPL_TABLE_FILE
423 string "SPL table file"
424 depends on HAVE_SPL_FILE
425 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
426
Martin Rothfdad5ad2021-04-16 11:36:01 -0600427config PSP_SOFTFUSE_BITS
428 string "PSP Soft Fuse bits to enable"
429 default "28 6"
430 help
431 Space separated list of Soft Fuse bits to enable.
432 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
433 Bit 7: Disable PSP postcodes on Renoir and newer chips only
434 (Set by PSP_DISABLE_PORT80)
435 Bit 15: PSP post code destination: 0=LPC 1=eSPI
436 (Set by PSP_INITIALIZE_ESPI)
437 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
438
439 See #55758 (NDA) for additional bit definitions.
440
Kangheui Won66c5f252021-04-20 17:30:29 +1000441config PSP_VERSTAGE_FILE
442 string "Specify the PSP_verstage file path"
443 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600444 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000445 help
446 Add psp_verstage file to the build & PSP Directory Table
447
448config PSP_VERSTAGE_SIGNING_TOKEN
449 string "Specify the PSP_verstage Signature Token file path"
450 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
451 default ""
452 help
453 Add psp_verstage signature token to the build & PSP Directory Table
454
Zheng Baof51738d2021-01-20 16:43:52 +0800455endmenu
456
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600457config VBOOT
458 select VBOOT_VBNV_CMOS
459 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
460
Kangheui Won66c5f252021-04-20 17:30:29 +1000461config VBOOT_STARTS_BEFORE_BOOTBLOCK
462 def_bool n
463 depends on VBOOT
464 select ARCH_VERSTAGE_ARMV7
465 help
466 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600467 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000468
469config VBOOT_HASH_BLOCK_SIZE
470 hex
471 default 0x9000
472 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
473 help
474 Because the bulk of the time in psp_verstage to hash the RO cbfs is
475 spent in the overhead of doing svc calls, increasing the hash block
476 size significantly cuts the verstage hashing time as seen below.
477
478 4k takes 180ms
479 16k takes 44ms
480 32k takes 33.7ms
481 36k takes 32.5ms
482 There's actually still room for an even bigger stack, but we've
483 reached a point of diminishing returns.
484
485config CMOS_RECOVERY_BYTE
486 hex
487 default 0x51
488 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
489 help
490 If the workbuf is not passed from the PSP to coreboot, set the
491 recovery flag and reboot. The PSP will read this byte, mark the
492 recovery request in VBNV, and reset the system into recovery mode.
493
494 This is the byte before the default first byte used by VBNV
495 (0x26 + 0x0E - 1)
496
Matt DeVillierf9fea862022-10-04 16:41:28 -0500497if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000498
499config RWA_REGION_ONLY
500 string
501 default "apu/amdfw_a"
502 help
503 Add a space-delimited list of filenames that should only be in the
504 RW-A section.
505
Matt DeVillierf9fea862022-10-04 16:41:28 -0500506endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
507
508if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
509
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000510config RWB_REGION_ONLY
511 string
512 default "apu/amdfw_b"
513 help
514 Add a space-delimited list of filenames that should only be in the
515 RW-B section.
516
517endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
518
Felix Helddc2d3562020-12-02 14:38:53 +0100519endif # SOC_AMD_CEZANNE