blob: 42c3bfc0296663dd8afcab6c094a51bd6093acc2 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Felix Held46673222020-04-04 02:37:04 +020017 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060018 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060019 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060022 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060023 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070024 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060025 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060029 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
31 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080033 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010034 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010035 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010037 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070039 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060040 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070041 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010042 select SOC_AMD_COMMON_BLOCK_IOMMU
43 select SOC_AMD_COMMON_BLOCK_LPC
44 select SOC_AMD_COMMON_BLOCK_NONCAR
45 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060046 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020047 select SOC_AMD_COMMON_BLOCK_PM
48 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010049 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060050 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070051 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010052 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010053 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010054 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010055 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010056 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010057 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070058 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050059 select SOC_AMD_COMMON_FSP_DMI_TABLES
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060060 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060061 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060062 select PARALLEL_MP_AP_WORK
63 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060064 select SSE2
65 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070066 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070067 select FSP_COMPRESS_FSP_M_LZMA
68 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070069 select UDK_2017_BINDING
70 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070071
Angel Pons6f5a6582021-06-22 15:18:07 +020072config ARCH_ALL_STAGES_X86
73 default n
74
Raul E Rangel394c6b02021-02-12 14:37:43 -070075config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
76 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060077
Felix Heldc4eb45f2021-02-13 02:36:02 +010078config CHIPSET_DEVICETREE
79 string
80 default "soc/amd/picasso/chipset.cb"
81
Felix Held3cc3d812020-06-17 16:16:08 +020082config FSP_M_FILE
83 string "FSP-M (memory init) binary path and filename"
84 depends on ADD_FSP_BINARIES
85 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
86 help
87 The path and filename of the FSP-M binary for this platform.
88
89config FSP_S_FILE
90 string "FSP-S (silicon init) binary path and filename"
91 depends on ADD_FSP_BINARIES
92 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
93 help
94 The path and filename of the FSP-S binary for this platform.
95
Furquan Shaikhbc456502020-06-10 16:37:23 -070096config EARLY_RESERVED_DRAM_BASE
97 hex
98 default 0x2000000
99 help
100 This variable defines the base address of the DRAM which is reserved
101 for usage by coreboot in early stages (i.e. before ramstage is up).
102 This memory gets reserved in BIOS tables to ensure that the OS does
103 not use it, thus preventing corruption of OS memory in case of S3
104 resume.
105
106config EARLYRAM_BSP_STACK_SIZE
107 hex
108 default 0x1000
109
110config PSP_APOB_DRAM_ADDRESS
111 hex
112 default 0x2001000
113 help
114 Location in DRAM where the PSP will copy the AGESA PSP Output
115 Block.
116
117config PSP_SHAREDMEM_BASE
118 hex
119 default 0x2011000 if VBOOT
120 default 0x0
121 help
122 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000123 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700124 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000125 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700126
127config PSP_SHAREDMEM_SIZE
128 hex
129 default 0x8000 if VBOOT
130 default 0x0
131 help
132 Sets the maximum size for the PSP to pass the vboot workbuf and
133 any logs or timestamps back to coreboot. This will be copied
134 into main memory by the PSP and will be available when the x86 is
135 started. The workbuf's base depends on the address of the reset
136 vector.
137
Martin Roth5c354b92019-04-22 14:55:16 -0600138config PRERAM_CBMEM_CONSOLE_SIZE
139 hex
140 default 0x1600
141 help
142 Increase this value if preram cbmem console is getting truncated
143
Kangheui Won4020aa72021-05-20 09:56:39 +1000144config CBFS_MCACHE_SIZE
145 hex
146 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
147
Furquan Shaikhbc456502020-06-10 16:37:23 -0700148config C_ENV_BOOTBLOCK_SIZE
149 hex
150 default 0x10000
151 help
152 Sets the size of the bootblock stage that should be loaded in DRAM.
153 This variable controls the DRAM allocation size in linker script
154 for bootblock stage.
155
Furquan Shaikhbc456502020-06-10 16:37:23 -0700156config ROMSTAGE_ADDR
157 hex
158 default 0x2040000
159 help
160 Sets the address in DRAM where romstage should be loaded.
161
162config ROMSTAGE_SIZE
163 hex
164 default 0x80000
165 help
166 Sets the size of DRAM allocation for romstage in linker script.
167
168config FSP_M_ADDR
169 hex
170 default 0x20C0000
171 help
172 Sets the address in DRAM where FSP-M should be loaded. cbfstool
173 performs relocation of FSP-M to this address.
174
175config FSP_M_SIZE
176 hex
177 default 0x80000
178 help
179 Sets the size of DRAM allocation for FSP-M in linker script.
180
181config VERSTAGE_ADDR
182 hex
183 depends on VBOOT_SEPARATE_VERSTAGE
184 default 0x2140000
185 help
186 Sets the address in DRAM where verstage should be loaded if running
187 as a separate stage on x86.
188
189config VERSTAGE_SIZE
190 hex
191 depends on VBOOT_SEPARATE_VERSTAGE
192 default 0x80000
193 help
194 Sets the size of DRAM allocation for verstage in linker script if
195 running as a separate stage on x86.
196
197config RAMBASE
198 hex
199 default 0x10000000
200
Martin Roth5c354b92019-04-22 14:55:16 -0600201config CPU_ADDR_BITS
202 int
203 default 48
204
Martin Roth5c354b92019-04-22 14:55:16 -0600205config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600206 default 0xF8000000
207
208config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600209 default 64
210
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600211config VERSTAGE_ADDR
212 hex
213 default 0x4000000
214
Felix Held1032d222020-11-04 16:19:35 +0100215config MAX_CPUS
216 int
217 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200218 help
219 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100220
Martin Roth5c354b92019-04-22 14:55:16 -0600221config VGA_BIOS_ID
222 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700223 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600224 help
225 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700226 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600227
228config VGA_BIOS_FILE
229 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600230 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600231
Martin Roth86ba0d72020-02-05 16:46:30 -0700232config VGA_BIOS_SECOND
233 def_bool y
234
235config VGA_BIOS_SECOND_ID
236 string
237 default "1002,15dd,c4"
238 help
239 Because Dali and Picasso need different video BIOSes, but have the
240 same vendor/device IDs, we need an alternate method to determine the
241 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
242 and decide which rom to load.
243
244 Even though the hardware has the same vendor/device IDs, the vBIOS
245 contains a *different* device ID, confusing the situation even more.
246
247config VGA_BIOS_SECOND_FILE
248 string
249 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
250
251config CHECK_REV_IN_OPROM_NAME
252 bool
253 default y
254 help
255 Select this in the platform BIOS or chipset if the option rom has a
256 revision that needs to be checked when searching CBFS.
257
Martin Roth5c354b92019-04-22 14:55:16 -0600258config S3_VGA_ROM_RUN
259 bool
260 default n
261
262config HEAP_SIZE
263 hex
264 default 0xc0000
265
Martin Roth5c354b92019-04-22 14:55:16 -0600266config SERIRQ_CONTINUOUS_MODE
267 bool
268 default n
269 help
270 Set this option to y for serial IRQ in continuous mode.
271 Otherwise it is in quiet mode.
272
Felix Helde7382992021-01-12 23:05:56 +0100273config CONSOLE_UART_BASE_ADDRESS
274 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
275 hex
276 default 0xfedc9000 if UART_FOR_CONSOLE = 0
277 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200278 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100279 default 0xfedcf000 if UART_FOR_CONSOLE = 3
280
Martin Roth5c354b92019-04-22 14:55:16 -0600281config SMM_TSEG_SIZE
282 hex
Felix Helde22eef72021-02-10 22:22:07 +0100283 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600284 default 0x0
285
286config SMM_RESERVED_SIZE
287 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600288 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600289
290config SMM_MODULE_STACK_SIZE
291 hex
292 default 0x800
293
294config ACPI_CPU_STRING
295 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700296 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600297
298config ACPI_BERT
299 bool "Build ACPI BERT Table"
300 default y
301 depends on HAVE_ACPI_TABLES
302 help
303 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600304 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600305
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700306config ACPI_BERT_SIZE
307 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600308 default 0x4000 if ACPI_BERT
309 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700310 help
311 Specify the amount of DRAM reserved for gathering the data used to
312 generate the ACPI table.
313
Jason Gleneskbc521432020-09-14 05:22:47 -0700314config ACPI_SSDT_PSD_INDEPENDENT
315 bool "Allow core p-state independent transitions"
316 default y
317 help
318 AMD recommends the ACPI _PSD object to be configured to cause
319 cores to transition between p-states independently. A vendor may
320 choose to generate _PSD object to allow cores to transition together.
321
Furquan Shaikh40a38882020-05-01 10:43:48 -0700322config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600323 select ALWAYS_LOAD_OPROM
324 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700325
Marshall Dawson62611412019-06-19 11:46:06 -0600326config RO_REGION_ONLY
327 string
328 depends on CHROMEOS
329 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600330
Marshall Dawson62611412019-06-19 11:46:06 -0600331config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
332 int
Martin Roth4017de02019-12-16 23:21:05 -0700333 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600334
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600335config DISABLE_SPI_FLASH_ROM_SHARING
336 def_bool n
337 help
338 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
339 which indicates a board level ROM transaction request. This
340 removes arbitration with board and assumes the chipset controls
341 the SPI flash bus entirely.
342
Felix Held27b295b2021-03-25 01:20:41 +0100343config DISABLE_KEYBOARD_RESET_PIN
344 bool
345 help
346 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
347 signal. When this pin is used as GPIO and the keyboard reset
348 functionality isn't disabled, configuring it as an output and driving
349 it as 0 will cause a reset.
350
Marshall Dawson00a22082020-01-20 23:05:31 -0700351config FSP_TEMP_RAM_SIZE
352 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700353 default 0x40000
354 help
355 The amount of coreboot-allocated heap and stack usage by the FSP.
356
Marshall Dawson62611412019-06-19 11:46:06 -0600357menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600358
Martin Roth5c354b92019-04-22 14:55:16 -0600359config AMD_FWM_POSITION_INDEX
360 int "Firmware Directory Table location (0 to 5)"
361 range 0 5
362 default 0 if BOARD_ROMSIZE_KB_512
363 default 1 if BOARD_ROMSIZE_KB_1024
364 default 2 if BOARD_ROMSIZE_KB_2048
365 default 3 if BOARD_ROMSIZE_KB_4096
366 default 4 if BOARD_ROMSIZE_KB_8192
367 default 5 if BOARD_ROMSIZE_KB_16384
368 help
369 Typically this is calculated by the ROM size, but there may
370 be situations where you want to put the firmware directory
371 table in a different location.
372 0: 512 KB - 0xFFFA0000
373 1: 1 MB - 0xFFF20000
374 2: 2 MB - 0xFFE20000
375 3: 4 MB - 0xFFC20000
376 4: 8 MB - 0xFF820000
377 5: 16 MB - 0xFF020000
378
379comment "AMD Firmware Directory Table set to location for 512KB ROM"
380 depends on AMD_FWM_POSITION_INDEX = 0
381comment "AMD Firmware Directory Table set to location for 1MB ROM"
382 depends on AMD_FWM_POSITION_INDEX = 1
383comment "AMD Firmware Directory Table set to location for 2MB ROM"
384 depends on AMD_FWM_POSITION_INDEX = 2
385comment "AMD Firmware Directory Table set to location for 4MB ROM"
386 depends on AMD_FWM_POSITION_INDEX = 3
387comment "AMD Firmware Directory Table set to location for 8MB ROM"
388 depends on AMD_FWM_POSITION_INDEX = 4
389comment "AMD Firmware Directory Table set to location for 16MB ROM"
390 depends on AMD_FWM_POSITION_INDEX = 5
391
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800392config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700393 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800394 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600395
Marshall Dawson62611412019-06-19 11:46:06 -0600396config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700397 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700398 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600399 help
400 Include the MP2 firmwares and configuration into the PSP build.
401
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700402 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600403
404config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700405 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700406 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600407 help
408 Select this item to include the S0i3 file into the PSP build.
409
410config HAVE_PSP_WHITELIST_FILE
411 bool "Include a debug whitelist file in PSP build"
412 default n
413 help
414 Support secured unlock prior to reset using a whitelisted
415 number? This feature requires a signed whitelist image and
416 bootloader from AMD.
417
418 If unsure, answer 'n'
419
420config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700421 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600422 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600423 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600424
Furquan Shaikh577db022020-04-24 15:52:04 -0700425config PSP_UNLOCK_SECURE_DEBUG
426 bool "Unlock secure debug"
427 default n
428 help
429 Select this item to enable secure debug options in PSP.
430
Martin Rothde498332020-09-01 11:00:28 -0600431config PSP_VERSTAGE_FILE
432 string "Specify the PSP_verstage file path"
433 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
434 default "$(obj)/psp_verstage.bin"
435 help
436 Add psp_verstage file to the build & PSP Directory Table
437
Martin Rothfe87d762020-09-01 11:04:21 -0600438config PSP_VERSTAGE_SIGNING_TOKEN
439 string "Specify the PSP_verstage Signature Token file path"
440 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
441 default ""
442 help
443 Add psp_verstage signature token to the build & PSP Directory Table
444
Martin Rothfdad5ad2021-04-16 11:36:01 -0600445config PSP_SOFTFUSE_BITS
446 string "PSP Soft Fuse bits to enable"
447 default "28"
448 help
449 Space separated list of Soft Fuse bits to enable.
450 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
451 Bit 15: PSP post code destination: 0=LPC 1=eSPI
452 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
453
454 See #55758 (NDA) for additional bit definitions.
455
Marshall Dawson62611412019-06-19 11:46:06 -0600456endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600457
Martin Rothc7acf162020-05-28 00:44:50 -0600458config VBOOT
459 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600460 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600461
462config VBOOT_STARTS_BEFORE_BOOTBLOCK
463 def_bool n
464 depends on VBOOT
465 select ARCH_VERSTAGE_ARMV7
466 help
467 Runs verstage on the PSP. Only available on
468 certain Chrome OS branded parts from AMD.
469
Martin Roth5632c6b2020-10-28 11:52:30 -0600470config VBOOT_HASH_BLOCK_SIZE
471 hex
472 default 0x9000
473 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
474 help
475 Because the bulk of the time in psp_verstage to hash the RO cbfs is
476 spent in the overhead of doing svc calls, increasing the hash block
477 size significantly cuts the verstage hashing time as seen below.
478
479 4k takes 180ms
480 16k takes 44ms
481 32k takes 33.7ms
482 36k takes 32.5ms
483 There's actually still room for an even bigger stack, but we've
484 reached a point of diminishing returns.
485
Martin Roth50cca762020-08-13 11:06:18 -0600486config CMOS_RECOVERY_BYTE
487 hex
488 default 0x51
489 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
490 help
491 If the workbuf is not passed from the PSP to coreboot, set the
492 recovery flag and reboot. The PSP will read this byte, mark the
493 recovery request in VBNV, and reset the system into recovery mode.
494
495 This is the byte before the default first byte used by VBNV
496 (0x26 + 0x0E - 1)
497
Martin Roth9aa8d112020-06-04 21:31:41 -0600498if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
499
500config RWA_REGION_ONLY
501 string
502 default "apu/amdfw_a"
503 help
504 Add a space-delimited list of filenames that should only be in the
505 RW-A section.
506
507config RWB_REGION_ONLY
508 string
509 default "apu/amdfw_b"
510 help
511 Add a space-delimited list of filenames that should only be in the
512 RW-B section.
513
514config PICASSO_FW_A_POSITION
515 hex
516 help
517 Location of the AMD firmware in the RW_A region
518
519config PICASSO_FW_B_POSITION
520 hex
521 help
522 Location of the AMD firmware in the RW_B region
523
524endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
525
Martin Roth1f337622019-04-22 16:08:31 -0600526endif # SOC_AMD_PICASSO