blob: 6863ef85f2b6d6822f15b8902477d84bf858c2eb [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Damien Zammit4b513a62015-08-20 00:37:05 +10002
Arthur Heymans1994e4482017-11-04 07:52:23 +01003#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10004#include <stdint.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10007#include <console/console.h>
8#include <commonlib/helpers.h>
9#include <delay.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080010#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
Arthur Heymans97e13d82016-11-30 18:40:38 +010011#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020012#else
13#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010014#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010015#include <string.h>
Angel Pons41e66ac2020-09-15 13:17:23 +020016#include "raminit.h"
Martin Rothcbe38922016-01-05 19:40:41 -070017#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100018
Damien Zammit9fb08f52016-01-22 18:56:23 +110019#define ME_UMA_SIZEMB 0
20
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020021u32 fsb_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100022{
23 return (speed * 267) + 800;
24}
25
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020026u32 ddr_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100027{
28 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
29
Jacob Garber5033d6c2019-06-11 15:23:23 -060030 if (speed <= 1 || speed >= ARRAY_SIZE(mhz))
31 die("RAM init: invalid memory speed %u\n", speed);
Damien Zammit4b513a62015-08-20 00:37:05 +100032
33 return mhz[speed];
34}
35
Arthur Heymansa2cc2312017-05-15 10:13:36 +020036static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100037{
38 u8 i, j;
Arthur Heymans840c27e2017-05-15 10:21:37 +020039 u32 reg32;
Felix Held432575c2018-07-29 18:09:30 +020040 MCHBAR16_OR(0xc1c, (1 << 15));
Damien Zammit4b513a62015-08-20 00:37:05 +100041
Damien Zammit4b513a62015-08-20 00:37:05 +100042 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020043 /* MEMCLK 400 N/A */
44 {{}, {}, {} },
45 /* MEMCLK 533 N/A */
46 {{}, {}, {} },
47 /* MEMCLK 667
48 * FSB 800 */
Arthur Heymans840c27e2017-05-15 10:21:37 +020049 {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000,
Arthur Heymans8a3514d2016-10-27 23:56:08 +020050 0x20010208, 0x04080000, 0x10010002, 0x00000000,
51 0x00000000, 0x02000000, 0x04000100, 0x08000000,
52 0x10200204},
53 /* FSB 1067 */
54 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
55 0x80020410, 0x02040008, 0x10000100, 0x00000000,
56 0x00000000, 0x04000000, 0x08000102, 0x20000000,
57 0x40010208},
58 /* FSB 1333 */
59 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
60 0x08020000, 0x00000000, 0x00020001, 0x00000000,
61 0x00000000, 0x00000000, 0x08010204, 0x00000000,
62 0x04010000} },
63 /* MEMCLK 800
64 * FSB 800 */
65 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
66 0x08010204, 0x00000000, 0x08010204, 0x0000000,
67 0x00000000, 0x00000000, 0x00020001, 0x0000000,
68 0x04080102},
69 /* FSB 1067 */
70 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
71 0x08010200, 0x00000000, 0x04000102, 0x00000000,
Arthur Heymans840c27e2017-05-15 10:21:37 +020072 0x00000000, 0x00000000, 0x00020100, 0x00000000,
73 0x04080100},
Arthur Heymans8a3514d2016-10-27 23:56:08 +020074 /* FSB 1333 */
75 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
76 0x10020400, 0x02000000, 0x00040100, 0x00000000,
77 0x00000000, 0x04080000, 0x00100102, 0x00000000,
78 0x08100200} },
79 /* MEMCLK 1067 */
80 {{},
81 /* FSB 1067 */
82 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
83 0x04080102, 0x00000000, 0x08010204, 0x00000000,
84 0x00000000, 0x00000000, 0x00020001, 0x00000000,
85 0x02040801},
86 /* FSB 1333 */
87 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
88 0x08010204, 0x04000000, 0x00080102, 0x00000000,
89 0x00000000, 0x02000408, 0x00100001, 0x00000000,
90 0x04080102} },
91 /* MEMCLK 1333 */
92 {{}, {},
93 /* FSB 1333 */
94 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
95 0x04080102, 0x00000000, 0x04080102, 0x00000000,
96 0x00000000, 0x00000000, 0x00000000, 0x00000000,
97 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +100098 };
99
100 i = (u8)s->selected_timings.mem_clk;
101 j = (u8)s->selected_timings.fsb_clk;
102
103 MCHBAR32(0xc04) = clkxtab[i][j][0];
Arthur Heymans840c27e2017-05-15 10:21:37 +0200104 reg32 = clkxtab[i][j][1];
105 if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz
106 && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
107 reg32 &= ~(0xff << 24);
108 reg32 |= 0x3d << 24;
109 }
110 MCHBAR32(0xc50) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +1000111 MCHBAR32(0xc54) = clkxtab[i][j][2];
Felix Held432575c2018-07-29 18:09:30 +0200112 MCHBAR8_OR(0xc08, (1 << 7));
Damien Zammit4b513a62015-08-20 00:37:05 +1000113 MCHBAR32(0x6d8) = clkxtab[i][j][3];
114 MCHBAR32(0x6e0) = clkxtab[i][j][3];
115 MCHBAR32(0x6dc) = clkxtab[i][j][4];
116 MCHBAR32(0x6e4) = clkxtab[i][j][4];
117 MCHBAR32(0x6e8) = clkxtab[i][j][5];
118 MCHBAR32(0x6f0) = clkxtab[i][j][5];
119 MCHBAR32(0x6ec) = clkxtab[i][j][6];
120 MCHBAR32(0x6f4) = clkxtab[i][j][6];
121 MCHBAR32(0x6f8) = clkxtab[i][j][7];
122 MCHBAR32(0x6fc) = clkxtab[i][j][8];
123 MCHBAR32(0x708) = clkxtab[i][j][11];
124 MCHBAR32(0x70c) = clkxtab[i][j][12];
125}
126
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200127static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000128{
129 MCHBAR32(0x1bc) = 0x08060402;
Felix Held432575c2018-07-29 18:09:30 +0200130 MCHBAR16_OR(0x1c0, 0x200);
131 MCHBAR16_OR(0x1c0, 0x100);
132 MCHBAR16_OR(0x1c0, 0x20);
133 MCHBAR16_AND(0x1c0, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000134 switch (s->selected_timings.mem_clk) {
135 default:
136 case MEM_CLOCK_800MHz:
137 case MEM_CLOCK_1066MHz:
Felix Held432575c2018-07-29 18:09:30 +0200138 MCHBAR8_AND_OR(0x5d9, ~0x2, 0x2);
139 MCHBAR8_AND_OR(0x9d9, ~0x2, 0x2);
140 MCHBAR8_AND_OR(0x189, ~0xf0, 0xc0);
141 MCHBAR8_AND_OR(0x189, ~0xf0, 0xe0);
142 MCHBAR8_AND_OR(0x189, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +1000143 break;
144 case MEM_CLOCK_667MHz:
145 case MEM_CLOCK_1333MHz:
Felix Held432575c2018-07-29 18:09:30 +0200146 MCHBAR8_AND(0x5d9, ~0x2);
147 MCHBAR8_AND(0x9d9, ~0x2);
148 MCHBAR8_AND_OR(0x189, ~0xf0, 0x40);
Damien Zammit4b513a62015-08-20 00:37:05 +1000149 break;
150 }
Felix Held432575c2018-07-29 18:09:30 +0200151 MCHBAR32_OR(0x594, 1 << 31);
152 MCHBAR32_OR(0x994, 1 << 31);
Damien Zammit4b513a62015-08-20 00:37:05 +1000153}
154
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200155static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000156{
157 u8 i;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200158 u32 launch1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000159 u32 launch2 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000160
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200161 static const u32 ddr3_launch1_tab[2][3] = {
162 /* 1N */
163 {0x58000007, /* DDR3 800 */
164 0x58000007, /* DDR3 1067 */
165 0x58100107}, /* DDR3 1333 */
166 /* 2N */
167 {0x58001117, /* DDR3 800 */
168 0x58001117, /* DDR3 1067 */
169 0x58001117} /* DDR3 1333 */
170 };
171
172 static const u32 ddr3_launch2_tab[2][3][6] = {
173 { /* 1N */
174 /* DDR3 800 */
175 {0x08030000, /* CL = 5 */
176 0x0C040100}, /* CL = 6 */
177 /* DDR3 1066 */
178 {0x00000000, /* CL = 5 */
179 0x00000000, /* CL = 6 */
180 0x10050100, /* CL = 7 */
181 0x14260200}, /* CL = 8 */
182 /* DDR3 1333 */
183 {0x00000000, /* CL = 5 */
184 0x00000000, /* CL = 6 */
185 0x00000000, /* CL = 7 */
186 0x14060000, /* CL = 8 */
187 0x18070100, /* CL = 9 */
188 0x1C280200}, /* CL = 10 */
189
190 },
191 { /* 2N */
192 /* DDR3 800 */
193 {0x00040101, /* CL = 5 */
194 0x00250201}, /* CL = 6 */
195 /* DDR3 1066 */
196 {0x00000000, /* CL = 5 */
197 0x00050101, /* CL = 6 */
198 0x04260201, /* CL = 7 */
199 0x08470301}, /* CL = 8 */
200 /* DDR3 1333 */
201 {0x00000000, /* CL = 5 */
202 0x00000000, /* CL = 6 */
203 0x00000000, /* CL = 7 */
204 0x08070100, /* CL = 8 */
205 0x0C280200, /* CL = 9 */
206 0x10490300} /* CL = 10 */
207 }
208 };
209
210 if (s->spd_type == DDR2) {
211 launch1 = 0x58001117;
212 if (s->selected_timings.CAS == 5)
213 launch2 = 0x00220201;
214 else if (s->selected_timings.CAS == 6)
215 launch2 = 0x00230302;
216 else
217 die("Unsupported CAS\n");
218 } else { /* DDR3 */
219 /* Default 2N mode */
220 s->nmode = 2;
221
222 if (s->selected_timings.mem_clk <= MEM_CLOCK_1066MHz)
223 s->nmode = 1;
Elyes HAOUAS6538d912021-01-16 15:01:23 +0100224 /* 2N on DDR3 1066 with 2 dimms per channel */
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200225 if ((s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) &&
226 (BOTH_DIMMS_ARE_POPULATED(s->dimms, 0) ||
227 BOTH_DIMMS_ARE_POPULATED(s->dimms, 1)))
228 s->nmode = 2;
229 launch1 = ddr3_launch1_tab[s->nmode - 1]
230 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz];
231 launch2 = ddr3_launch2_tab[s->nmode - 1]
232 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz]
233 [s->selected_timings.CAS - 5];
234 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000235
236 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
237 MCHBAR32(0x400*i + 0x220) = launch1;
238 MCHBAR32(0x400*i + 0x224) = launch2;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200239 MCHBAR32(0x400*i + 0x21c) = 0;
Felix Held432575c2018-07-29 18:09:30 +0200240 MCHBAR32_OR(0x400*i + 0x248, 1 << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000241 }
242
Felix Held432575c2018-07-29 18:09:30 +0200243 MCHBAR32_AND_OR(0x2c0, ~0x58000000, 0x48000000);
244 MCHBAR32_OR(0x2c0, 0x1e0);
245 MCHBAR32_AND_OR(0x2c4, ~0xf, 0xc);
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200246 if (s->spd_type == DDR3)
Felix Held432575c2018-07-29 18:09:30 +0200247 MCHBAR32_OR(0x2c4, 0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000248}
249
Angel Pons43a5e0c2021-01-13 14:39:20 +0100250static void write_txdll_tap_pi(u8 ch, u16 reg, u8 tap, u8 pi)
251{
252 MCHBAR8_AND_OR(0x400 * ch + reg, ~0x7f, pi << 4 | tap);
253}
254
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200255static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000256{
Felix Held3a2f9002018-07-29 18:51:22 +0200257 MCHBAR16_AND_OR(0x400*ch + 0x5a0, ~0xc440,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200258 (setting->clk_delay << 14) |
259 (setting->db_sel << 6) |
Felix Held3a2f9002018-07-29 18:51:22 +0200260 (setting->db_en << 10));
Angel Pons43a5e0c2021-01-13 14:39:20 +0100261 write_txdll_tap_pi(ch, 0x581, setting->tap, setting->pi);
Damien Zammit4b513a62015-08-20 00:37:05 +1000262}
263
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200264static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000265{
Felix Held3a2f9002018-07-29 18:51:22 +0200266 MCHBAR32_AND_OR(0x400*ch + 0x5a0, ~0x30880,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200267 (setting->clk_delay << 16) |
268 (setting->db_sel << 7) |
Felix Held3a2f9002018-07-29 18:51:22 +0200269 (setting->db_en << 11));
Angel Pons43a5e0c2021-01-13 14:39:20 +0100270 write_txdll_tap_pi(ch, 0x582, setting->tap, setting->pi);
Damien Zammit4b513a62015-08-20 00:37:05 +1000271}
272
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200273static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000274{
Felix Held3a2f9002018-07-29 18:51:22 +0200275 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x3300000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200276 (setting->clk_delay << 24) |
277 (setting->db_sel << 20) |
Felix Held3a2f9002018-07-29 18:51:22 +0200278 (setting->db_en << 21));
Angel Pons43a5e0c2021-01-13 14:39:20 +0100279 write_txdll_tap_pi(ch, 0x584, setting->tap, setting->pi);
Damien Zammit4b513a62015-08-20 00:37:05 +1000280}
281
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200282static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000283{
Felix Held3a2f9002018-07-29 18:51:22 +0200284 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200285 (setting->clk_delay << 27) |
286 (setting->db_sel << 22) |
Felix Held3a2f9002018-07-29 18:51:22 +0200287 (setting->db_en << 23));
Angel Pons43a5e0c2021-01-13 14:39:20 +0100288 write_txdll_tap_pi(ch, 0x585, setting->tap, setting->pi);
Damien Zammit4b513a62015-08-20 00:37:05 +1000289}
290
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200291static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000292{
Angel Pons22fd0dc2021-01-13 14:27:14 +0100293 /*
294 * MRC uses an incorrect mask when programming this register, but
295 * the reset default value is zero and it is only programmed once.
296 * As it makes no difference, we can safely use the correct mask.
297 */
298 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0xf000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200299 (setting->clk_delay << 14) |
300 (setting->db_sel << 12) |
Felix Held3a2f9002018-07-29 18:51:22 +0200301 (setting->db_en << 13));
Angel Pons43a5e0c2021-01-13 14:39:20 +0100302 write_txdll_tap_pi(ch, 0x586, setting->tap, setting->pi);
Damien Zammit4b513a62015-08-20 00:37:05 +1000303}
304
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200305static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000306{
Angel Pons22fd0dc2021-01-13 14:27:14 +0100307 /*
308 * MRC uses an incorrect mask when programming this register, but
309 * the reset default value is zero and it is only programmed once.
310 * As it makes no difference, we can safely use the correct mask.
311 */
312 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0xf00,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200313 (setting->clk_delay << 10) |
314 (setting->db_sel << 8) |
Felix Held3a2f9002018-07-29 18:51:22 +0200315 (setting->db_en << 9));
Angel Pons43a5e0c2021-01-13 14:39:20 +0100316 write_txdll_tap_pi(ch, 0x587, setting->tap, setting->pi);
Damien Zammit4b513a62015-08-20 00:37:05 +1000317}
318
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200319static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000320{
Felix Held3a2f9002018-07-29 18:51:22 +0200321 MCHBAR8_AND_OR(0x400*ch + 0x598, ~0x30, setting->clk_delay << 4);
322 MCHBAR8_AND_OR(0x400*ch + 0x594, ~0x60,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200323 (setting->db_sel << 5) |
Felix Held3a2f9002018-07-29 18:51:22 +0200324 (setting->db_en << 6));
Angel Pons43a5e0c2021-01-13 14:39:20 +0100325 write_txdll_tap_pi(ch, 0x580, setting->tap, setting->pi);
Damien Zammit4b513a62015-08-20 00:37:05 +1000326}
327
Arthur Heymans3876f242017-06-09 22:55:22 +0200328/**
329 * All finer DQ and DQS DLL settings are set to the same value
330 * for each rank in a channel, while coarse is common.
331 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100332void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000333{
Arthur Heymans3876f242017-06-09 22:55:22 +0200334 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000335
Felix Held3a2f9002018-07-29 18:51:22 +0200336 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4 + 1)),
337 setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000338
Arthur Heymans3876f242017-06-09 22:55:22 +0200339 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200340 MCHBAR32_AND_OR(0x400 * ch + 0x5b4 + rank * 4, ~(0x201 << lane),
341 (setting->db_en << (9 + lane)) |
342 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000343
Felix Held3a2f9002018-07-29 18:51:22 +0200344 MCHBAR32_AND_OR(0x400*ch + 0x5c8 + rank * 4,
345 ~(0x3 << (16 + lane * 2)),
346 setting->clk_delay << (16+lane * 2));
Arthur Heymans3876f242017-06-09 22:55:22 +0200347
Angel Pons43a5e0c2021-01-13 14:39:20 +0100348 write_txdll_tap_pi(ch, 0x520 + lane * 4 + rank, setting->tap, setting->pi);
Arthur Heymans3876f242017-06-09 22:55:22 +0200349 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000350}
351
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100352void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000353{
Arthur Heymans3876f242017-06-09 22:55:22 +0200354 int rank;
Felix Held3a2f9002018-07-29 18:51:22 +0200355 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4)),
356 setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000357
Arthur Heymans3876f242017-06-09 22:55:22 +0200358 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200359 MCHBAR32_AND_OR(0x400 * ch + 0x5a4 + rank * 4, ~(0x201 << lane),
360 (setting->db_en << (9 + lane)) |
361 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000362
Felix Held3a2f9002018-07-29 18:51:22 +0200363 MCHBAR32_AND_OR(0x400 * ch + 0x5c8 + rank * 4,
364 ~(0x3 << (lane * 2)), setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000365
Angel Pons43a5e0c2021-01-13 14:39:20 +0100366 write_txdll_tap_pi(ch, 0x500 + lane * 4 + rank, setting->tap, setting->pi);
Arthur Heymans3876f242017-06-09 22:55:22 +0200367 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000368}
369
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100370void rt_set_dqs(u8 channel, u8 lane, u8 rank, struct rt_dqs_setting *dqs_setting)
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100371{
372 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
373 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100374 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100375 dqs_setting->tap,
376 dqs_setting->pi);
377
378 saved_tap &= ~(0xf << (rank * 4));
379 saved_tap |= dqs_setting->tap << (rank * 4);
380 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
381
382 saved_pi &= ~(0x7 << (rank * 3));
383 saved_pi |= dqs_setting->pi << (rank * 3);
384 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
385}
386
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200387static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000388{
389 u8 i;
390 u8 twl, ta1, ta2, ta3, ta4;
391 u8 reg8;
392 u8 flag1 = 0;
393 u8 flag2 = 0;
394 u16 reg16;
395 u32 reg32;
396 u16 ddr, fsb;
397 u8 trpmod = 0;
398 u8 bankmod = 1;
399 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100400 u8 adjusted_cas;
401
402 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000403
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200404 u16 fsb_to_ps[3] = {
Angel Pons9d20c842021-01-13 12:39:37 +0100405 5000, /* 800 */
406 3750, /* 1067 */
407 3000 /* 1333 */
Damien Zammit4b513a62015-08-20 00:37:05 +1000408 };
409
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200410 u16 ddr_to_ps[6] = {
Angel Pons9d20c842021-01-13 12:39:37 +0100411 5000, /* 400 */
412 3750, /* 533 */
413 3000, /* 667 */
414 2500, /* 800 */
415 1875, /* 1067 */
416 1500 /* 1333 */
Damien Zammit4b513a62015-08-20 00:37:05 +1000417 };
418
419 u16 lut1[6] = {
420 0,
421 0,
422 2600,
423 3120,
424 4171,
425 5200
426 };
427
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200428 static const u8 ddr3_turnaround_tab[3][6][4] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200429 { /* DDR3 800 */
Angel Pons06d224f2021-01-13 13:05:26 +0100430 {0x9, 0x7, 0x9, 0x7}, /* CL = 5 */
Arthur Heymans66a0f552017-05-15 10:33:01 +0200431 {0x9, 0x7, 0x8, 0x8}, /* CL = 6 */
432 },
433 { /* DDR3 1066 */
434 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
Angel Pons06d224f2021-01-13 13:05:26 +0100435 {0x9, 0x7, 0x9, 0x7}, /* CL = 6 */
Arthur Heymans66a0f552017-05-15 10:33:01 +0200436 {0x9, 0x7, 0x8, 0x8}, /* CL = 7 */
Angel Pons06d224f2021-01-13 13:05:26 +0100437 {0x9, 0x7, 0x7, 0x9} /* CL = 8 */
Arthur Heymans66a0f552017-05-15 10:33:01 +0200438 },
439 { /* DDR3 1333 */
440 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
441 {0x0, 0x0, 0x0, 0x0}, /* CL = 6 - Not supported */
442 {0x0, 0x0, 0x0, 0x0}, /* CL = 7 - Not supported */
Angel Pons06d224f2021-01-13 13:05:26 +0100443 {0x9, 0x7, 0x8, 0x9}, /* CL = 8 */
444 {0x9, 0x7, 0x7, 0xa}, /* CL = 9 */
445 {0x9, 0x7, 0x6, 0xb}, /* CL = 10 */
Arthur Heymans66a0f552017-05-15 10:33:01 +0200446 }
447 };
Damien Zammit4b513a62015-08-20 00:37:05 +1000448
Arthur Heymans66a0f552017-05-15 10:33:01 +0200449 /* [DDR freq][0x26F & 1][pagemod] */
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200450 static const u8 ddr2_x252_tab[2][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200451 { /* DDR2 667 */
452 {12, 16},
453 {14, 18}
454 },
455 { /* DDR2 800 */
456 {14, 18},
457 {16, 20}
458 }
459 };
460
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200461 static const u8 ddr3_x252_tab[3][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200462 { /* DDR3 800 */
463 {16, 20},
464 {18, 22}
465 },
466 { /* DDR3 1067 */
467 {20, 26},
468 {26, 26}
469 },
470 { /* DDR3 1333 */
471 {20, 30},
472 {22, 32},
473 }
474 };
475
476 if (s->spd_type == DDR2) {
477 ta1 = 6;
478 ta2 = 6;
479 ta3 = 5;
480 ta4 = 8;
481 } else {
482 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
483 int cas_idx = s->selected_timings.CAS - 5;
484 ta1 = ddr3_turnaround_tab[ddr3_idx][cas_idx][0];
485 ta2 = ddr3_turnaround_tab[ddr3_idx][cas_idx][1];
486 ta3 = ddr3_turnaround_tab[ddr3_idx][cas_idx][2];
487 ta4 = ddr3_turnaround_tab[ddr3_idx][cas_idx][3];
488 }
489
490 if (s->spd_type == DDR2)
491 twl = s->selected_timings.CAS - 1;
492 else /* DDR3 */
493 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
Damien Zammit4b513a62015-08-20 00:37:05 +1000494
495 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200496 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000497 trpmod = 1;
498 bankmod = 0;
499 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100500 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000501 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000502 }
503
504 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200505 MCHBAR8_OR(0x400*i + 0x26f, 0x3);
506 MCHBAR8_AND_OR(0x400*i + 0x228, ~0x7, 0x2);
507 /* tWL - x ?? */
508 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf0, 0 << 4);
Felix Held3a2f9002018-07-29 18:51:22 +0200509 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf, adjusted_cas);
510 MCHBAR16_AND_OR(0x400*i + 0x265, ~0x3f00,
511 (adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000512
513 reg16 = (s->selected_timings.tRAS << 11) |
514 ((twl + 4 + s->selected_timings.tWR) << 6) |
515 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
516 MCHBAR16(0x400*i + 0x250) = reg16;
517
518 reg32 = (bankmod << 21) |
519 (s->selected_timings.tRRD << 17) |
520 (s->selected_timings.tRP << 13) |
521 ((s->selected_timings.tRP + trpmod) << 9) |
522 s->selected_timings.tRFC;
Arthur Heymans66a0f552017-05-15 10:33:01 +0200523 if (bankmod == 0) {
524 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
525 if (s->spd_type == DDR2)
526 reg32 |= ddr2_x252_tab[s->selected_timings.mem_clk
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100527 - MEM_CLOCK_667MHz][reg8][pagemod] << 22;
Arthur Heymans66a0f552017-05-15 10:33:01 +0200528 else
529 reg32 |= ddr3_x252_tab[s->selected_timings.mem_clk
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100530 - MEM_CLOCK_800MHz][reg8][pagemod] << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000531 }
532 MCHBAR32(0x400*i + 0x252) = reg32;
533
534 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
535 (0x4 << 8) | (ta2 << 4) | ta4;
536
537 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
538 ((twl + 4 + s->selected_timings.tWTR) << 12) |
539 (ta3 << 8) | (4 << 4) | ta1;
540
541 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
542 s->selected_timings.tRFC;
543
Felix Held3a2f9002018-07-29 18:51:22 +0200544 MCHBAR16_AND_OR(0x400*i + 0x260, ~0x3fe,
545 (s->spd_type == DDR2 ? 100 : 256) << 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000546 MCHBAR8(0x400*i + 0x264) = 0xff;
Felix Held3a2f9002018-07-29 18:51:22 +0200547 MCHBAR8_AND_OR(0x400*i + 0x25d, ~0x3f,
548 s->selected_timings.tRAS);
Damien Zammit4b513a62015-08-20 00:37:05 +1000549 MCHBAR16(0x400*i + 0x244) = 0x2310;
550
551 switch (s->selected_timings.mem_clk) {
552 case MEM_CLOCK_667MHz:
553 reg8 = 0;
554 break;
555 default:
556 reg8 = 1;
557 break;
558 }
559
Felix Held3a2f9002018-07-29 18:51:22 +0200560 MCHBAR8_AND_OR(0x400*i + 0x246, ~0x1f, (reg8 << 2) | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000561
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200562 fsb = fsb_to_ps[s->selected_timings.fsb_clk];
563 ddr = ddr_to_ps[s->selected_timings.mem_clk];
Arthur Heymans66a0f552017-05-15 10:33:01 +0200564 reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000565 reg32 = (u32)((reg32 / fsb) << 8);
566 reg32 |= 0x0e000000;
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200567 if ((fsb_to_mhz(s->selected_timings.fsb_clk) /
568 ddr_to_mhz(s->selected_timings.mem_clk)) > 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000569 reg32 |= 1 << 24;
570 }
Felix Held3a2f9002018-07-29 18:51:22 +0200571 MCHBAR32_AND_OR(0x400*i + 0x248, ~0x0f001f00, reg32);
Damien Zammit4b513a62015-08-20 00:37:05 +1000572
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100573 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000574 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100575
576 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000577 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100578
Damien Zammit4b513a62015-08-20 00:37:05 +1000579 reg16 = (u8)(twl - 1 - flag1 - flag2);
580 reg16 |= reg16 << 4;
581 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100582 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000583 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000584 }
585 reg16 |= flag1 << 8;
586 reg16 |= flag2 << 9;
Felix Held432575c2018-07-29 18:09:30 +0200587 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x1ff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000588 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
Felix Held432575c2018-07-29 18:09:30 +0200589 MCHBAR32_AND(0x400*i + 0x265, ~0x1f);
590 MCHBAR32_AND_OR(0x400*i + 0x269, ~0x000fffff,
591 (0x3f << 14) | lut1[s->selected_timings.mem_clk]);
592 MCHBAR8_OR(0x400*i + 0x274, 1);
593 MCHBAR8_AND(0x400*i + 0x24c, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000594
595 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100596 if (s->spd_type == DDR2) {
597 switch (s->selected_timings.mem_clk) {
598 default:
599 case MEM_CLOCK_667MHz:
600 reg16 = 0x99;
601 break;
602 case MEM_CLOCK_800MHz:
603 if (s->selected_timings.CAS == 5)
604 reg16 = 0x19a;
605 else if (s->selected_timings.CAS == 6)
606 reg16 = 0x9a;
607 break;
608 }
609 } else { /* DDR3 */
610 switch (s->selected_timings.mem_clk) {
611 default:
612 case MEM_CLOCK_800MHz:
613 case MEM_CLOCK_1066MHz:
614 reg16 = 1;
615 break;
616 case MEM_CLOCK_1333MHz:
617 reg16 = 2;
618 break;
619 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000620 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100621
Damien Zammit4b513a62015-08-20 00:37:05 +1000622 reg16 &= 0x7;
623 reg16 += twl + 9;
624 reg16 <<= 10;
Felix Held432575c2018-07-29 18:09:30 +0200625 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x7c00, reg16);
626 MCHBAR8_AND_OR(0x400*i + 0x267, ~0x3f, 0x13);
627 MCHBAR8_AND_OR(0x400*i + 0x268, ~0xff, 0x4a);
Damien Zammit4b513a62015-08-20 00:37:05 +1000628
629 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
630 reg16 += 2 << 12;
631 reg16 |= (0x15 << 6) | 0x1f;
Felix Held432575c2018-07-29 18:09:30 +0200632 MCHBAR16_AND_OR(0x400*i + 0x26d, ~0x7fff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000633
634 reg32 = (1 << 25) | (6 << 27);
Felix Held432575c2018-07-29 18:09:30 +0200635 MCHBAR32_AND_OR(0x400*i + 0x269, ~0xfa300000, reg32);
636 MCHBAR8_AND(0x400*i + 0x271, ~0x80);
637 MCHBAR8_AND(0x400*i + 0x274, ~0x6);
Angel Pons9d20c842021-01-13 12:39:37 +0100638 } /* END EACH POPULATED CHANNEL */
Damien Zammit4b513a62015-08-20 00:37:05 +1000639
640 reg16 = 0x1f << 5;
641 reg16 |= 0xe << 10;
Felix Held432575c2018-07-29 18:09:30 +0200642 MCHBAR16_AND_OR(0x125, ~0x3fe0, reg16);
643 MCHBAR16_AND_OR(0x127, ~0x7ff, 0x540);
644 MCHBAR8_OR(0x129, 0x1f);
645 MCHBAR8_OR(0x12c, 0xa0);
646 MCHBAR32_AND_OR(0x241, ~0x1ffff, 0x11);
647 MCHBAR32_AND_OR(0x641, ~0x1ffff, 0x11);
648 MCHBAR8_AND(0x246, ~0x10);
649 MCHBAR8_AND(0x646, ~0x10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000650 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
651 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
Felix Held432575c2018-07-29 18:09:30 +0200652 MCHBAR8_AND_OR(0x12d, ~0xf0, reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100653 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Felix Held432575c2018-07-29 18:09:30 +0200654 MCHBAR8_AND_OR(0x12d, ~0xf, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000655 MCHBAR8(0x12f) = 0x4c;
656 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
Arthur Heymans638240e2017-12-25 18:14:46 +0100657 if (s->spd_type == DDR3) {
658 MCHBAR8(0x114) = 0x42;
659 reg16 = (512 - MAX(5, s->selected_timings.tRFC + 10000
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200660 / ddr_to_ps[s->selected_timings.mem_clk]))
Arthur Heymans638240e2017-12-25 18:14:46 +0100661 / 2;
662 reg16 &= 0x1ff;
663 reg32 = (reg16 << 22) | (0x80 << 14) | (0xa << 9);
664 }
Felix Held432575c2018-07-29 18:09:30 +0200665 MCHBAR32_AND_OR(0x6c0, ~0xffffff00, reg32);
666 MCHBAR8_AND_OR(0x6c4, ~0x7, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000667}
668
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200669static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000670{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200671 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000672 u16 reg16 = 0;
673 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000674
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100675 const u8 rank2clken[8] = { 0x04, 0x01, 0x20, 0x08, 0x01, 0x04, 0x08, 0x10 };
Arthur Heymans638240e2017-12-25 18:14:46 +0100676
Felix Held432575c2018-07-29 18:09:30 +0200677 MCHBAR16_AND_OR(0x180, ~0x7e06, 0xc04);
678 MCHBAR16_AND_OR(0x182, ~0x3ff, 0xc8);
679 MCHBAR16_AND_OR(0x18a, ~0x1f1f, 0x0f0f);
680 MCHBAR16_AND_OR(0x1b4, ~0x8020, 0x100);
681 MCHBAR8_AND_OR(0x194, ~0x77, 0x33);
Damien Zammit4b513a62015-08-20 00:37:05 +1000682 switch (s->selected_timings.mem_clk) {
683 default:
684 case MEM_CLOCK_667MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100685 case MEM_CLOCK_1333MHz:
Damien Zammit4b513a62015-08-20 00:37:05 +1000686 reg16 = (0xa << 9) | 0xa;
687 break;
688 case MEM_CLOCK_800MHz:
689 reg16 = (0x9 << 9) | 0x9;
690 break;
Arthur Heymans638240e2017-12-25 18:14:46 +0100691 case MEM_CLOCK_1066MHz:
692 reg16 = (0x7 << 9) | 0x7;
693 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000694 }
Felix Held432575c2018-07-29 18:09:30 +0200695 MCHBAR16_AND_OR(0x19c, ~0x1e0f, reg16);
696 MCHBAR16_AND_OR(0x19c, ~0x2030, 0x2010);
Damien Zammit4b513a62015-08-20 00:37:05 +1000697 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200698 MCHBAR16_AND(0x198, ~0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000699
Felix Held432575c2018-07-29 18:09:30 +0200700 MCHBAR16_AND_OR(0x1c8, ~0x1f, 0xd);
Damien Zammit4b513a62015-08-20 00:37:05 +1000701
702 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200703 MCHBAR8_AND(0x190, ~1);
Angel Pons9d20c842021-01-13 12:39:37 +0100704 udelay(1); /* 533ns */
Felix Held432575c2018-07-29 18:09:30 +0200705 MCHBAR32_AND(0x198, ~0x11554000);
Damien Zammit4b513a62015-08-20 00:37:05 +1000706 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200707 MCHBAR32_AND(0x198, ~0x1455);
Damien Zammit4b513a62015-08-20 00:37:05 +1000708 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200709 MCHBAR8_AND(0x583, ~0x1c);
710 MCHBAR8_AND(0x983, ~0x1c);
Angel Pons9d20c842021-01-13 12:39:37 +0100711 udelay(1); /* 533ns */
Felix Held432575c2018-07-29 18:09:30 +0200712 MCHBAR8_AND(0x583, ~0x3);
713 MCHBAR8_AND(0x983, ~0x3);
Angel Pons9d20c842021-01-13 12:39:37 +0100714 udelay(1); /* 533ns */
Damien Zammit4b513a62015-08-20 00:37:05 +1000715
Angel Pons9d20c842021-01-13 12:39:37 +0100716 /* ME related */
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100717 MCHBAR32_AND_OR(0x1a0, ~0x7ffffff, s->spd_type == DDR2 ? 0x551803 : 0x555801);
Damien Zammit4b513a62015-08-20 00:37:05 +1000718
Felix Held432575c2018-07-29 18:09:30 +0200719 MCHBAR16_AND(0x1b4, ~0x800);
Arthur Heymans638240e2017-12-25 18:14:46 +0100720 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200721 MCHBAR8_OR(0x1a8, 0xf0);
Arthur Heymans638240e2017-12-25 18:14:46 +0100722 } else { /* DDR3 */
723 reg8 = 0x9; /* 0x9 << 4 ?? */
724 if (s->dimms[0].ranks == 2)
725 reg8 &= ~0x80;
726 if (s->dimms[3].ranks == 2)
727 reg8 &= ~0x10;
Felix Held432575c2018-07-29 18:09:30 +0200728 MCHBAR8_AND_OR(0x1a8, ~0xf0, reg8);
Arthur Heymans638240e2017-12-25 18:14:46 +0100729 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000730
731 FOR_EACH_CHANNEL(i) {
732 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100733 if ((s->spd_type == DDR3) && (i == 0))
734 reg16 = (0x3 << 12);
Felix Held3a2f9002018-07-29 18:51:22 +0200735 MCHBAR16_AND_OR(0x400*i + 0x59c, ~0x3000, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000736
737 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100738 FOR_EACH_RANK_IN_CHANNEL(r) {
739 if (!RANK_IS_POPULATED(s->dimms, i, r))
740 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000741 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100742
Felix Held432575c2018-07-29 18:09:30 +0200743 MCHBAR32_AND_OR(0x400*i + 0x59c, ~0xfff, reg32);
744 MCHBAR8_AND(0x400*i + 0x594, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000745
Arthur Heymans638240e2017-12-25 18:14:46 +0100746 if (s->spd_type == DDR2) {
747 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100748 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
Arthur Heymans638240e2017-12-25 18:14:46 +0100749 reg8 = 0x3f;
750 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100751 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
Arthur Heymans638240e2017-12-25 18:14:46 +0100752 reg8 = 0x38;
753 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100754 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
Arthur Heymans638240e2017-12-25 18:14:46 +0100755 reg8 = 0x7;
756 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100757 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
Arthur Heymans638240e2017-12-25 18:14:46 +0100758 reg8 = 0;
759 } else {
760 die("Unhandled case\n");
761 }
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100762 MCHBAR32_AND_OR(0x400*i + 0x5a0, ~0x3f000000, (u32)(reg8 << 24));
Arthur Heymans638240e2017-12-25 18:14:46 +0100763
764 } else { /* DDR3 */
765 FOR_EACH_POPULATED_RANK_IN_CHANNEL(s->dimms, i, r) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100766 MCHBAR8_AND(0x400 * i + 0x5a0 + 3, ~rank2clken[r + i * 4]);
Arthur Heymans638240e2017-12-25 18:14:46 +0100767 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000768 }
Angel Pons9d20c842021-01-13 12:39:37 +0100769 } /* END EACH CHANNEL */
Damien Zammit4b513a62015-08-20 00:37:05 +1000770
Arthur Heymans638240e2017-12-25 18:14:46 +0100771 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200772 MCHBAR8_OR(0x1a8, 1);
773 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100774 } else { /* DDR3 */
Felix Held432575c2018-07-29 18:09:30 +0200775 MCHBAR8_AND(0x1a8, ~1);
776 MCHBAR8_OR(0x1a8, 0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100777 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000778
Angel Pons9d20c842021-01-13 12:39:37 +0100779 /* Update DLL timing */
Felix Held432575c2018-07-29 18:09:30 +0200780 MCHBAR8_AND(0x1a4, ~0x80);
781 MCHBAR8_OR(0x1a4, 0x40);
782 MCHBAR16_AND_OR(0x5f0, ~0x400, 0x400);
Damien Zammit4b513a62015-08-20 00:37:05 +1000783
Damien Zammit4b513a62015-08-20 00:37:05 +1000784 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200785 MCHBAR16_AND_OR(0x400*i + 0x5f0, ~0x3fc, 0x3fc);
786 MCHBAR32_AND(0x400*i + 0x5fc, ~0xcccccccc);
Angel Ponsdd7ce4e2021-03-26 23:21:02 +0100787 MCHBAR8_AND_OR(0x400*i + 0x5d9, ~0xf0, s->spd_type == DDR2 ? 0x70 : 0x60);
788 MCHBAR16_AND_OR(0x400*i + 0x590, 0, s->spd_type == DDR2 ? 0x5555 : 0xa955);
Damien Zammit4b513a62015-08-20 00:37:05 +1000789 }
790
791 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100792 const struct dll_setting *setting;
793
Elyes HAOUAS0ce41f12018-11-13 10:03:31 +0100794 switch (s->selected_timings.mem_clk) {
Arthur Heymans638240e2017-12-25 18:14:46 +0100795 default: /* Should not happen */
796 case MEM_CLOCK_667MHz:
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100797 setting = default_ddr2_667_ctrl;
Arthur Heymans638240e2017-12-25 18:14:46 +0100798 break;
799 case MEM_CLOCK_800MHz:
800 if (s->spd_type == DDR2)
801 setting = default_ddr2_800_ctrl;
802 else
803 setting = default_ddr3_800_ctrl[s->nmode - 1];
804 break;
805 case MEM_CLOCK_1066MHz:
806 setting = default_ddr3_1067_ctrl[s->nmode - 1];
807 break;
808 case MEM_CLOCK_1333MHz:
809 setting = default_ddr3_1333_ctrl[s->nmode - 1];
810 break;
811 }
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100812
813 clkset0(i, &setting[CLKSET0]);
814 clkset1(i, &setting[CLKSET1]);
815 ctrlset0(i, &setting[CTRL0]);
816 ctrlset1(i, &setting[CTRL1]);
817 ctrlset2(i, &setting[CTRL2]);
818 ctrlset3(i, &setting[CTRL3]);
819 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000820 }
821
Angel Pons9d20c842021-01-13 12:39:37 +0100822 /* XXX if not async mode */
Felix Held432575c2018-07-29 18:09:30 +0200823 MCHBAR16_AND(0x180, ~0x8200);
824 MCHBAR8_OR(0x180, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000825 j = 0;
826 for (i = 0; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200827 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
828 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100829 while (MCHBAR8(0x180) & 0x10)
830 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000831 if (MCHBAR32(0x184) == 0xffffffff) {
832 j++;
833 if (j >= 2)
834 break;
835
836 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
837 j = 2;
838 break;
839 }
840 } else {
841 j = 0;
842 }
843 }
844 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
845 j = 0;
846 i++;
847 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200848 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
Angel Ponsc024c142021-03-27 12:15:08 +0100849 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100850 while (MCHBAR8(0x180) & 0x10)
851 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000852 if (MCHBAR32(0x184) == 0) {
853 i++;
854 break;
855 }
856 }
857 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200858 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
859 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100860 while (MCHBAR8(0x180) & 0x10)
861 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000862 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100863 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000864 if (j >= 2)
865 break;
866 } else {
867 j = 0;
868 }
869 }
870 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200871 MCHBAR8_AND(0x1c8, ~0x1f);
872 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100873 while (MCHBAR8(0x180) & 0x10)
874 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000875 j = 2;
876 }
877 }
878
879 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200880 MCHBAR8_AND(0x1c8, ~0x1f);
Damien Zammit4b513a62015-08-20 00:37:05 +1000881 async = 1;
Angel Pons6b177942021-01-13 17:00:48 +0100882 printk(BIOS_NOTICE, "HMC failed, using async mode\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000883 }
884
Arthur Heymans638240e2017-12-25 18:14:46 +0100885 switch (s->selected_timings.mem_clk) {
886 case MEM_CLOCK_667MHz:
887 clk = 0x1a;
888 if (async != 1) {
889 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
890 clk = 0x10;
Damien Zammit4b513a62015-08-20 00:37:05 +1000891 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100892 break;
893 case MEM_CLOCK_800MHz:
894 case MEM_CLOCK_1066MHz:
895 if (async != 1)
896 clk = 0x10;
897 else
898 clk = 0x1a;
899 break;
900 case MEM_CLOCK_1333MHz:
901 clk = 0x18;
902 break;
903 default:
904 clk = 0x1a;
905 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000906 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100907
Felix Held432575c2018-07-29 18:09:30 +0200908 MCHBAR8_AND(0x180, ~0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +1000909
Arthur Heymans638240e2017-12-25 18:14:46 +0100910 if ((s->spd_type == DDR3 && s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
911 || (s->spd_type == DDR2 && s->selected_timings.fsb_clk == FSB_CLOCK_800MHz
912 && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200913 i = MCHBAR8(0x1c8) & 0xf;
Arthur Heymans638240e2017-12-25 18:14:46 +0100914 if (s->spd_type == DDR2)
915 i = (i + 10) % 14;
916 else /* DDR3 */
917 i = (i + 3) % 12;
Felix Held432575c2018-07-29 18:09:30 +0200918 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
919 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100920 while (MCHBAR8(0x180) & 0x10)
921 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000922 }
923
924 reg8 = MCHBAR8(0x188) & ~1;
925 MCHBAR8(0x188) = reg8;
926 reg8 &= ~0x3e;
927 reg8 |= clk;
928 MCHBAR8(0x188) = reg8;
929 reg8 |= 1;
930 MCHBAR8(0x188) = reg8;
931
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100932 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Felix Held432575c2018-07-29 18:09:30 +0200933 MCHBAR8_OR(0x18c, 1);
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100934}
Damien Zammit4b513a62015-08-20 00:37:05 +1000935
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100936static void select_default_dq_dqs_settings(struct sysinfo *s)
937{
938 int ch, lane;
939
Arthur Heymans276049f2017-11-05 05:56:34 +0100940 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
941 switch (s->selected_timings.mem_clk) {
942 case MEM_CLOCK_667MHz:
943 memcpy(s->dqs_settings[ch],
944 default_ddr2_667_dqs,
945 sizeof(s->dqs_settings[ch]));
946 memcpy(s->dq_settings[ch],
947 default_ddr2_667_dq,
948 sizeof(s->dq_settings[ch]));
949 s->rt_dqs[ch][lane].tap = 7;
950 s->rt_dqs[ch][lane].pi = 2;
951 break;
952 case MEM_CLOCK_800MHz:
953 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100954 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100955 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100956 sizeof(s->dqs_settings[ch]));
957 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100958 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100959 sizeof(s->dq_settings[ch]));
960 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100961 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100962 } else { /* DDR3 */
Arthur Heymans638240e2017-12-25 18:14:46 +0100963 memcpy(s->dqs_settings[ch],
964 default_ddr3_800_dqs[s->nmode - 1],
965 sizeof(s->dqs_settings[ch]));
966 memcpy(s->dq_settings[ch],
967 default_ddr3_800_dq[s->nmode - 1],
968 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100969 s->rt_dqs[ch][lane].tap = 6;
Arthur Heymans638240e2017-12-25 18:14:46 +0100970 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100971 }
Arthur Heymans276049f2017-11-05 05:56:34 +0100972 break;
973 case MEM_CLOCK_1066MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100974 memcpy(s->dqs_settings[ch],
975 default_ddr3_1067_dqs[s->nmode - 1],
976 sizeof(s->dqs_settings[ch]));
977 memcpy(s->dq_settings[ch],
978 default_ddr3_1067_dq[s->nmode - 1],
979 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100980 s->rt_dqs[ch][lane].tap = 5;
Arthur Heymans638240e2017-12-25 18:14:46 +0100981 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans276049f2017-11-05 05:56:34 +0100982 break;
983 case MEM_CLOCK_1333MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100984 memcpy(s->dqs_settings[ch],
985 default_ddr3_1333_dqs[s->nmode - 1],
986 sizeof(s->dqs_settings[ch]));
987 memcpy(s->dq_settings[ch],
988 default_ddr3_1333_dq[s->nmode - 1],
989 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100990 s->rt_dqs[ch][lane].tap = 7;
991 s->rt_dqs[ch][lane].pi = 0;
992 break;
993 default: /* not supported */
994 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000995 }
996 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100997}
Damien Zammit4b513a62015-08-20 00:37:05 +1000998
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100999/*
1000 * It looks like only the RT DQS register for the first rank
1001 * is used for all ranks. Just set all the 'unused' RT DQS registers
1002 * to the same as rank 0, out of precaution.
1003 */
1004static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
1005{
Angel Pons9d20c842021-01-13 12:39:37 +01001006 /* Program DQ/DQS dll settings */
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001007 int ch, lane, rank;
1008
1009 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +01001010 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001011 FOR_EACH_RANK_IN_CHANNEL(rank) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001012 rt_set_dqs(ch, lane, rank, &s->rt_dqs[ch][lane]);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001013 }
1014 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
1015 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001016 }
1017 }
1018}
1019
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001020static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001021{
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001022 u8 i, j, k, reg8;
Angel Pons7d3bd6b2021-01-13 17:57:39 +01001023 const u32 ddr2_x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0d0c0b0a,
1024 0x04040404, 0x08070605, 0x0c0b0a09, 0x100f0e0d };
1025 const u16 ddr2_x378[5] = { 0xaaaa, 0x7777, 0x7777, 0x7777, 0x7777 };
Angel Ponsa0b97f32021-01-13 17:50:27 +01001026 const u32 ddr2_x382[5] = { 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1027 const u32 ddr2_x386[5] = { 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1028 const u32 ddr2_x38a[5] = { 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1029 const u32 ddr2_x38e[5] = { 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1030 const u32 ddr2_x392[5] = { 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1031 const u32 ddr2_x396[5] = { 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1032 const u32 ddr2_x39a[5] = { 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1033 const u32 ddr2_x39e[5] = { 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001034
Angel Pons7d3bd6b2021-01-13 17:57:39 +01001035 const u32 ddr3_x32a[8] = { 0x06060606, 0x06060606, 0x0b090807, 0x12110f0d,
1036 0x06060606, 0x08070606, 0x0d0b0a09, 0x16161511 };
1037 const u16 ddr3_x378[5] = { 0xbbbb, 0x6666, 0x6666, 0x6666, 0x6666 };
1038 const u32 ddr3_x382[5] = { 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434 };
1039 const u32 ddr3_x386[5] = { 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434 };
1040 const u32 ddr3_x38a[5] = { 0x06060605, 0x07060504, 0x07060504, 0x34343434, 0x34343434 };
1041 const u32 ddr3_x38e[5] = { 0x09080707, 0x09090808, 0x09090808, 0x34343434, 0x34343434 };
1042 const u32 ddr3_x392[5] = { 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434 };
1043 const u32 ddr3_x396[5] = { 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434 };
1044 const u32 ddr3_x39a[5] = { 0x07060606, 0x08070605, 0x08070605, 0x34343434, 0x34343434 };
1045 const u32 ddr3_x39e[5] = { 0x09090807, 0x0b0b0a09, 0x0b0b0a09, 0x34343434, 0x34343434 };
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001046
1047 const u16 *x378;
1048 const u32 *x32a, *x382, *x386, *x38a, *x38e;
1049 const u32 *x392, *x396, *x39a, *x39e;
1050
Angel Ponsa0b97f32021-01-13 17:50:27 +01001051 const u16 addr[5] = { 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
Angel Pons7d3bd6b2021-01-13 17:57:39 +01001052 const u8 bit[5] = { 0, 1, 1, 0, 0 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001053
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001054 if (s->spd_type == DDR2) {
1055 x32a = ddr2_x32a;
1056 x378 = ddr2_x378;
1057 x382 = ddr2_x382;
1058 x386 = ddr2_x386;
1059 x38a = ddr2_x38a;
1060 x38e = ddr2_x38e;
1061 x392 = ddr2_x392;
1062 x396 = ddr2_x396;
1063 x39a = ddr2_x39a;
1064 x39e = ddr2_x39e;
1065 } else { /* DDR3 */
1066 x32a = ddr3_x32a;
1067 x378 = ddr3_x378;
1068 x382 = ddr3_x382;
1069 x386 = ddr3_x386;
1070 x38a = ddr3_x38a;
1071 x38e = ddr3_x38e;
1072 x392 = ddr3_x392;
1073 x396 = ddr3_x396;
1074 x39a = ddr3_x39a;
1075 x39e = ddr3_x39e;
1076 }
1077
Damien Zammit4b513a62015-08-20 00:37:05 +10001078 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Angel Pons244391a2021-01-13 17:28:31 +01001079 /* RCOMP data group is special, program it separately */
Angel Pons7d3bd6b2021-01-13 17:57:39 +01001080 MCHBAR32_AND_OR(0x400*i + 0x31c, ~0xff000, 0xaa000);
1081 MCHBAR16_AND_OR(0x400*i + 0x320, ~0xffff, 0x6666);
Angel Pons244391a2021-01-13 17:28:31 +01001082 for (k = 0; k < 8; k++) {
Angel Pons7d3bd6b2021-01-13 17:57:39 +01001083 MCHBAR32_AND_OR(0x400*i + 0x32a + (k << 2), ~0x3f3f3f3f, x32a[k]);
1084 MCHBAR32_AND_OR(0x400*i + 0x34a + (k << 2), ~0x3f3f3f3f, x32a[k]);
Angel Pons244391a2021-01-13 17:28:31 +01001085 }
1086 MCHBAR8_AND_OR(0x400*i + 0x31c, ~1, 0);
1087
1088 /* Now program the other RCOMP groups */
Angel Ponsa0b97f32021-01-13 17:50:27 +01001089 for (j = 0; j < ARRAY_SIZE(addr); j++) {
Angel Pons7d3bd6b2021-01-13 17:57:39 +01001090 MCHBAR16_AND_OR(0x400*i + addr[j] + 0, ~0xf000, 0xa000);
1091 MCHBAR16_AND_OR(0x400*i + addr[j] + 4, ~0xffff, x378[j]);
1092
1093 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x0e, ~0x3f3f3f3f, x382[j]);
1094 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x12, ~0x3f3f3f3f, x386[j]);
1095 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x16, ~0x3f3f3f3f, x38a[j]);
1096 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1a, ~0x3f3f3f3f, x38e[j]);
1097 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1e, ~0x3f3f3f3f, x392[j]);
1098 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x22, ~0x3f3f3f3f, x396[j]);
1099 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x26, ~0x3f3f3f3f, x39a[j]);
1100 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x2a, ~0x3f3f3f3f, x39e[j]);
Angel Pons244391a2021-01-13 17:28:31 +01001101
1102 /* Override command group strength multiplier */
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001103 if (s->spd_type == DDR3 && BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Angel Pons7d3bd6b2021-01-13 17:57:39 +01001104 MCHBAR16_AND_OR(0x378 + 0x400 * i, ~0xffff, 0xcccc);
Damien Zammit4b513a62015-08-20 00:37:05 +10001105 }
Felix Held3a2f9002018-07-29 18:51:22 +02001106 MCHBAR8_AND_OR(0x400*i + addr[j], ~1, bit[j]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001107 }
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001108 reg8 = (s->spd_type == DDR2) ? 0x12 : 0x36;
Felix Held432575c2018-07-29 18:09:30 +02001109 MCHBAR8_AND_OR(0x400*i + 0x45a, ~0x3f, reg8);
1110 MCHBAR8_AND_OR(0x400*i + 0x45e, ~0x3f, reg8);
1111 MCHBAR8_AND_OR(0x400*i + 0x462, ~0x3f, reg8);
1112 MCHBAR8_AND_OR(0x400*i + 0x466, ~0x3f, reg8);
Angel Pons9d20c842021-01-13 12:39:37 +01001113 } /* END EACH POPULATED CHANNEL */
Damien Zammit4b513a62015-08-20 00:37:05 +10001114
Felix Held432575c2018-07-29 18:09:30 +02001115 MCHBAR32_AND_OR(0x134, ~0x63c00, 0x63c00);
1116 MCHBAR16_AND_OR(0x174, ~0x63ff, 0x63ff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001117 MCHBAR16(0x178) = 0x0135;
Felix Held432575c2018-07-29 18:09:30 +02001118 MCHBAR32_AND_OR(0x130, ~0x7bdffe0, 0x7a9ffa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001119
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001120 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001121 MCHBAR32_AND(0x130, ~(1 << 27));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001122 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001123 MCHBAR32_AND(0x130, ~(1 << 28));
Damien Zammit4b513a62015-08-20 00:37:05 +10001124
Felix Held432575c2018-07-29 18:09:30 +02001125 MCHBAR8_OR(0x130, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001126}
1127
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001128static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001129{
1130 u8 i;
Angel Ponsb35adab2021-01-13 18:08:58 +01001131 static const u16 ddr2_odt[16][2] = {
Angel Pons9d20c842021-01-13 12:39:37 +01001132 { 0x0000, 0x0000 }, /* NC_NC */
1133 { 0x0000, 0x0001 }, /* x8SS_NC */
1134 { 0x0000, 0x0011 }, /* x8DS_NC */
1135 { 0x0000, 0x0001 }, /* x16SS_NC */
1136 { 0x0004, 0x0000 }, /* NC_x8SS */
1137 { 0x0101, 0x0404 }, /* x8SS_x8SS */
1138 { 0x0101, 0x4444 }, /* x8DS_x8SS */
1139 { 0x0101, 0x0404 }, /* x16SS_x8SS */
1140 { 0x0044, 0x0000 }, /* NC_x8DS */
1141 { 0x1111, 0x0404 }, /* x8SS_x8DS */
1142 { 0x1111, 0x4444 }, /* x8DS_x8DS */
1143 { 0x1111, 0x0404 }, /* x16SS_x8DS */
1144 { 0x0004, 0x0000 }, /* NC_x16SS */
1145 { 0x0101, 0x0404 }, /* x8SS_x16SS */
1146 { 0x0101, 0x4444 }, /* x8DS_x16SS */
1147 { 0x0101, 0x0404 }, /* x16SS_x16SS */
Damien Zammit4b513a62015-08-20 00:37:05 +10001148 };
1149
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001150 static const u16 ddr3_odt[16][2] = {
Angel Pons9d20c842021-01-13 12:39:37 +01001151 { 0x0000, 0x0000 }, /* NC_NC */
1152 { 0x0000, 0x0001 }, /* x8SS_NC */
1153 { 0x0000, 0x0021 }, /* x8DS_NC */
1154 { 0x0000, 0x0001 }, /* x16SS_NC */
1155 { 0x0004, 0x0000 }, /* NC_x8SS */
1156 { 0x0105, 0x0405 }, /* x8SS_x8SS */
1157 { 0x0105, 0x4465 }, /* x8DS_x8SS */
1158 { 0x0105, 0x0405 }, /* x16SS_x8SS */
1159 { 0x0084, 0x0000 }, /* NC_x8DS */
1160 { 0x1195, 0x0405 }, /* x8SS_x8DS */
1161 { 0x1195, 0x4465 }, /* x8DS_x8DS */
1162 { 0x1195, 0x0405 }, /* x16SS_x8DS */
1163 { 0x0004, 0x0000 }, /* NC_x16SS */
1164 { 0x0105, 0x0405 }, /* x8SS_x16SS */
1165 { 0x0105, 0x4465 }, /* x8DS_x16SS */
1166 { 0x0105, 0x0405 }, /* x16SS_x16SS */
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001167 };
1168
Damien Zammit4b513a62015-08-20 00:37:05 +10001169 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001170 if (s->spd_type == DDR2) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001171 MCHBAR16(0x400 * i + 0x298) = ddr2_odt[s->dimm_config[i]][1];
1172 MCHBAR16(0x400 * i + 0x294) = ddr2_odt[s->dimm_config[i]][0];
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001173 } else {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001174 MCHBAR16(0x400 * i + 0x298) = ddr3_odt[s->dimm_config[i]][1];
1175 MCHBAR16(0x400 * i + 0x294) = ddr3_odt[s->dimm_config[i]][0];
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001176 }
1177 u16 reg16 = MCHBAR16(0x400*i + 0x29c);
1178 reg16 &= ~0xfff;
1179 reg16 |= (s->spd_type == DDR2 ? 0x66b : 0x778);
1180 MCHBAR16(0x400*i + 0x29c) = reg16;
Felix Held3a2f9002018-07-29 18:51:22 +02001181 MCHBAR32_AND_OR(0x400*i + 0x260, ~0x70e3c00, 0x3063c00);
Damien Zammit4b513a62015-08-20 00:37:05 +10001182 }
1183}
1184
Arthur Heymans1994e4482017-11-04 07:52:23 +01001185static void pre_jedec_memory_map(void)
1186{
1187 /*
1188 * Configure the memory mapping in stacked mode (channel 1 being mapped
1189 * above channel 0) and with 128M per rank.
1190 * This simplifies dram trainings a lot since those need a test address.
1191 *
1192 * +-------------+ => 0
1193 * | ch 0, rank 0|
1194 * +-------------+ => 0x8000000 (128M)
1195 * | ch 0, rank 1|
1196 * +-------------+ => 0x10000000 (256M)
1197 * | ch 0, rank 2|
1198 * +-------------+ => 0x18000000 (384M)
1199 * | ch 0, rank 3|
1200 * +-------------+ => 0x20000000 (512M)
1201 * | ch 1, rank 0|
1202 * +-------------+ => 0x28000000 (640M)
1203 * | ch 1, rank 1|
1204 * +-------------+ => 0x30000000 (768M)
1205 * | ch 1, rank 2|
1206 * +-------------+ => 0x38000000 (896M)
1207 * | ch 1, rank 3|
1208 * +-------------+
1209 *
1210 * After all trainings are done this is set to the real values specified
1211 * by the SPD.
1212 */
1213 /* Set rank 0-3 populated */
Felix Held432575c2018-07-29 18:09:30 +02001214 MCHBAR32_AND_OR(C0CKECTRL, ~1, 0xf00000);
1215 MCHBAR32_AND_OR(C1CKECTRL, ~1, 0xf00000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001216 /* Set size of each rank to 128M */
1217 MCHBAR16(C0DRA01) = 0x0101;
1218 MCHBAR16(C0DRA23) = 0x0101;
1219 MCHBAR16(C1DRA01) = 0x0101;
1220 MCHBAR16(C1DRA23) = 0x0101;
1221 MCHBAR16(C0DRB0) = 0x0002;
1222 MCHBAR16(C0DRB1) = 0x0004;
1223 MCHBAR16(C0DRB2) = 0x0006;
1224 MCHBAR16(C0DRB3) = 0x0008;
1225 MCHBAR16(C1DRB0) = 0x0002;
1226 MCHBAR16(C1DRB1) = 0x0004;
1227 MCHBAR16(C1DRB2) = 0x0006;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001228 /* In stacked mode the last present rank on ch1 needs to have its
1229 size doubled in c1drbx */
Arthur Heymans1994e4482017-11-04 07:52:23 +01001230 MCHBAR16(C1DRB3) = 0x0010;
Felix Held432575c2018-07-29 18:09:30 +02001231 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001232 MCHBAR32(0x104) = 0;
1233 MCHBAR16(0x102) = 0x400;
1234 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1235 MCHBAR16(0x10e) = 0;
1236 MCHBAR32(0x108) = 0;
Angel Ponsd1c590a2020-08-03 16:01:39 +02001237 pci_write_config16(HOST_BRIDGE, D0F0_TOLUD, 0x4000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001238 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
Angel Ponsd1c590a2020-08-03 16:01:39 +02001239 pci_write_config16(HOST_BRIDGE, D0F0_TOM, 0x10);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001240 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
Angel Ponsd1c590a2020-08-03 16:01:39 +02001241 pci_write_config16(HOST_BRIDGE, D0F0_TOUUD, 0x0400);
1242 pci_write_config32(HOST_BRIDGE, D0F0_GBSM, 0x40000000);
1243 pci_write_config32(HOST_BRIDGE, D0F0_BGSM, 0x40000000);
1244 pci_write_config32(HOST_BRIDGE, D0F0_TSEG, 0x40000000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001245}
1246
1247u32 test_address(int channel, int rank)
1248{
1249 ASSERT(channel <= 1 && rank < 4);
1250 return channel * 512 * MiB + rank * 128 * MiB;
1251}
1252
Arthur Heymansf1287262017-12-25 18:30:01 +01001253/* DDR3 Rank1 Address mirror
Angel Pons9d20c842021-01-13 12:39:37 +01001254 swap the following pins:
1255 A3<->A4, A5<->A6, A7<->A8, BA0<->BA1 */
Arthur Heymansf1287262017-12-25 18:30:01 +01001256static u32 mirror_shift_bit(const u32 data, u8 bit)
1257{
1258 u32 temp0 = data, temp1 = data;
1259 temp0 &= 1 << bit;
1260 temp0 <<= 1;
1261 temp1 &= 1 << (bit + 1);
1262 temp1 >>= 1;
1263 return (data & ~(3 << bit)) | temp0 | temp1;
1264}
1265
Arthur Heymansb5170c32017-12-25 20:13:28 +01001266void send_jedec_cmd(const struct sysinfo *s, u8 r, u8 ch, u8 cmd, u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +10001267{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001268 u32 addr = test_address(ch, r);
Arthur Heymansf1287262017-12-25 18:30:01 +01001269 u8 data8 = cmd;
1270 u32 data32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001271
Arthur Heymansf1287262017-12-25 18:30:01 +01001272 if (s->spd_type == DDR3 && (r & 1)
1273 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1274 data8 = (u8)mirror_shift_bit(data8, 4);
1275 }
1276
Felix Held432575c2018-07-29 18:09:30 +02001277 MCHBAR8_AND_OR(0x271, ~0x3e, data8);
1278 MCHBAR8_AND_OR(0x671, ~0x3e, data8);
Arthur Heymansf1287262017-12-25 18:30:01 +01001279 data32 = val;
1280 if (s->spd_type == DDR3 && (r & 1)
1281 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1282 data32 = mirror_shift_bit(data32, 3);
1283 data32 = mirror_shift_bit(data32, 5);
1284 data32 = mirror_shift_bit(data32, 7);
1285 }
1286 data32 <<= 3;
1287
Elyes HAOUASc53665c2019-05-22 20:06:30 +02001288 read32((void *)((data32 | addr)));
Damien Zammit4b513a62015-08-20 00:37:05 +10001289 udelay(10);
Felix Held432575c2018-07-29 18:09:30 +02001290 MCHBAR8_AND_OR(0x271, ~0x3e, NORMALOP_CMD);
1291 MCHBAR8_AND_OR(0x671, ~0x3e, NORMALOP_CMD);
Damien Zammit4b513a62015-08-20 00:37:05 +10001292}
1293
1294static void jedec_ddr2(struct sysinfo *s)
1295{
1296 u8 i;
1297 u16 mrsval, ch, r, v;
1298
1299 u8 odt[16][4] = {
1300 {0x00, 0x00, 0x00, 0x00},
1301 {0x01, 0x00, 0x00, 0x00},
1302 {0x01, 0x01, 0x00, 0x00},
1303 {0x01, 0x00, 0x00, 0x00},
1304 {0x00, 0x00, 0x01, 0x00},
1305 {0x11, 0x00, 0x11, 0x00},
1306 {0x11, 0x11, 0x11, 0x00},
1307 {0x11, 0x00, 0x11, 0x00},
1308 {0x00, 0x00, 0x01, 0x01},
1309 {0x11, 0x00, 0x11, 0x11},
1310 {0x11, 0x11, 0x11, 0x11},
1311 {0x11, 0x00, 0x11, 0x11},
1312 {0x00, 0x00, 0x01, 0x00},
1313 {0x11, 0x00, 0x11, 0x00},
1314 {0x11, 0x11, 0x11, 0x00},
1315 {0x11, 0x00, 0x11, 0x00}
1316 };
1317
1318 u16 jedec[12][2] = {
1319 {NOP_CMD, 0x0},
1320 {PRECHARGE_CMD, 0x0},
1321 {EMRS2_CMD, 0x0},
1322 {EMRS3_CMD, 0x0},
1323 {EMRS1_CMD, 0x0},
Angel Pons9d20c842021-01-13 12:39:37 +01001324 {MRS_CMD, 0x100}, /* DLL Reset */
Damien Zammit4b513a62015-08-20 00:37:05 +10001325 {PRECHARGE_CMD, 0x0},
1326 {CBR_CMD, 0x0},
1327 {CBR_CMD, 0x0},
Angel Pons9d20c842021-01-13 12:39:37 +01001328 {MRS_CMD, 0x0}, /* DLL out of reset */
1329 {EMRS1_CMD, 0x380}, /* OCD calib default */
Damien Zammit4b513a62015-08-20 00:37:05 +10001330 {EMRS1_CMD, 0x0}
1331 };
1332
1333 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1334
1335 printk(BIOS_DEBUG, "MRS...\n");
1336
1337 udelay(200);
1338
1339 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1340 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1341 for (i = 0; i < 12; i++) {
1342 v = jedec[i][1];
1343 switch (jedec[i][0]) {
1344 case EMRS1_CMD:
1345 v |= (odt[s->dimm_config[ch]][r] << 2);
1346 break;
1347 case MRS_CMD:
1348 v |= mrsval;
1349 break;
1350 default:
1351 break;
1352 }
Arthur Heymansf1287262017-12-25 18:30:01 +01001353 send_jedec_cmd(s, r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001354 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001355 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001356 }
1357 }
1358 printk(BIOS_DEBUG, "MRS done\n");
1359}
1360
Arthur Heymansf1287262017-12-25 18:30:01 +01001361static void jedec_ddr3(struct sysinfo *s)
1362{
1363 int ch, r, dimmconfig, cmd, ddr3_freq;
1364
1365 u8 ddr3_emrs2_rtt_wr_config[16][4] = { /* [config][Rank] */
1366 {0, 0, 0, 0}, /* NC_NC */
1367 {0, 0, 0, 0}, /* x8ss_NC */
1368 {0, 0, 0, 0}, /* x8ds_NC */
1369 {0, 0, 0, 0}, /* x16ss_NC */
1370 {0, 0, 0, 0}, /* NC_x8ss */
1371 {2, 0, 2, 0}, /* x8ss_x8ss */
1372 {2, 2, 2, 0}, /* x8ds_x8ss */
1373 {2, 0, 2, 0}, /* x16ss_x8ss */
1374 {0, 0, 0, 0}, /* NC_x8ss */
1375 {2, 0, 2, 2}, /* x8ss_x8ds */
1376 {2, 2, 2, 2}, /* x8ds_x8ds */
1377 {2, 0, 2, 2}, /* x16ss_x8ds */
1378 {0, 0, 0, 0}, /* NC_x16ss */
1379 {2, 0, 2, 0}, /* x8ss_x16ss */
1380 {2, 2, 2, 0}, /* x8ds_x16ss */
1381 {2, 0, 2, 0}, /* x16ss_x16ss */
1382 };
1383
1384 printk(BIOS_DEBUG, "MRS...\n");
1385
1386 ddr3_freq = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1387 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1388 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1389 send_jedec_cmd(s, r, ch, NOP_CMD, 0);
1390 udelay(200);
1391 dimmconfig = s->dimm_config[ch];
1392 cmd = ddr3_freq << 3; /* actually twl - 5 which is same */
1393 cmd |= ddr3_emrs2_rtt_wr_config[dimmconfig][r] << 9;
1394 send_jedec_cmd(s, r, ch, EMRS2_CMD, cmd);
1395 send_jedec_cmd(s, r, ch, EMRS3_CMD, 0);
1396 cmd = ddr3_emrs1_rtt_nom_config[dimmconfig][r] << 2;
1397 /* Hardcode output drive strength to 34 Ohm / RZQ/7 (why??) */
1398 cmd |= (1 << 1);
1399 send_jedec_cmd(s, r, ch, EMRS1_CMD, cmd);
1400 /* Burst type interleaved, burst length 8, Reset DLL,
Angel Pons9d20c842021-01-13 12:39:37 +01001401 Precharge PD: DLL on */
Arthur Heymansf1287262017-12-25 18:30:01 +01001402 send_jedec_cmd(s, r, ch, MRS_CMD, (1 << 3) | (1 << 8)
1403 | (1 << 12) | ((s->selected_timings.CAS - 4) << 4)
1404 | ((s->selected_timings.tWR - 4) << 9));
1405 send_jedec_cmd(s, r, ch, ZQCAL_CMD, (1 << 10));
1406 }
1407 printk(BIOS_DEBUG, "MRS done\n");
1408}
1409
Arthur Heymansadc571a2017-09-25 09:40:54 +02001410static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001411{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001412 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001413 u16 medium, coarse_offset;
1414 u8 pi_tap;
1415 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001416
Arthur Heymansadc571a2017-09-25 09:40:54 +02001417 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1418 medium = 0;
1419 coarse_offset = 0;
1420 reg32 = MCHBAR32(0x400 * channel + 0x248);
1421 reg32 &= ~0xf0000;
1422 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1423 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001424
Arthur Heymans276049f2017-11-05 05:56:34 +01001425 FOR_EACH_BYTELANE(lane) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001426 medium |= s->rcven_t[channel].medium[lane] << (lane * 2);
Arthur Heymansadc571a2017-09-25 09:40:54 +02001427 coarse_offset |=
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001428 (s->rcven_t[channel].coarse_offset[lane] & 0x3) << (lane * 2);
Arthur Heymansadc571a2017-09-25 09:40:54 +02001429
1430 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1431 pi_tap &= ~0x7f;
1432 pi_tap |= s->rcven_t[channel].tap[lane];
1433 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1434 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001435 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001436 MCHBAR16(0x400 * channel + 0x58c) = medium;
1437 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001438 }
1439}
1440
Arthur Heymansadc571a2017-09-25 09:40:54 +02001441static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001442{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001443 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001444 if (fast_boot)
1445 sdram_recover_receive_enable(s);
1446 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001447 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001448}
1449
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001450static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001451{
Arthur Heymans0602ce62018-05-26 14:44:42 +02001452 u8 map, i, ch, r, rankpop0, rankpop1, lastrank_ch1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001453 u32 c0dra = 0;
1454 u32 c1dra = 0;
1455 u32 c0drb = 0;
1456 u32 c1drb = 0;
1457 u32 dra;
1458 u32 dra0;
1459 u32 dra1;
1460 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001461 u32 dual_channel_size, single_channel_size, single_channel_offset;
1462 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001463 u8 dratab[2][2][2][4] = {
1464 {
1465 {
1466 {0xff, 0xff, 0xff, 0xff},
1467 {0xff, 0x00, 0x02, 0xff}
1468 },
1469 {
1470 {0xff, 0x01, 0xff, 0xff},
1471 {0xff, 0x03, 0xff, 0xff}
1472 }
1473 },
1474 {
1475 {
1476 {0xff, 0xff, 0xff, 0xff},
1477 {0xff, 0x04, 0x06, 0x08}
1478 },
1479 {
1480 {0xff, 0xff, 0xff, 0xff},
1481 {0x05, 0x07, 0x09, 0xff}
1482 }
1483 }
1484 };
1485
1486 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1487
Angel Pons9d20c842021-01-13 12:39:37 +01001488 /* DRA */
Damien Zammit4b513a62015-08-20 00:37:05 +10001489 rankpop0 = 0;
1490 rankpop1 = 0;
1491 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001492 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1493 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001494 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001495 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001496 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001497
1498 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001499 [s->dimms[i].width]
1500 [s->dimms[i].cols-9]
1501 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001502 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001503 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001504 if (ch == 0) {
1505 c0dra |= dra << (r*8);
1506 rankpop0 |= 1 << r;
1507 } else {
1508 c1dra |= dra << (r*8);
1509 rankpop1 |= 1 << r;
1510 }
1511 }
1512 MCHBAR32(0x208) = c0dra;
1513 MCHBAR32(0x608) = c1dra;
1514
Felix Held432575c2018-07-29 18:09:30 +02001515 MCHBAR8_AND_OR(0x262, ~0xf0, (rankpop0 << 4) & 0xf0);
1516 MCHBAR8_AND_OR(0x662, ~0xf0, (rankpop1 << 4) & 0xf0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001517
Arthur Heymansb4a78042017-12-25 20:17:41 +01001518 if (s->spd_type == DDR3) {
1519 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1520 /* ZQCAL enable */
Felix Held432575c2018-07-29 18:09:30 +02001521 MCHBAR32_OR(0x269 + 0x400 * ch, 1 << 26);
Arthur Heymansb4a78042017-12-25 20:17:41 +01001522 }
1523 }
1524
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001525 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) || ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001526 MCHBAR8_OR(0x260, 1);
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001527 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) || ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001528 MCHBAR8_OR(0x660, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001529
Angel Pons9d20c842021-01-13 12:39:37 +01001530 /* DRB */
Arthur Heymans0602ce62018-05-26 14:44:42 +02001531 lastrank_ch1 = 0;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001532 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001533 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001534 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1535 dra0 = (c0dra >> (8*r)) & 0x7f;
1536 c0drb = (u16)(c0drb + drbtab[dra0]);
1537 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001538 MCHBAR16(0x200 + 2*r) = c0drb;
1539 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001540 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001541 lastrank_ch1 = r;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001542 dra1 = (c1dra >> (8*r)) & 0x7f;
1543 c1drb = (u16)(c1drb + drbtab[dra1]);
1544 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001545 MCHBAR16(0x600 + 2*r) = c1drb;
1546 }
1547 }
1548
1549 s->channel_capacity[0] = c0drb << 6;
1550 s->channel_capacity[1] = c1drb << 6;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001551
1552 /*
1553 * In stacked mode the last present rank on ch1 needs to have its
1554 * size doubled in c1drbx. All subsequent ranks need the same setting
1555 * according to: "Intel 4 Series Chipset Family Datasheet"
1556 */
1557 if (s->stacked_mode) {
1558 for (r = lastrank_ch1; r < 4; r++)
1559 MCHBAR16(0x600 + 2*r) = 2 * c1drb;
1560 }
1561
Damien Zammit4b513a62015-08-20 00:37:05 +10001562 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1563 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1564 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1565
Damien Zammit9fb08f52016-01-22 18:56:23 +11001566 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001567 size_ch0 = s->channel_capacity[0];
1568 size_ch1 = s->channel_capacity[1];
1569 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001570
Arthur Heymans0602ce62018-05-26 14:44:42 +02001571 if (s->stacked_mode) {
Felix Held432575c2018-07-29 18:09:30 +02001572 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001573 } else {
Felix Held432575c2018-07-29 18:09:30 +02001574 MCHBAR8_AND(0x111, ~STACKED_MEM);
1575 MCHBAR8_OR(0x111, 1 << 4);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001576 }
Damien Zammit9fb08f52016-01-22 18:56:23 +11001577
Arthur Heymans0602ce62018-05-26 14:44:42 +02001578 if (s->stacked_mode) {
1579 dual_channel_size = 0;
1580 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001581 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1582 } else {
1583 if (size_ch0 == 0) {
Elyes HAOUASef906092020-02-20 19:41:17 +01001584 /* ME needs RAM on CH0 */
Arthur Heymans701da392017-12-16 22:56:19 +01001585 size_me = 0;
1586 /* TOTEST: bailout? */
1587 } else {
1588 /* Set ME UMA size in MiB */
1589 MCHBAR16(0x100) = size_me;
1590 /* Set ME UMA Present bit */
Felix Held432575c2018-07-29 18:09:30 +02001591 MCHBAR32_OR(0x111, 1);
Arthur Heymans701da392017-12-16 22:56:19 +01001592 }
1593 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1594 }
Arthur Heymans0602ce62018-05-26 14:44:42 +02001595
Arthur Heymans701da392017-12-16 22:56:19 +01001596 MCHBAR16(0x104) = dual_channel_size;
1597 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1598 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001599
Damien Zammit4b513a62015-08-20 00:37:05 +10001600 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001601 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001602 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001603 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001604 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001605 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001606 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001607
Arthur Heymans701da392017-12-16 22:56:19 +01001608 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001609 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001610 /* Enable flex mode, we hardcode this everywhere */
1611 if (size_me == 0) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001612 if (!(s->stacked_mode && size_ch0 != 0 && size_ch1 != 0)) {
1613 map |= 0x04;
1614 if (size_ch0 <= size_ch1)
1615 map |= 0x01;
1616 }
Arthur Heymans701da392017-12-16 22:56:19 +01001617 } else {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001618 if (s->stacked_mode == 0 && size_ch0 - size_me < size_ch1)
Arthur Heymans701da392017-12-16 22:56:19 +01001619 map |= 0x04;
1620 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001621
Damien Zammit4b513a62015-08-20 00:37:05 +10001622 MCHBAR8(0x110) = map;
1623 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001624
Arthur Heymans701da392017-12-16 22:56:19 +01001625 /*
1626 * "108h[15:0] Single Channel Offset for Ch0"
1627 * This is the 'limit' of the part on CH0 that cannot be matched
1628 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1629 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1630 * channel size on ch0.
1631 */
Arthur Heymans0602ce62018-05-26 14:44:42 +02001632 if (s->stacked_mode && size_ch1 != 0) {
1633 single_channel_offset = 0;
1634 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001635 if (size_ch0 > size_ch1)
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001636 single_channel_offset = dual_channel_size / 2 + single_channel_size;
Arthur Heymans701da392017-12-16 22:56:19 +01001637 else
1638 single_channel_offset = dual_channel_size / 2;
1639 } else {
1640 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001641 single_channel_offset = dual_channel_size / 2 + single_channel_size;
Arthur Heymans701da392017-12-16 22:56:19 +01001642 else
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001643 single_channel_offset = dual_channel_size / 2 + size_me;
Arthur Heymans701da392017-12-16 22:56:19 +01001644 }
1645
1646 MCHBAR16(0x108) = single_channel_offset;
1647 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001648}
1649
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001650static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001651{
Damien Zammitd63115d2016-01-22 19:11:44 +11001652 bool reclaim;
1653 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1654 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001655 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001656 u16 ggc;
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001657 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96, 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001658 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1659
Angel Ponsd1c590a2020-08-03 16:01:39 +02001660 ggc = pci_read_config16(HOST_BRIDGE, 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001661 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1662 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymansd522db02018-08-06 15:50:54 +02001663 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
1664 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
1665 tsegsize = 2;
Angel Pons9d20c842021-01-13 12:39:37 +01001666 mmiosize = 0x800; /* 2GB MMIO */
Arthur Heymans16a70a42017-09-22 12:22:24 +02001667 umasizem = gfxsize + gttsize + tsegsize;
1668 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001669 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001670 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001671
1672 reclaim = false;
1673 if ((tom - tolud) > 0x40)
1674 reclaim = true;
1675
1676 if (reclaim) {
1677 tolud = tolud & ~0x3f;
1678 tom = tom & ~0x3f;
1679 reclaimbase = MAX(0x1000, tom);
1680 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1681 }
1682
Damien Zammit4b513a62015-08-20 00:37:05 +10001683 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001684 if (reclaim)
1685 touud = reclaimlimit + 0x40;
1686
Damien Zammit4b513a62015-08-20 00:37:05 +10001687 gfxbase = tolud - gfxsize;
1688 gttbase = gfxbase - gttsize;
1689 tsegbase = gttbase - tsegsize;
1690
Angel Ponsd1c590a2020-08-03 16:01:39 +02001691 pci_write_config16(HOST_BRIDGE, 0xb0, tolud << 4);
1692 pci_write_config16(HOST_BRIDGE, 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001693 if (reclaim) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01001694 pci_write_config16(HOST_BRIDGE, 0x98, (u16)(reclaimbase >> 6));
1695 pci_write_config16(HOST_BRIDGE, 0x9a, (u16)(reclaimlimit >> 6));
Damien Zammitd63115d2016-01-22 19:11:44 +11001696 }
Angel Ponsd1c590a2020-08-03 16:01:39 +02001697 pci_write_config16(HOST_BRIDGE, 0xa2, touud);
1698 pci_write_config32(HOST_BRIDGE, 0xa4, gfxbase << 20);
1699 pci_write_config32(HOST_BRIDGE, 0xa8, gttbase << 20);
Angel Pons4a9569a2020-06-08 01:39:25 +02001700 /* Enable and set TSEG size to 2M */
Angel Ponsd1c590a2020-08-03 16:01:39 +02001701 pci_update_config8(HOST_BRIDGE, D0F0_ESMRAMC, ~0x07, (1 << 1) | (1 << 0));
1702 pci_write_config32(HOST_BRIDGE, 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001703}
1704
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001705static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001706{
1707 u8 ch, reg8;
Arthur Heymans7345a172018-05-26 15:08:06 +02001708 u32 reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001709
1710 MCHBAR32(0xfb0) = 0x1000d024;
1711 MCHBAR32(0xfb4) = 0xc842;
1712 MCHBAR32(0xfbc) = 0xf;
1713 MCHBAR32(0xfc4) = 0xfe22244;
1714 MCHBAR8(0x12f) = 0x5c;
Felix Held432575c2018-07-29 18:09:30 +02001715 MCHBAR8_OR(0xfb0, 1);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001716 if (s->selected_timings.mem_clk <= MEM_CLOCK_800MHz)
Felix Held432575c2018-07-29 18:09:30 +02001717 MCHBAR8_OR(0x12f, 0x2);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001718 else
Felix Held432575c2018-07-29 18:09:30 +02001719 MCHBAR8_AND(0x12f, ~0x2);
1720 MCHBAR8_AND_OR(0x6c0, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001721 MCHBAR32(0xfa8) = 0x30d400;
1722
1723 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02001724 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001725 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1726 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1727 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02001728 MCHBAR16_OR(0x400*ch + 0x272, 0x100);
1729 MCHBAR8_AND_OR(0x400*ch + 0x243, ~0x2, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001730 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1731 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1732 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1733 }
1734
Angel Ponsd1c590a2020-08-03 16:01:39 +02001735 reg8 = pci_read_config8(HOST_BRIDGE, 0xf0);
1736 pci_write_config8(HOST_BRIDGE, 0xf0, reg8 | 1);
Felix Held3a2f9002018-07-29 18:51:22 +02001737 MCHBAR32_AND_OR(0xfa0, ~0x20002, 0x2 | (s->selected_timings.fsb_clk ==
1738 FSB_CLOCK_1333MHz ? 0x20000 : 0));
Arthur Heymans7345a172018-05-26 15:08:06 +02001739 reg32 = 0x219100c2;
1740 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz) {
1741 reg32 |= 1;
1742 if (s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
1743 reg32 &= ~0x10000;
1744 } else if (s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz) {
1745 reg32 &= ~0x10000;
1746 }
Felix Held432575c2018-07-29 18:09:30 +02001747 MCHBAR32_AND_OR(0xfa4, ~0x219100c3, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001748 reg32 = 0x44a00;
1749 switch (s->selected_timings.fsb_clk) {
1750 case FSB_CLOCK_1333MHz:
1751 reg32 |= 0x62;
1752 break;
1753 case FSB_CLOCK_1066MHz:
1754 reg32 |= 0x5a;
1755 break;
1756 default:
1757 case FSB_CLOCK_800MHz:
1758 reg32 |= 0x53;
1759 break;
1760 }
1761
1762 MCHBAR32(0x2c) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001763 MCHBAR32(0x30) = 0x1f5a86;
1764 MCHBAR32(0x34) = 0x1902810;
1765 MCHBAR32(0x38) = 0xf7000000;
Arthur Heymans7345a172018-05-26 15:08:06 +02001766 reg32 = 0x23014410;
1767 if (s->selected_timings.fsb_clk > FSB_CLOCK_800MHz)
1768 reg32 = (reg32 & ~0x2000000) | 0x44000000;
1769 MCHBAR32(0x3c) = reg32;
1770 reg32 = 0x8f038000;
1771 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz)
1772 reg32 &= ~0x4000000;
Felix Held432575c2018-07-29 18:09:30 +02001773 MCHBAR32_AND_OR(0x40, ~0x8f038000, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001774 reg32 = 0x00013001;
1775 if (s->selected_timings.fsb_clk < FSB_CLOCK_1333MHz)
1776 reg32 |= 0x20000;
1777 MCHBAR32(0x20) = reg32;
Angel Ponsd1c590a2020-08-03 16:01:39 +02001778 pci_write_config8(HOST_BRIDGE, 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001779}
1780
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001781static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001782{
1783 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1784 u8 lane, ch;
1785 u8 twl = 0;
1786 u16 x264, x23c;
1787
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001788 if (s->spd_type == DDR2) {
1789 twl = s->selected_timings.CAS - 1;
1790 x264 = 0x78;
1791
1792 switch (s->selected_timings.mem_clk) {
1793 default:
1794 case MEM_CLOCK_667MHz:
1795 reg1 = 0x99;
1796 reg2 = 0x1048a9;
1797 clkgate = 0x230000;
1798 x23c = 0x7a89;
1799 break;
1800 case MEM_CLOCK_800MHz:
1801 if (s->selected_timings.CAS == 5) {
1802 reg1 = 0x19a;
1803 reg2 = 0x1048aa;
1804 } else {
1805 reg1 = 0x9a;
1806 reg2 = 0x2158aa;
Damien Zammit4b513a62015-08-20 00:37:05 +10001807 x264 = 0x89;
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001808 }
1809 clkgate = 0x280000;
1810 x23c = 0x7b89;
1811 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001812 }
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001813 reg3 = 0x232;
1814 reg4 = 0x2864;
1815 } else { /* DDR3 */
1816 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1817 int cas_idx = s->selected_timings.CAS - 5;
1818
1819 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
1820 reg1 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][0];
1821 reg2 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][1];
1822 reg3 = 0x764;
1823 reg4 = 0x78c8;
1824 x264 = ddr3_c2_x264[ddr3_idx][cas_idx];
1825 x23c = ddr3_c2_x23c[ddr3_idx][cas_idx];
1826 switch (s->selected_timings.mem_clk) {
1827 case MEM_CLOCK_800MHz:
1828 default:
1829 clkgate = 0x280000;
1830 break;
1831 case MEM_CLOCK_1066MHz:
1832 clkgate = 0x350000;
1833 break;
1834 case MEM_CLOCK_1333MHz:
1835 clkgate = 0xff0000;
1836 break;
1837 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001838 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001839
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001840 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001841 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001842 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001843 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001844 MCHBAR32(0x18) = 0xdf6437f7;
1845 MCHBAR32(0x1c) = 0x0;
Felix Held432575c2018-07-29 18:09:30 +02001846 MCHBAR32_AND_OR(0x24, ~0xe0000000, 0x60000000);
1847 MCHBAR32_AND_OR(0x44, ~0x1fef0000, 0x6b0000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001848 MCHBAR16(0x115) = (u16) reg1;
Felix Held432575c2018-07-29 18:09:30 +02001849 MCHBAR32_AND_OR(0x117, ~0xffffff, reg2);
Damien Zammit4b513a62015-08-20 00:37:05 +10001850 MCHBAR8(0x124) = 0x7;
Angel Pons9d20c842021-01-13 12:39:37 +01001851 /* not sure if dummy reads are needed */
Felix Held432575c2018-07-29 18:09:30 +02001852 MCHBAR16_AND_OR(0x12a, 0, 0x80);
1853 MCHBAR8_AND_OR(0x12c, 0, 0xa0);
1854 MCHBAR16_AND(0x174, ~(1 << 15));
1855 MCHBAR16_AND_OR(0x188, ~0x1f00, 0x1f00);
1856 MCHBAR8_AND(0x18c, ~0x8);
1857 MCHBAR8_OR(0x192, 1);
1858 MCHBAR8_OR(0x193, 0xf);
1859 MCHBAR16_AND_OR(0x1b4, ~0x480, 0x80);
Angel Pons9d20c842021-01-13 12:39:37 +01001860 MCHBAR16_AND_OR(0x210, ~0x1fff, 0x3f); /* clockgating iii */
1861 /* non-aligned access: possible bug? */
Felix Held432575c2018-07-29 18:09:30 +02001862 MCHBAR32_AND_OR(0x6d1, ~0xff03ff, 0x100 | clkgate);
1863 MCHBAR8_AND_OR(0x212, ~0x7f, 0x7f);
1864 MCHBAR32_AND_OR(0x2c0, ~0xffff0, 0xcc5f0);
1865 MCHBAR8_AND_OR(0x2c4, ~0x70, 0x70);
Angel Pons9d20c842021-01-13 12:39:37 +01001866 /* non-aligned access: possible bug? */
1867 MCHBAR32_AND_OR(0x2d1, ~0xffffff, 0xff2831); /* clockgating i */
Damien Zammit4b513a62015-08-20 00:37:05 +10001868 MCHBAR32(0x2d4) = 0x40453600;
1869 MCHBAR32(0x300) = 0xc0b0a08;
1870 MCHBAR32(0x304) = 0x6040201;
Felix Held432575c2018-07-29 18:09:30 +02001871 MCHBAR32_AND_OR(0x30c, ~0x43c0f, 0x41405);
Arthur Heymans7345a172018-05-26 15:08:06 +02001872 MCHBAR16(0x610) = reg3;
1873 MCHBAR16(0x612) = reg4;
Felix Held432575c2018-07-29 18:09:30 +02001874 MCHBAR32_AND_OR(0x62c, ~0xc000000, 0x4000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001875 MCHBAR32(0xae4) = 0;
Felix Held432575c2018-07-29 18:09:30 +02001876 MCHBAR32_AND_OR(0xc00, ~0xf0000, 0x10000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001877 MCHBAR32(0xf00) = 0x393a3b3c;
1878 MCHBAR32(0xf04) = 0x3d3e3f40;
1879 MCHBAR32(0xf08) = 0x393a3b3c;
1880 MCHBAR32(0xf0c) = 0x3d3e3f40;
Felix Held432575c2018-07-29 18:09:30 +02001881 MCHBAR32_AND(0xf18, ~0xfff00001);
Damien Zammit4b513a62015-08-20 00:37:05 +10001882 MCHBAR32(0xf48) = 0xfff0ffe0;
1883 MCHBAR32(0xf4c) = 0xffc0ff00;
1884 MCHBAR32(0xf50) = 0xfc00f000;
1885 MCHBAR32(0xf54) = 0xc0008000;
Felix Held432575c2018-07-29 18:09:30 +02001886 MCHBAR32_AND_OR(0xf6c, ~0xffff0000, 0xffff0000);
1887 MCHBAR32_AND(0xfac, ~0x80000000);
1888 MCHBAR32_AND(0xfb8, ~0xff000000);
1889 MCHBAR32_AND_OR(0xfbc, ~0x7f800, 0xf000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001890 MCHBAR32(0x1104) = 0x3003232;
1891 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001892 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001893 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001894 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001895 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001896 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1897 MCHBAR32(0x1114) = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001898 x592 = 0xff;
Angel Ponsd1c590a2020-08-03 16:01:39 +02001899 if (pci_read_config8(HOST_BRIDGE, 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001900 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001901
Damien Zammit4b513a62015-08-20 00:37:05 +10001902 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1903 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1904 MCHBAR16(0x400*ch + 0x23c) = x23c;
Felix Held432575c2018-07-29 18:09:30 +02001905 MCHBAR32_AND_OR(0x400*ch + 0x248, ~0x706033, 0x406033);
1906 MCHBAR32_AND_OR(0x400*ch + 0x260, ~(1 << 16), 1 << 16);
Damien Zammit4b513a62015-08-20 00:37:05 +10001907 MCHBAR8(0x400*ch + 0x264) = x264;
Felix Held432575c2018-07-29 18:09:30 +02001908 MCHBAR8_AND_OR(0x400*ch + 0x592, ~0x3f, 0x3c & x592);
1909 MCHBAR8_AND_OR(0x400*ch + 0x593, ~0x1f, 0x1e);
Damien Zammit4b513a62015-08-20 00:37:05 +10001910 }
1911
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001912 for (lane = 0; lane < 8; lane++)
Felix Held432575c2018-07-29 18:09:30 +02001913 MCHBAR8_AND(0x561 + (lane << 2), ~(1 << 3));
Damien Zammit4b513a62015-08-20 00:37:05 +10001914}
1915
Arthur Heymansb5170c32017-12-25 20:13:28 +01001916static void software_ddr3_reset(struct sysinfo *s)
1917{
1918 printk(BIOS_DEBUG, "Software initiated DDR3 reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02001919 MCHBAR8_OR(0x1a8, 0x02);
1920 MCHBAR8_AND(0x5da, ~0x80);
1921 MCHBAR8_AND(0x1a8, ~0x02);
1922 MCHBAR8_AND_OR(0x5da, ~0x03, 1);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001923 udelay(200);
Felix Held432575c2018-07-29 18:09:30 +02001924 MCHBAR8_AND(0x1a8, ~0x02);
1925 MCHBAR8_OR(0x5da, 0x80);
1926 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001927 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02001928 MCHBAR8_OR(0x5da, 0x03);
1929 MCHBAR8_AND(0x5da, ~0x03);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001930 /* After write leveling the dram needs to be reset and reinitialised */
1931 jedec_ddr3(s);
1932}
1933
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001934void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001935{
1936 u8 ch;
1937 u8 r, bank;
1938 u32 reg32;
1939
Arthur Heymans97e13d82016-11-30 18:40:38 +01001940 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Angel Pons9d20c842021-01-13 12:39:37 +01001941 /* Clear self refresh */
Arthur Heymans97e13d82016-11-30 18:40:38 +01001942 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1943 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001944
Angel Pons9d20c842021-01-13 12:39:37 +01001945 /* Clear host clk gate reg */
Felix Held432575c2018-07-29 18:09:30 +02001946 MCHBAR32_OR(0x1c, 0xffffffff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001947
Angel Pons9d20c842021-01-13 12:39:37 +01001948 /* Select type */
Arthur Heymans840c27e2017-05-15 10:21:37 +02001949 if (s->spd_type == DDR2)
Felix Held432575c2018-07-29 18:09:30 +02001950 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans840c27e2017-05-15 10:21:37 +02001951 else
Felix Held432575c2018-07-29 18:09:30 +02001952 MCHBAR8_OR(0x1a8, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10001953
Angel Pons9d20c842021-01-13 12:39:37 +01001954 /* Set frequency */
Angel Pons93aab512021-03-27 09:06:54 +01001955 MCHBAR32_AND_OR(CLKCFG_MCHBAR, ~CLKCFG_MEMCLK_MASK,
1956 (s->selected_timings.mem_clk << CLKCFG_MEMCLK_SHIFT) | CLKCFG_UPDATE);
Damien Zammit4b513a62015-08-20 00:37:05 +10001957
Angel Pons9d20c842021-01-13 12:39:37 +01001958 /* Overwrite value if chipset rejects it */
Angel Pons93aab512021-03-27 09:06:54 +01001959 s->selected_timings.mem_clk =
1960 (MCHBAR8(CLKCFG_MCHBAR) & CLKCFG_MEMCLK_MASK) >> CLKCFG_MEMCLK_SHIFT;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001961 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1962 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001963 }
1964
Angel Pons9d20c842021-01-13 12:39:37 +01001965 /* Program clock crossing */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001966 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001967 printk(BIOS_DEBUG, "Done clk crossing\n");
1968
Arthur Heymans97e13d82016-11-30 18:40:38 +01001969 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001970 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001971 printk(BIOS_DEBUG, "Done I/O clk\n");
1972 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001973
Angel Pons9d20c842021-01-13 12:39:37 +01001974 /* Grant to launch */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001975 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001976 printk(BIOS_DEBUG, "Done launch\n");
1977
Angel Pons9d20c842021-01-13 12:39:37 +01001978 /* Program DRAM timings */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001979 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001980 printk(BIOS_DEBUG, "Done timings\n");
1981
Angel Pons9d20c842021-01-13 12:39:37 +01001982 /* Program DLL */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001983 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001984 if (!fast_boot)
1985 select_default_dq_dqs_settings(s);
1986 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001987
Angel Pons9d20c842021-01-13 12:39:37 +01001988 /* RCOMP */
Arthur Heymans97e13d82016-11-30 18:40:38 +01001989 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001990 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001991 printk(BIOS_DEBUG, "RCOMP\n");
1992 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001993
Angel Pons9d20c842021-01-13 12:39:37 +01001994 /* ODT */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001995 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001996 printk(BIOS_DEBUG, "Done ODT\n");
1997
Angel Pons9d20c842021-01-13 12:39:37 +01001998 /* RCOMP update */
Arthur Heymans97e13d82016-11-30 18:40:38 +01001999 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Felix Held432575c2018-07-29 18:09:30 +02002000 while (MCHBAR8(0x130) & 1)
Arthur Heymans97e13d82016-11-30 18:40:38 +01002001 ;
2002 printk(BIOS_DEBUG, "Done RCOMP update\n");
2003 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002004
Arthur Heymans1994e4482017-11-04 07:52:23 +01002005 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10002006
Angel Pons9d20c842021-01-13 12:39:37 +01002007 /* IOBUFACT */
Damien Zammit4b513a62015-08-20 00:37:05 +10002008 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
Felix Held432575c2018-07-29 18:09:30 +02002009 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2010 MCHBAR8_OR(0x5d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002011 }
2012 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Angel Ponsd1c590a2020-08-03 16:01:39 +02002013 if (pci_read_config8(HOST_BRIDGE, 0x8) < 2) {
Felix Held432575c2018-07-29 18:09:30 +02002014 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2015 MCHBAR8_OR(0x5d8, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002016 }
Felix Held432575c2018-07-29 18:09:30 +02002017 MCHBAR8_OR(0x9dd, 0x3f);
2018 MCHBAR8_OR(0x9d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002019 }
2020
Arthur Heymansb5170c32017-12-25 20:13:28 +01002021 /* DDR3 reset */
2022 if ((s->spd_type == DDR3) && (s->boot_path != BOOT_PATH_RESUME)) {
2023 printk(BIOS_DEBUG, "DDR3 Reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02002024 MCHBAR8_AND(0x1a8, ~0x2);
2025 MCHBAR8_OR(0x5da, 0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002026 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02002027 MCHBAR8_AND(0x1a8, ~0x2);
2028 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002029 udelay(500);
2030 }
2031
Angel Pons9d20c842021-01-13 12:39:37 +01002032 /* Pre jedec */
Felix Held432575c2018-07-29 18:09:30 +02002033 MCHBAR8_OR(0x40, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002034 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002035 MCHBAR32_OR(0x400*ch + 0x260, 1 << 27);
Damien Zammit4b513a62015-08-20 00:37:05 +10002036 }
Felix Held432575c2018-07-29 18:09:30 +02002037 MCHBAR16_OR(0x212, 0xf000);
2038 MCHBAR16_OR(0x212, 0xf00);
Damien Zammit4b513a62015-08-20 00:37:05 +10002039 printk(BIOS_DEBUG, "Done pre-jedec\n");
2040
Angel Pons9d20c842021-01-13 12:39:37 +01002041 /* JEDEC reset */
Arthur Heymansf1287262017-12-25 18:30:01 +01002042 if (s->boot_path != BOOT_PATH_RESUME) {
2043 if (s->spd_type == DDR2)
2044 jedec_ddr2(s);
2045 else /* DDR3 */
2046 jedec_ddr3(s);
2047 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002048
2049 printk(BIOS_DEBUG, "Done jedec steps\n");
2050
Arthur Heymansb5170c32017-12-25 20:13:28 +01002051 if (s->spd_type == DDR3) {
2052 if (!fast_boot)
2053 search_write_leveling(s);
2054 if (s->boot_path == BOOT_PATH_NORMAL)
2055 software_ddr3_reset(s);
2056 }
2057
Angel Pons9d20c842021-01-13 12:39:37 +01002058 /* After JEDEC reset */
Felix Held432575c2018-07-29 18:09:30 +02002059 MCHBAR8_AND(0x40, ~0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002060 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans0d284952017-05-25 19:55:52 +02002061 reg32 = (2 << 18);
2062 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01002063 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][0] << 13;
Arthur Heymans0d284952017-05-25 19:55:52 +02002064 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
2065 s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz &&
2066 ch == 1) {
2067 reg32 |= (post_jedec_tab[s->selected_timings.fsb_clk]
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01002068 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1] - 1) << 8;
Arthur Heymans0d284952017-05-25 19:55:52 +02002069 } else {
2070 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01002071 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1] << 8;
Arthur Heymans0d284952017-05-25 19:55:52 +02002072 }
Felix Held432575c2018-07-29 18:09:30 +02002073 MCHBAR32_AND_OR(0x400*ch + 0x274, ~0xfff00, reg32);
2074 MCHBAR8_AND(0x400*ch + 0x274, ~0x80);
2075 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002076 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2077 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2078 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02002079 MCHBAR8_OR(0x400*ch + 0x271, 0xe);
Damien Zammit4b513a62015-08-20 00:37:05 +10002080 }
Felix Held432575c2018-07-29 18:09:30 +02002081 MCHBAR8_OR(0x2c4, 0x8);
2082 MCHBAR8_OR(0x2c3, 0x40);
2083 MCHBAR8_OR(0x2c4, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002084
2085 printk(BIOS_DEBUG, "Done post-jedec\n");
2086
Angel Pons9d20c842021-01-13 12:39:37 +01002087 /* Set DDR init complete */
Damien Zammit4b513a62015-08-20 00:37:05 +10002088 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002089 MCHBAR32_OR(0x400*ch + 0x268, 0xc0000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10002090 }
2091
Angel Pons9d20c842021-01-13 12:39:37 +01002092 /* Dummy reads */
Arthur Heymans8bb2bac2019-08-10 20:34:17 +02002093 if (s->boot_path == BOOT_PATH_NORMAL) {
2094 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2095 for (bank = 0; bank < 4; bank++)
2096 read32((u32 *)(test_address(ch, r) | 0x800000 | (bank << 12)));
2097 }
2098 }
2099 printk(BIOS_DEBUG, "Done dummy reads\n");
2100
Angel Pons9d20c842021-01-13 12:39:37 +01002101 /* Receive enable */
Arthur Heymansadc571a2017-09-25 09:40:54 +02002102 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10002103 printk(BIOS_DEBUG, "Done rcven\n");
2104
Angel Pons9d20c842021-01-13 12:39:37 +01002105 /* Finish rcven */
Damien Zammit4b513a62015-08-20 00:37:05 +10002106 FOR_EACH_CHANNEL(ch) {
Felix Held432575c2018-07-29 18:09:30 +02002107 MCHBAR8_AND(0x400*ch + 0x5d8, ~0xe);
2108 MCHBAR8_OR(0x400*ch + 0x5d8, 0x2);
2109 MCHBAR8_OR(0x400*ch + 0x5d8, 0x4);
2110 MCHBAR8_OR(0x400*ch + 0x5d8, 0x8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002111 }
Felix Held432575c2018-07-29 18:09:30 +02002112 MCHBAR8_OR(0x5dc, 0x80);
2113 MCHBAR8_AND(0x5dc, ~0x80);
2114 MCHBAR8_OR(0x5dc, 0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +10002115
Angel Pons9d20c842021-01-13 12:39:37 +01002116 /* XXX tRD */
Damien Zammit4b513a62015-08-20 00:37:05 +10002117
Arthur Heymans95c48cb2017-11-04 08:07:06 +01002118 if (!fast_boot) {
2119 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
Elyes HAOUAS5ba154a2020-08-04 13:27:52 +02002120 if (do_write_training(s))
Arthur Heymans95c48cb2017-11-04 08:07:06 +01002121 die("DQ write training failed!");
2122 }
2123 if (do_read_training(s))
2124 die("DQS read training failed!");
2125 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002126
Angel Pons9d20c842021-01-13 12:39:37 +01002127 /* DRADRB */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002128 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002129 printk(BIOS_DEBUG, "Done DRADRB\n");
2130
Angel Pons9d20c842021-01-13 12:39:37 +01002131 /* Memory map */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002132 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002133 printk(BIOS_DEBUG, "Done memory map\n");
2134
Angel Pons9d20c842021-01-13 12:39:37 +01002135 /* Enhanced mode */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002136 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002137 printk(BIOS_DEBUG, "Done enhanced mode\n");
2138
Angel Pons9d20c842021-01-13 12:39:37 +01002139 /* Periodic RCOMP */
Felix Held432575c2018-07-29 18:09:30 +02002140 MCHBAR16_AND_OR(0x160, ~0xfff, 0x999);
2141 MCHBAR16_OR(0x1b4, 0x3000);
2142 MCHBAR8_OR(0x130, 0x82);
Damien Zammit4b513a62015-08-20 00:37:05 +10002143 printk(BIOS_DEBUG, "Done PRCOMP\n");
2144
Angel Pons9d20c842021-01-13 12:39:37 +01002145 /* Power settings */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002146 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002147 printk(BIOS_DEBUG, "Done power settings\n");
2148
Angel Pons9d20c842021-01-13 12:39:37 +01002149 /* ME related */
Arthur Heymansddc88282017-02-27 16:27:21 +01002150 /*
2151 * FIXME: This locks some registers like bit1 of GGC
2152 * and is only needed in case of ME being used.
2153 */
2154 if (ME_UMA_SIZEMB != 0) {
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01002155 if (RANK_IS_POPULATED(s->dimms, 0, 0) || RANK_IS_POPULATED(s->dimms, 1, 0))
Felix Held432575c2018-07-29 18:09:30 +02002156 MCHBAR8_OR(0xa2f, 1 << 0);
Angel Ponsdd7ce4e2021-03-26 23:21:02 +01002157 if (RANK_IS_POPULATED(s->dimms, 0, 1) || RANK_IS_POPULATED(s->dimms, 1, 1))
Felix Held432575c2018-07-29 18:09:30 +02002158 MCHBAR8_OR(0xa2f, 1 << 1);
2159 MCHBAR32_OR(0xa30, 1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002160 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002161
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002162 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002163}