blob: e6ba2dcef8e129643b3bb5bab5190c5610263535 [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
25#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020026#else
27#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010028#endif
Martin Rothcbe38922016-01-05 19:40:41 -070029#include "iomap.h"
30#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100031
Damien Zammit9fb08f52016-01-22 18:56:23 +110032#define ME_UMA_SIZEMB 0
33
Arthur Heymans3cf94032017-04-05 16:17:26 +020034u32 fsb2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100035{
36 return (speed * 267) + 800;
37}
38
Arthur Heymans3cf94032017-04-05 16:17:26 +020039u32 ddr2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100040{
41 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
42
43 if (speed >= ARRAY_SIZE(mhz))
44 return 0;
45
46 return mhz[speed];
47}
48
Damien Zammitd63115d2016-01-22 19:11:44 +110049/* Find MSB bitfield location using bit scan reverse instruction */
50static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100051{
Damien Zammitd63115d2016-01-22 19:11:44 +110052 u32 pos;
53
54 if (val == 0) {
55 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
56 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100057 }
Damien Zammitd63115d2016-01-22 19:11:44 +110058
59 asm ("bsrl %1, %0"
Arthur Heymans70a1dda2017-03-09 01:58:24 +010060 : "=r"(pos)
61 : "r"(val)
Damien Zammitd63115d2016-01-22 19:11:44 +110062 );
63
64 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100065}
66
Damien Zammit4b513a62015-08-20 00:37:05 +100067static void clkcross_ddr2(struct sysinfo *s)
68{
69 u8 i, j;
70 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
71
Damien Zammit4b513a62015-08-20 00:37:05 +100072 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020073 /* MEMCLK 400 N/A */
74 {{}, {}, {} },
75 /* MEMCLK 533 N/A */
76 {{}, {}, {} },
77 /* MEMCLK 667
78 * FSB 800 */
79 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
80 0x20010208, 0x04080000, 0x10010002, 0x00000000,
81 0x00000000, 0x02000000, 0x04000100, 0x08000000,
82 0x10200204},
83 /* FSB 1067 */
84 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
85 0x80020410, 0x02040008, 0x10000100, 0x00000000,
86 0x00000000, 0x04000000, 0x08000102, 0x20000000,
87 0x40010208},
88 /* FSB 1333 */
89 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
90 0x08020000, 0x00000000, 0x00020001, 0x00000000,
91 0x00000000, 0x00000000, 0x08010204, 0x00000000,
92 0x04010000} },
93 /* MEMCLK 800
94 * FSB 800 */
95 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
96 0x08010204, 0x00000000, 0x08010204, 0x0000000,
97 0x00000000, 0x00000000, 0x00020001, 0x0000000,
98 0x04080102},
99 /* FSB 1067 */
100 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
101 0x08010200, 0x00000000, 0x04000102, 0x00000000,
102 0x00000000, 0x00000000, 0x00020001, 0x00000000,
103 0x02040801},
104 /* FSB 1333 */
105 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
106 0x10020400, 0x02000000, 0x00040100, 0x00000000,
107 0x00000000, 0x04080000, 0x00100102, 0x00000000,
108 0x08100200} },
109 /* MEMCLK 1067 */
110 {{},
111 /* FSB 1067 */
112 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
113 0x04080102, 0x00000000, 0x08010204, 0x00000000,
114 0x00000000, 0x00000000, 0x00020001, 0x00000000,
115 0x02040801},
116 /* FSB 1333 */
117 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
118 0x08010204, 0x04000000, 0x00080102, 0x00000000,
119 0x00000000, 0x02000408, 0x00100001, 0x00000000,
120 0x04080102} },
121 /* MEMCLK 1333 */
122 {{}, {},
123 /* FSB 1333 */
124 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
125 0x04080102, 0x00000000, 0x04080102, 0x00000000,
126 0x00000000, 0x00000000, 0x00000000, 0x00000000,
127 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000128 };
129
130 i = (u8)s->selected_timings.mem_clk;
131 j = (u8)s->selected_timings.fsb_clk;
132
133 MCHBAR32(0xc04) = clkxtab[i][j][0];
134 MCHBAR32(0xc50) = clkxtab[i][j][1];
135 MCHBAR32(0xc54) = clkxtab[i][j][2];
136 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
137 MCHBAR32(0x6d8) = clkxtab[i][j][3];
138 MCHBAR32(0x6e0) = clkxtab[i][j][3];
139 MCHBAR32(0x6dc) = clkxtab[i][j][4];
140 MCHBAR32(0x6e4) = clkxtab[i][j][4];
141 MCHBAR32(0x6e8) = clkxtab[i][j][5];
142 MCHBAR32(0x6f0) = clkxtab[i][j][5];
143 MCHBAR32(0x6ec) = clkxtab[i][j][6];
144 MCHBAR32(0x6f4) = clkxtab[i][j][6];
145 MCHBAR32(0x6f8) = clkxtab[i][j][7];
146 MCHBAR32(0x6fc) = clkxtab[i][j][8];
147 MCHBAR32(0x708) = clkxtab[i][j][11];
148 MCHBAR32(0x70c) = clkxtab[i][j][12];
149}
150
Damien Zammit4b513a62015-08-20 00:37:05 +1000151static void setioclk_ddr2(struct sysinfo *s)
152{
153 MCHBAR32(0x1bc) = 0x08060402;
154 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
155 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
156 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
157 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
158 switch (s->selected_timings.mem_clk) {
159 default:
160 case MEM_CLOCK_800MHz:
161 case MEM_CLOCK_1066MHz:
162 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
163 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
164 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
165 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
166 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
167 break;
168 case MEM_CLOCK_667MHz:
169 case MEM_CLOCK_1333MHz:
170 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
171 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
172 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
173 break;
174 }
175 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
176 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
177}
178
179static void launch_ddr2(struct sysinfo *s)
180{
181 u8 i;
182 u32 launch1 = 0x58001117;
183 u32 launch2 = 0;
184 u32 launch3 = 0;
185
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100186 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000187 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100188 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000189 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100190 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000191 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000192
193 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
194 MCHBAR32(0x400*i + 0x220) = launch1;
195 MCHBAR32(0x400*i + 0x224) = launch2;
196 MCHBAR32(0x400*i + 0x21c) = launch3;
197 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
198 }
199
200 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
201 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
202 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
203}
204
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200205static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000206{
207 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200208 (setting->clk_delay << 14) |
209 (setting->db_sel << 6) |
210 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000211 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200212 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000213 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200214 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000215}
216
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200217static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000218{
219 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200220 (setting->clk_delay << 16) |
221 (setting->db_sel << 7) |
222 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000223 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200224 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000225 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200226 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000227}
228
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200229static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000230{
231 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200232 (setting->clk_delay << 24) |
233 (setting->db_sel << 20) |
234 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000235 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200236 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000237 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200238 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000239}
240
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200241static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000242{
243 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200244 (setting->clk_delay << 27) |
245 (setting->db_sel << 22) |
246 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000247 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200248 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000249 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200250 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000251}
252
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200253static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000254{
255 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200256 (setting->clk_delay << 14) |
257 (setting->db_sel << 12) |
258 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000259 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200260 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000261 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200262 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000263}
264
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200265static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000266{
267 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200268 (setting->clk_delay << 10) |
269 (setting->db_sel << 8) |
270 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000271 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200272 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000273 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200274 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000275}
276
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200277static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000278{
279 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200280 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000281 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200282 (setting->db_sel << 5) |
283 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000284 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200285 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000286 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200287 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000288}
289
Arthur Heymans3876f242017-06-09 22:55:22 +0200290/**
291 * All finer DQ and DQS DLL settings are set to the same value
292 * for each rank in a channel, while coarse is common.
293 */
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200294static void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000295{
Arthur Heymans3876f242017-06-09 22:55:22 +0200296 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000297
Arthur Heymans3876f242017-06-09 22:55:22 +0200298 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
299 & ~(1 << (lane * 4 + 1)))
300 | (setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000301
Arthur Heymans3876f242017-06-09 22:55:22 +0200302 for (rank = 0; rank < 4; rank++) {
303 MCHBAR32(0x400 * ch + 0x5b4 + rank * 4) =
304 (MCHBAR32(0x400 * ch + 0x5b4 + rank * 4)
305 & ~(0x201 << lane))
306 | (setting->db_en << (9 + lane))
307 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000308
Arthur Heymans3876f242017-06-09 22:55:22 +0200309 MCHBAR32(0x400*ch + 0x5c8 + rank * 4) =
310 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
311 & ~(0x3 << (16 + lane * 2)))
312 | (setting->clk_delay << (16+lane * 2));
313
314 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
315 (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x7f)
316 | (setting->pi << 4)
317 | setting->tap;
318 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000319}
320
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200321static void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000322{
Arthur Heymans3876f242017-06-09 22:55:22 +0200323 int rank;
324 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
325 & ~(1 << (lane * 4)))
326 | (setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000327
Arthur Heymans3876f242017-06-09 22:55:22 +0200328 for (rank = 0; rank < 4; rank++) {
329 MCHBAR32(0x400 * ch + 0x5a4 + rank * 4) =
330 (MCHBAR32(0x400 * ch + 0x5a4 + rank * 4)
331 & ~(0x201 << lane))
332 | (setting->db_en << (9 + lane))
333 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000334
Arthur Heymans3876f242017-06-09 22:55:22 +0200335 MCHBAR32(0x400 * ch + 0x5c8 + rank * 4) =
336 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
337 & ~(0x3 << (lane * 2)))
338 | (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000339
Arthur Heymans3876f242017-06-09 22:55:22 +0200340 MCHBAR8(0x400*ch + 0x500 + lane * 4 + rank) =
341 (MCHBAR8(0x400 * ch + 0x500 + lane * 4 + rank) & ~0x7f)
342 | (setting->pi << 4)
343 | setting->tap;
344 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000345}
346
347static void timings_ddr2(struct sysinfo *s)
348{
349 u8 i;
350 u8 twl, ta1, ta2, ta3, ta4;
351 u8 reg8;
352 u8 flag1 = 0;
353 u8 flag2 = 0;
354 u16 reg16;
355 u32 reg32;
356 u16 ddr, fsb;
357 u8 trpmod = 0;
358 u8 bankmod = 1;
359 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100360 u8 adjusted_cas;
361
362 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000363
364 u16 fsb2ps[3] = {
365 5000, // 800
366 3750, // 1067
367 3000 // 1333
368 };
369
370 u16 ddr2ps[6] = {
371 5000, // 400
372 3750, // 533
373 3000, // 667
374 2500, // 800
375 1875, // 1067
376 1500 // 1333
377 };
378
379 u16 lut1[6] = {
380 0,
381 0,
382 2600,
383 3120,
384 4171,
385 5200
386 };
387
388 ta1 = 6;
389 ta2 = 6;
390 ta3 = 5;
391 ta4 = 8;
392
393 twl = s->selected_timings.CAS - 1;
394
395 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200396 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000397 trpmod = 1;
398 bankmod = 0;
399 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100400 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000401 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000402 }
403
404 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100405 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000406 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100407 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
408 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000409 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100410 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000411 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100412 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000413
414 reg16 = (s->selected_timings.tRAS << 11) |
415 ((twl + 4 + s->selected_timings.tWR) << 6) |
416 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
417 MCHBAR16(0x400*i + 0x250) = reg16;
418
419 reg32 = (bankmod << 21) |
420 (s->selected_timings.tRRD << 17) |
421 (s->selected_timings.tRP << 13) |
422 ((s->selected_timings.tRP + trpmod) << 9) |
423 s->selected_timings.tRFC;
424 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
425 if (bankmod) {
426 switch (s->selected_timings.mem_clk) {
427 default:
428 case MEM_CLOCK_667MHz:
429 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100430 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000431 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100432 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000433 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000434 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100435 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000436 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100437 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000438 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000439 }
440 break;
441 case MEM_CLOCK_800MHz:
442 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100443 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000444 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100445 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000446 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000447 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100448 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000449 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100450 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000451 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000452 }
453 break;
454 }
455 }
456 MCHBAR32(0x400*i + 0x252) = reg32;
457
458 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
459 (0x4 << 8) | (ta2 << 4) | ta4;
460
461 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
462 ((twl + 4 + s->selected_timings.tWTR) << 12) |
463 (ta3 << 8) | (4 << 4) | ta1;
464
465 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
466 s->selected_timings.tRFC;
467
468 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
469 MCHBAR8(0x400*i + 0x264) = 0xff;
470 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
471 s->selected_timings.tRAS;
472 MCHBAR16(0x400*i + 0x244) = 0x2310;
473
474 switch (s->selected_timings.mem_clk) {
475 case MEM_CLOCK_667MHz:
476 reg8 = 0;
477 break;
478 default:
479 reg8 = 1;
480 break;
481 }
482
483 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
484 (reg8 << 2) | 1;
485
486 fsb = fsb2ps[s->selected_timings.fsb_clk];
487 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100488 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000489 reg32 = (u32)((reg32 / fsb) << 8);
490 reg32 |= 0x0e000000;
491 if ((fsb2mhz(s->selected_timings.fsb_clk) /
492 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
493 reg32 |= 1 << 24;
494 }
495 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
496 reg32;
497
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100498 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000499 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100500
501 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000502 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100503
Damien Zammit4b513a62015-08-20 00:37:05 +1000504 reg16 = (u8)(twl - 1 - flag1 - flag2);
505 reg16 |= reg16 << 4;
506 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100507 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000508 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000509 }
510 reg16 |= flag1 << 8;
511 reg16 |= flag2 << 9;
512 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
513 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
514 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
515 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
516 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
517 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
518 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
519
520 reg16 = 0;
521 switch (s->selected_timings.mem_clk) {
522 default:
523 case MEM_CLOCK_667MHz:
524 reg16 = 0x99;
525 break;
526 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100527 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000528 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100529 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000530 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000531 break;
532 }
533 reg16 &= 0x7;
534 reg16 += twl + 9;
535 reg16 <<= 10;
536 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
537 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
538 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
539
540 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
541 reg16 += 2 << 12;
542 reg16 |= (0x15 << 6) | 0x1f;
543 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
544
545 reg32 = (1 << 25) | (6 << 27);
546 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
547 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
548 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
549 } // END EACH POPULATED CHANNEL
550
551 reg16 = 0x1f << 5;
552 reg16 |= 0xe << 10;
553 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
554 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
555 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
556 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
557 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
558 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
559 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
560 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
561 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
562 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
563 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100564 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000565 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
566 MCHBAR8(0x12f) = 0x4c;
567 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
568 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
569 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
570}
571
572static void dll_ddr2(struct sysinfo *s)
573{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200574 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000575 u16 reg16 = 0;
576 u32 reg32 = 0;
577 u8 lane;
578
579 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
580 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
581 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
582 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
583 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
584 switch (s->selected_timings.mem_clk) {
585 default:
586 case MEM_CLOCK_667MHz:
587 reg16 = (0xa << 9) | 0xa;
588 break;
589 case MEM_CLOCK_800MHz:
590 reg16 = (0x9 << 9) | 0x9;
591 break;
592 }
593 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
594 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
595 udelay(1);
596 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
597
598 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
599
600 udelay(1);
601 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
602 udelay(1); // 533ns
603 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
604 udelay(1);
605 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
606 udelay(1);
607 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
608 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
609 udelay(1); // 533ns
610 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
611 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
612 udelay(1); // 533ns
613
614 // ME related
615 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
616
617 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
618 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
619
620 FOR_EACH_CHANNEL(i) {
621 reg16 = 0;
622 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
623
624 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100625 FOR_EACH_RANK_IN_CHANNEL(r) {
626 if (!RANK_IS_POPULATED(s->dimms, i, r))
627 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000628 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100629
Damien Zammit4b513a62015-08-20 00:37:05 +1000630 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
631 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
632
633 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
634 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
635 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200636 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000637 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
638 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200639 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000640 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
641 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200642 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000643 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
644 reg8 = 0;
645 } else {
646 die("Unhandled case\n");
647 }
648
Martin Roth128c1042016-11-18 09:29:03 -0700649 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000650
651 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
652 ((u32)(reg8 << 24));
653 } // END EACH CHANNEL
654
655 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
656 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
657
658 // Update DLL timing
659 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
660 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
661 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
662
Arthur Heymans3876f242017-06-09 22:55:22 +0200663 static const struct dll_setting dll_setting_667[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000664 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100665 {13, 0, 1, 0, 0},
666 {4, 1, 0, 0, 0},
667 {13, 0, 1, 0, 0},
668 {4, 5, 0, 0, 0},
669 {4, 1, 0, 0, 0},
670 {4, 1, 0, 0, 0},
671 {4, 1, 0, 0, 0},
672 {1, 5, 1, 1, 1},
673 {1, 6, 1, 1, 1},
674 {2, 0, 1, 1, 1},
675 {2, 1, 1, 1, 1},
676 {2, 1, 1, 1, 1},
677 {14, 6, 1, 0, 0},
678 {14, 3, 1, 0, 0},
679 {14, 0, 1, 0, 0},
680 {9, 0, 0, 0, 1},
681 {9, 1, 0, 0, 1},
682 {9, 2, 0, 0, 1},
683 {9, 2, 0, 0, 1},
684 {9, 1, 0, 0, 1},
685 {6, 4, 0, 0, 1},
686 {6, 2, 0, 0, 1},
687 {5, 4, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000688 };
689
Arthur Heymans3876f242017-06-09 22:55:22 +0200690 static const struct dll_setting dll_setting_800[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000691 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100692 {11, 5, 1, 0, 0},
693 {0, 5, 1, 1, 0},
694 {11, 5, 1, 0, 0},
695 {1, 4, 1, 1, 0},
696 {0, 5, 1, 1, 0},
697 {0, 5, 1, 1, 0},
698 {0, 5, 1, 1, 0},
699 {2, 5, 1, 1, 1},
700 {2, 6, 1, 1, 1},
701 {3, 0, 1, 1, 1},
702 {3, 0, 1, 1, 1},
703 {3, 3, 1, 1, 1},
704 {2, 0, 1, 1, 1},
705 {1, 3, 1, 1, 1},
706 {0, 3, 1, 1, 1},
707 {9, 3, 0, 0, 1},
708 {9, 4, 0, 0, 1},
709 {9, 5, 0, 0, 1},
710 {9, 6, 0, 0, 1},
711 {10, 0, 0, 0, 1},
712 {8, 1, 0, 0, 1},
713 {7, 5, 0, 0, 1},
714 {6, 2, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000715 };
716
717 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
718 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
719 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
720 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
721 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
722 }
723
724 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
725 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200726 clkset0(i, &dll_setting_667[CLKSET0]);
727 clkset1(i, &dll_setting_667[CLKSET1]);
728 ctrlset0(i, &dll_setting_667[CTRL0]);
729 ctrlset1(i, &dll_setting_667[CTRL1]);
730 ctrlset2(i, &dll_setting_667[CTRL2]);
731 ctrlset3(i, &dll_setting_667[CTRL3]);
732 cmdset(i, &dll_setting_667[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000733 } else {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200734 clkset0(i, &dll_setting_800[CLKSET0]);
735 clkset1(i, &dll_setting_800[CLKSET1]);
736 ctrlset0(i, &dll_setting_800[CTRL0]);
737 ctrlset1(i, &dll_setting_800[CTRL1]);
738 ctrlset2(i, &dll_setting_800[CTRL2]);
739 ctrlset3(i, &dll_setting_800[CTRL3]);
740 cmdset(i, &dll_setting_800[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000741 }
742 }
743
744 // XXX if not async mode
745 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
746 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
747 j = 0;
748 for (i = 0; i < 16; i++) {
749 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
750 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100751 while (MCHBAR8(0x180) & 0x10)
752 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000753 if (MCHBAR32(0x184) == 0xffffffff) {
754 j++;
755 if (j >= 2)
756 break;
757
758 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
759 j = 2;
760 break;
761 }
762 } else {
763 j = 0;
764 }
765 }
766 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
767 j = 0;
768 i++;
769 for (; i < 16; i++) {
770 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
771 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100772 while (MCHBAR8(0x180) & 0x10)
773 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000774 if (MCHBAR32(0x184) == 0) {
775 i++;
776 break;
777 }
778 }
779 for (; i < 16; i++) {
780 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
781 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100782 while (MCHBAR8(0x180) & 0x10)
783 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000784 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100785 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000786 if (j >= 2)
787 break;
788 } else {
789 j = 0;
790 }
791 }
792 if (j < 2) {
793 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
794 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100795 while (MCHBAR8(0x180) & 0x10)
796 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000797 j = 2;
798 }
799 }
800
801 if (j < 2) {
802 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
803 async = 1;
804 }
805
806 clk = 0x1a;
807 if (async != 1) {
808 reg8 = MCHBAR8(0x188) & 0x1e;
809 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100810 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000811 clk = 0x10;
812 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
813 clk = 0x10;
814 } else {
815 clk = 0x1a;
816 }
817 }
818 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
819
820 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
821 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200822 i = MCHBAR8(0x1c8) & 0xf;
Damien Zammit4b513a62015-08-20 00:37:05 +1000823 i = (i + 10) % 14;
824 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
825 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100826 while (MCHBAR8(0x180) & 0x10)
827 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000828 }
829
830 reg8 = MCHBAR8(0x188) & ~1;
831 MCHBAR8(0x188) = reg8;
832 reg8 &= ~0x3e;
833 reg8 |= clk;
834 MCHBAR8(0x188) = reg8;
835 reg8 |= 1;
836 MCHBAR8(0x188) = reg8;
837
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100838 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000839 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000840
841 // Program DQ/DQS dll settings
842 reg32 = 0;
843 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
844 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100845 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000846 reg32 = 0x06db7777;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100847 else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000848 reg32 = 0x00007777;
Damien Zammit4b513a62015-08-20 00:37:05 +1000849 MCHBAR32(0x400*i + 0x540 + lane*4) =
850 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
851 reg32;
852 }
853 }
854
855 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
856 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100857 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200858 dqsset(i, lane, &dll_setting_667[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100859 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200860 dqset(i, lane, &dll_setting_667[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000861 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100862 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200863 dqsset(i, lane, &dll_setting_800[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100864 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200865 dqset(i, lane, &dll_setting_800[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000866 }
867 }
868}
869
870static void rcomp_ddr2(struct sysinfo *s)
871{
872 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100873 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
874 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +1000875 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
876 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
877 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
878 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
879 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
880 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
881 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
882 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
883 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
884 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
885 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
886
887 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
888 for (j = 0; j < 6; j++) {
889 if (j == 0) {
890 MCHBAR32(0x400*i + addr[j]) =
891 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
892 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
893 for (k = 0; k < 8; k++) {
894 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
895 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
896 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
897 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
898 }
899 } else {
900 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
901 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
902 x378[j];
903 MCHBAR32(0x400*i + addr[j] + 0xe) =
904 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
905 MCHBAR32(0x400*i + addr[j] + 0x12) =
906 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
907 MCHBAR32(0x400*i + addr[j] + 0x16) =
908 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
909 MCHBAR32(0x400*i + addr[j] + 0x1a) =
910 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
911 MCHBAR32(0x400*i + addr[j] + 0x1e) =
912 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
913 MCHBAR32(0x400*i + addr[j] + 0x22) =
914 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
915 MCHBAR32(0x400*i + addr[j] + 0x26) =
916 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
917 MCHBAR32(0x400*i + addr[j] + 0x2a) =
918 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
919 }
920 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
921 }
922 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
923 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
924 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
925 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
926 } // END EACH POPULATED CHANNEL
927
928 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
929 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
930 MCHBAR16(0x178) = 0x0135;
931 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
932
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100933 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +1000934 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100935 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +1000936 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +1000937
938 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
939}
940
941static void odt_ddr2(struct sysinfo *s)
942{
943 u8 i;
944 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100945 { 0x0000, 0x0000 }, // NC_NC
946 { 0x0000, 0x0001 }, // x8SS_NC
947 { 0x0000, 0x0011 }, // x8DS_NC
948 { 0x0000, 0x0001 }, // x16SS_NC
949 { 0x0004, 0x0000 }, // NC_x8SS
950 { 0x0101, 0x0404 }, // x8SS_x8SS
951 { 0x0101, 0x4444 }, // x8DS_x8SS
952 { 0x0101, 0x0404 }, // x16SS_x8SS
953 { 0x0044, 0x0000 }, // NC_x8DS
954 { 0x1111, 0x0404 }, // x8SS_x8DS
955 { 0x1111, 0x4444 }, // x8DS_x8DS
956 { 0x1111, 0x0404 }, // x16SS_x8DS
957 { 0x0004, 0x0000 }, // NC_x16SS
958 { 0x0101, 0x0404 }, // x8SS_x16SS
959 { 0x0101, 0x4444 }, // x8DS_x16SS
960 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +1000961 };
962
963 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
964 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
965 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
966 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
967 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
968 }
969}
970
971static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
972{
973 u32 addr = (ch << 29) | (r*0x08000000);
974 volatile u32 rubbish;
975
976 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
977 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100978 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +1000979 udelay(10);
980 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
981 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
982}
983
984static void jedec_ddr2(struct sysinfo *s)
985{
986 u8 i;
987 u16 mrsval, ch, r, v;
988
989 u8 odt[16][4] = {
990 {0x00, 0x00, 0x00, 0x00},
991 {0x01, 0x00, 0x00, 0x00},
992 {0x01, 0x01, 0x00, 0x00},
993 {0x01, 0x00, 0x00, 0x00},
994 {0x00, 0x00, 0x01, 0x00},
995 {0x11, 0x00, 0x11, 0x00},
996 {0x11, 0x11, 0x11, 0x00},
997 {0x11, 0x00, 0x11, 0x00},
998 {0x00, 0x00, 0x01, 0x01},
999 {0x11, 0x00, 0x11, 0x11},
1000 {0x11, 0x11, 0x11, 0x11},
1001 {0x11, 0x00, 0x11, 0x11},
1002 {0x00, 0x00, 0x01, 0x00},
1003 {0x11, 0x00, 0x11, 0x00},
1004 {0x11, 0x11, 0x11, 0x00},
1005 {0x11, 0x00, 0x11, 0x00}
1006 };
1007
1008 u16 jedec[12][2] = {
1009 {NOP_CMD, 0x0},
1010 {PRECHARGE_CMD, 0x0},
1011 {EMRS2_CMD, 0x0},
1012 {EMRS3_CMD, 0x0},
1013 {EMRS1_CMD, 0x0},
1014 {MRS_CMD, 0x100}, // DLL Reset
1015 {PRECHARGE_CMD, 0x0},
1016 {CBR_CMD, 0x0},
1017 {CBR_CMD, 0x0},
1018 {MRS_CMD, 0x0}, // DLL out of reset
1019 {EMRS1_CMD, 0x380}, // OCD calib default
1020 {EMRS1_CMD, 0x0}
1021 };
1022
1023 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1024
1025 printk(BIOS_DEBUG, "MRS...\n");
1026
1027 udelay(200);
1028
1029 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1030 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1031 for (i = 0; i < 12; i++) {
1032 v = jedec[i][1];
1033 switch (jedec[i][0]) {
1034 case EMRS1_CMD:
1035 v |= (odt[s->dimm_config[ch]][r] << 2);
1036 break;
1037 case MRS_CMD:
1038 v |= mrsval;
1039 break;
1040 default:
1041 break;
1042 }
1043 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1044 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001045 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001046 }
1047 }
1048 printk(BIOS_DEBUG, "MRS done\n");
1049}
1050
Arthur Heymans97e13d82016-11-30 18:40:38 +01001051static void sdram_save_receive_enable(void)
1052{
1053 int i = 0;
1054 u16 reg16;
1055 u8 values[18];
1056 u8 lane, ch;
1057
1058 FOR_EACH_CHANNEL(ch) {
1059 lane = 0;
1060 while (lane < 8) {
1061 values[i] = (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf);
1062 values[i++] |= (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf) << 4;
1063 }
1064 values[i++] = (MCHBAR32(0x400*ch + 0x248) >> 16) & 0xf;
1065 reg16 = MCHBAR16(0x400*ch + 0x5fa);
1066 values[i++] = reg16 & 0xff;
1067 values[i++] = (reg16 >> 8) & 0xff;
1068 reg16 = MCHBAR16(0x400*ch + 0x58c);
1069 values[i++] = reg16 & 0xff;
1070 values[i++] = (reg16 >> 8) & 0xff;
1071 }
1072
1073 for (i = 0; i < ARRAY_SIZE(values); i++)
1074 cmos_write(values[i], 128 + i);
1075}
1076
1077static void sdram_recover_receive_enable(void)
1078{
1079 u8 i;
1080 u32 reg32;
1081 u16 reg16;
1082 u8 values[18];
1083 u8 ch, lane;
1084
1085 for (i = 0; i < ARRAY_SIZE(values); i++)
1086 values[i] = cmos_read(128 + i);
1087
1088 i = 0;
1089 FOR_EACH_CHANNEL(ch) {
1090 lane = 0;
1091 while (lane < 8) {
1092 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1093 (values[i] & 0xf);
1094 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1095 ((values[i++] >> 4) & 0xf);
1096 }
1097 reg32 = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000)
1098 | ((values[i++] & 0xf) << 16);
1099 MCHBAR32(0x400*ch + 0x248) = reg32;
1100 reg16 = values[i++];
1101 reg16 |= values[i++] << 8;
1102 MCHBAR16(0x400*ch + 0x5fa) = reg16;
1103 reg16 = values[i++];
1104 reg16 |= values[i++] << 8;
1105 MCHBAR16(0x400*ch + 0x58c) = reg16;
1106 }
1107}
1108
1109static void sdram_program_receive_enable(struct sysinfo *s)
1110{
1111 /* enable upper CMOS */
1112 RCBA32(0x3400) = (1 << 2);
1113
1114 /* Program Receive Enable Timings */
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001115 if ((s->boot_path == BOOT_PATH_WARM_RESET)
1116 || (s->boot_path == BOOT_PATH_RESUME)) {
Arthur Heymans97e13d82016-11-30 18:40:38 +01001117 sdram_recover_receive_enable();
1118 } else {
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001119 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001120 sdram_save_receive_enable();
1121 }
1122}
1123
Damien Zammit4b513a62015-08-20 00:37:05 +10001124static void dradrb_ddr2(struct sysinfo *s)
1125{
1126 u8 map, i, ch, r, rankpop0, rankpop1;
1127 u32 c0dra = 0;
1128 u32 c1dra = 0;
1129 u32 c0drb = 0;
1130 u32 c1drb = 0;
1131 u32 dra;
1132 u32 dra0;
1133 u32 dra1;
1134 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001135 u32 size, offset;
1136 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001137 u8 dratab[2][2][2][4] = {
1138 {
1139 {
1140 {0xff, 0xff, 0xff, 0xff},
1141 {0xff, 0x00, 0x02, 0xff}
1142 },
1143 {
1144 {0xff, 0x01, 0xff, 0xff},
1145 {0xff, 0x03, 0xff, 0xff}
1146 }
1147 },
1148 {
1149 {
1150 {0xff, 0xff, 0xff, 0xff},
1151 {0xff, 0x04, 0x06, 0x08}
1152 },
1153 {
1154 {0xff, 0xff, 0xff, 0xff},
1155 {0x05, 0x07, 0x09, 0xff}
1156 }
1157 }
1158 };
1159
1160 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1161
1162 // DRA
1163 rankpop0 = 0;
1164 rankpop1 = 0;
1165 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001166 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1167 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001168 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001169 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001170 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001171
1172 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001173 [s->dimms[i].width]
1174 [s->dimms[i].cols-9]
1175 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001176 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001177 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001178 if (ch == 0) {
1179 c0dra |= dra << (r*8);
1180 rankpop0 |= 1 << r;
1181 } else {
1182 c1dra |= dra << (r*8);
1183 rankpop1 |= 1 << r;
1184 }
1185 }
1186 MCHBAR32(0x208) = c0dra;
1187 MCHBAR32(0x608) = c1dra;
1188
1189 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1190 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1191
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001192 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1193 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001194 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001195 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1196 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001197 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001198
1199 // DRB
1200 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001201 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1202 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001203 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001204 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001205 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001206 if (ch == 0) {
1207 dra0 = (c0dra >> (8*r)) & 0x7f;
1208 c0drb = (u16)(c0drb + drbtab[dra0]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001209 MCHBAR16(0x200 + 2*r) = c0drb;
1210 } else {
1211 dra1 = (c1dra >> (8*r)) & 0x7f;
1212 c1drb = (u16)(c1drb + drbtab[dra1]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001213 MCHBAR16(0x600 + 2*r) = c1drb;
1214 }
1215 }
1216
1217 s->channel_capacity[0] = c0drb << 6;
1218 s->channel_capacity[1] = c1drb << 6;
1219 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1220 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1221 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1222
1223 rankpop1 >>= 4;
1224 if (rankpop1) {
1225 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1226 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1227 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1228 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1229 }
1230
Damien Zammit9fb08f52016-01-22 18:56:23 +11001231 /* Populated channel sizes in MiB */
1232 size0 = s->channel_capacity[0];
1233 size1 = s->channel_capacity[1];
1234
1235 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1236 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1237
1238 /* Set ME UMA size in MiB */
1239 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1240
1241 /* Set ME UMA Present bit */
1242 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1243
1244 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1245
1246 MCHBAR16(0x104) = size;
1247 MCHBAR16(0x102) = size0 + size1 - size;
1248
Damien Zammit4b513a62015-08-20 00:37:05 +10001249 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001250 if (size0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001251 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001252 else if (size1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001253 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001254 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001255 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001256
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001257 if (size == 0)
1258 map |= 0x18;
1259
1260 if (size0 - ME_UMA_SIZEMB >= size1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001261 map |= 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001262 MCHBAR8(0x110) = map;
1263 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001264
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001265 if (size1 != 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001266 offset = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001267 else if ((size0 > size1) && ((map & 0x7) == 0x4))
Damien Zammit9fb08f52016-01-22 18:56:23 +11001268 offset = size/2 + (size0 + size1 - size);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001269 else
Damien Zammit9fb08f52016-01-22 18:56:23 +11001270 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001271 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001272 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001273}
1274
1275static void mmap_ddr2(struct sysinfo *s)
1276{
Damien Zammitd63115d2016-01-22 19:11:44 +11001277 bool reclaim;
1278 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1279 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001280 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001281 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1282 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001283 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1284
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001285 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001286 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1287 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1288 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001289 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001290 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001291 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001292
1293 reclaim = false;
1294 if ((tom - tolud) > 0x40)
1295 reclaim = true;
1296
1297 if (reclaim) {
1298 tolud = tolud & ~0x3f;
1299 tom = tom & ~0x3f;
1300 reclaimbase = MAX(0x1000, tom);
1301 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1302 }
1303
Damien Zammit4b513a62015-08-20 00:37:05 +10001304 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001305 if (reclaim)
1306 touud = reclaimlimit + 0x40;
1307
Damien Zammit4b513a62015-08-20 00:37:05 +10001308 gfxbase = tolud - gfxsize;
1309 gttbase = gfxbase - gttsize;
1310 tsegbase = gttbase - tsegsize;
1311
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001312 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1313 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001314 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001315 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001316 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001317 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001318 (u16)(reclaimlimit >> 6));
1319 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001320 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1321 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1322 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
1323 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001324}
1325
1326static void enhanced_ddr2(struct sysinfo *s)
1327{
1328 u8 ch, reg8;
1329
1330 MCHBAR32(0xfb0) = 0x1000d024;
1331 MCHBAR32(0xfb4) = 0xc842;
1332 MCHBAR32(0xfbc) = 0xf;
1333 MCHBAR32(0xfc4) = 0xfe22244;
1334 MCHBAR8(0x12f) = 0x5c;
1335 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1336 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1337 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1338 MCHBAR32(0xfa8) = 0x30d400;
1339
1340 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1341 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1342 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1343 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1344 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1345 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1346 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1347 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1348 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1349 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1350 }
1351
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001352 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1353 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001354 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1355 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1356 MCHBAR32(0x2c) = 0x44a53;
1357 MCHBAR32(0x30) = 0x1f5a86;
1358 MCHBAR32(0x34) = 0x1902810;
1359 MCHBAR32(0x38) = 0xf7000000;
1360 MCHBAR32(0x3c) = 0x23014410;
1361 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1362 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001363 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001364}
1365
1366static void power_ddr2(struct sysinfo *s)
1367{
1368 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1369 u8 lane, ch;
1370 u8 twl = 0;
1371 u16 x264, x23c;
1372
1373 twl = s->selected_timings.CAS - 1;
1374 x264 = 0x78;
1375 switch (s->selected_timings.mem_clk) {
1376 default:
1377 case MEM_CLOCK_667MHz:
1378 reg1 = 0x99;
1379 reg2 = 0x1048a9;
1380 clkgate = 0x230000;
1381 x23c = 0x7a89;
1382 break;
1383 case MEM_CLOCK_800MHz:
1384 if (s->selected_timings.CAS == 5) {
1385 reg1 = 0x19a;
1386 reg2 = 0x1048aa;
1387 } else {
1388 reg1 = 0x9a;
1389 reg2 = 0x2158aa;
1390 x264 = 0x89;
1391 }
1392 clkgate = 0x280000;
1393 x23c = 0x7b89;
1394 break;
1395 }
1396 reg3 = 0x232;
1397 reg4 = 0x2864;
1398
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001399 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001400 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001401 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001402 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001403 MCHBAR32(0x18) = 0xdf6437f7;
1404 MCHBAR32(0x1c) = 0x0;
1405 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1406 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1407 MCHBAR16(0x115) = (u16) reg1;
1408 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1409 MCHBAR8(0x124) = 0x7;
1410 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1411 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1412 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1413 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1414 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1415 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1416 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1417 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1418 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1419 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1420 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1421 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1422 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1423 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1424 MCHBAR32(0x2d4) = 0x40453600;
1425 MCHBAR32(0x300) = 0xc0b0a08;
1426 MCHBAR32(0x304) = 0x6040201;
1427 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1428 MCHBAR16(0x610) = 0x232;
1429 MCHBAR16(0x612) = 0x2864;
1430 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1431 MCHBAR32(0xae4) = 0;
1432 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1433 MCHBAR32(0xf00) = 0x393a3b3c;
1434 MCHBAR32(0xf04) = 0x3d3e3f40;
1435 MCHBAR32(0xf08) = 0x393a3b3c;
1436 MCHBAR32(0xf0c) = 0x3d3e3f40;
1437 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1438 MCHBAR32(0xf48) = 0xfff0ffe0;
1439 MCHBAR32(0xf4c) = 0xffc0ff00;
1440 MCHBAR32(0xf50) = 0xfc00f000;
1441 MCHBAR32(0xf54) = 0xc0008000;
1442 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1443 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1444 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1445 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1446 MCHBAR32(0x1104) = 0x3003232;
1447 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001448 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001449 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001450 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001451 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001452 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1453 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001454 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001455 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001456 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001457 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001458 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001459 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001460 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001461
Damien Zammit4b513a62015-08-20 00:37:05 +10001462 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1463 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1464 MCHBAR16(0x400*ch + 0x23c) = x23c;
1465 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1466 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1467 MCHBAR8(0x400*ch + 0x264) = x264;
1468 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1469 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1470 }
1471
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001472 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001473 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001474}
1475
1476void raminit_ddr2(struct sysinfo *s)
1477{
1478 u8 ch;
1479 u8 r, bank;
1480 u32 reg32;
1481
Arthur Heymans97e13d82016-11-30 18:40:38 +01001482 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1483 // Clear self refresh
1484 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1485 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001486
Arthur Heymans97e13d82016-11-30 18:40:38 +01001487 // Clear host clk gate reg
1488 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001489
Arthur Heymans97e13d82016-11-30 18:40:38 +01001490 // Select DDR2
1491 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001492
Arthur Heymans97e13d82016-11-30 18:40:38 +01001493 // Set freq
1494 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1495 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001496
Arthur Heymans97e13d82016-11-30 18:40:38 +01001497 // Overwrite freq if chipset rejects it
1498 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1499 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1500 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001501 }
1502
Damien Zammit4b513a62015-08-20 00:37:05 +10001503 // Program clock crossing
1504 clkcross_ddr2(s);
1505 printk(BIOS_DEBUG, "Done clk crossing\n");
1506
1507 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001508 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1509 setioclk_ddr2(s);
1510 printk(BIOS_DEBUG, "Done I/O clk\n");
1511 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001512
1513 // Grant to launch
1514 launch_ddr2(s);
1515 printk(BIOS_DEBUG, "Done launch\n");
1516
1517 // Program DDR2 timings
1518 timings_ddr2(s);
1519 printk(BIOS_DEBUG, "Done timings\n");
1520
1521 // Program DLL
1522 dll_ddr2(s);
1523
1524 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001525 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1526 rcomp_ddr2(s);
1527 printk(BIOS_DEBUG, "RCOMP\n");
1528 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001529
1530 // ODT
1531 odt_ddr2(s);
1532 printk(BIOS_DEBUG, "Done ODT\n");
1533
1534 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001535 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1536 while ((MCHBAR8(0x130) & 1) != 0)
1537 ;
1538 printk(BIOS_DEBUG, "Done RCOMP update\n");
1539 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001540
1541 // Set defaults
1542 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
1543 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
1544 MCHBAR32(0x208) = 0x01010101;
1545 MCHBAR32(0x608) = 0x01010101;
1546 MCHBAR32(0x200) = 0x00040002;
1547 MCHBAR32(0x204) = 0x00080006;
1548 MCHBAR32(0x600) = 0x00040002;
1549 MCHBAR32(0x604) = 0x00100006;
1550 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
1551 MCHBAR32(0x104) = 0;
1552 MCHBAR16(0x102) = 0x400;
1553 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
1554 MCHBAR16(0x10e) = 0;
1555 MCHBAR32(0x108) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001556 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, 0x4000);
1557 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, 0x0010);
1558 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, 0x0400);
1559 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, 0x40000000);
1560 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, 0x40000000);
1561 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, 0x40000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001562
1563 // IOBUFACT
1564 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1565 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1566 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1567 }
1568 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001569 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001570 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1571 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1572 }
1573 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1574 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1575 }
1576
1577 // Pre jedec
1578 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1579 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1580 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1581 }
1582 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1583 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1584 printk(BIOS_DEBUG, "Done pre-jedec\n");
1585
1586 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001587 if (s->boot_path != BOOT_PATH_RESUME)
1588 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001589
1590 printk(BIOS_DEBUG, "Done jedec steps\n");
1591
1592 // After JEDEC reset
1593 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1594 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001595 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001596 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001597 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001598 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001599 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1600 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1601 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1602 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1603 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1604 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1605 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1606 }
1607 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
1608 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
1609 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
1610
1611 printk(BIOS_DEBUG, "Done post-jedec\n");
1612
1613 // Set DDR2 init complete
1614 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1615 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
1616 }
1617
1618 // Receive enable
Arthur Heymans97e13d82016-11-30 18:40:38 +01001619 sdram_program_receive_enable(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001620 printk(BIOS_DEBUG, "Done rcven\n");
1621
1622 // Finish rcven
1623 FOR_EACH_CHANNEL(ch) {
1624 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
1625 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
1626 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
1627 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
1628 }
1629 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1630 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1631 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1632
1633 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01001634 if (s->boot_path == BOOT_PATH_NORMAL) {
1635 volatile u32 data;
1636 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1637 for (bank = 0; bank < 4; bank++) {
1638 reg32 = (ch << 29) | (r*0x8000000) |
1639 (bank << 12);
1640 write32((u32 *)reg32, 0xffffffff);
1641 data = read32((u32 *)reg32);
1642 printk(BIOS_DEBUG, "Wrote ones,");
1643 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1644 reg32, data);
1645 write32((u32 *)reg32, 0x00000000);
1646 data = read32((u32 *)reg32);
1647 printk(BIOS_DEBUG, "Wrote zeros,");
1648 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1649 reg32, data);
1650 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001651 }
1652 }
1653 printk(BIOS_DEBUG, "Done dummy reads\n");
1654
1655 // XXX tRD
1656
1657 // XXX Write training
1658
1659 // XXX Read training
1660
1661 // DRADRB
1662 dradrb_ddr2(s);
1663 printk(BIOS_DEBUG, "Done DRADRB\n");
1664
1665 // Memory map
1666 mmap_ddr2(s);
1667 printk(BIOS_DEBUG, "Done memory map\n");
1668
1669 // Enhanced mode
1670 enhanced_ddr2(s);
1671 printk(BIOS_DEBUG, "Done enhanced mode\n");
1672
1673 // Periodic RCOMP
1674 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
1675 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
1676 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
1677 printk(BIOS_DEBUG, "Done PRCOMP\n");
1678
1679 // Power settings
1680 power_ddr2(s);
1681 printk(BIOS_DEBUG, "Done power settings\n");
1682
1683 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01001684 /*
1685 * FIXME: This locks some registers like bit1 of GGC
1686 * and is only needed in case of ME being used.
1687 */
1688 if (ME_UMA_SIZEMB != 0) {
1689 if (RANK_IS_POPULATED(s->dimms, 0, 0)
1690 || RANK_IS_POPULATED(s->dimms, 1, 0))
1691 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
1692 if (RANK_IS_POPULATED(s->dimms, 0, 1)
1693 || RANK_IS_POPULATED(s->dimms, 1, 1))
1694 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
1695 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11001696 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001697
1698 printk(BIOS_DEBUG, "Done ddr2\n");
1699}