blob: a94e9ca31c8fbef543345a872b748145396669f8 [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans1994e4482017-11-04 07:52:23 +010017#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +100018#include <stdint.h>
19#include <arch/io.h>
20#include <arch/cpu.h>
21#include <console/console.h>
22#include <commonlib/helpers.h>
23#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010025#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020027#else
28#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010029#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010030#include <string.h>
Martin Rothcbe38922016-01-05 19:40:41 -070031#include "iomap.h"
32#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100033
Damien Zammit9fb08f52016-01-22 18:56:23 +110034#define ME_UMA_SIZEMB 0
35
Arthur Heymans3cf94032017-04-05 16:17:26 +020036u32 fsb2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100037{
38 return (speed * 267) + 800;
39}
40
Arthur Heymans3cf94032017-04-05 16:17:26 +020041u32 ddr2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100042{
43 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
44
45 if (speed >= ARRAY_SIZE(mhz))
46 return 0;
47
48 return mhz[speed];
49}
50
Arthur Heymansa2cc2312017-05-15 10:13:36 +020051
52static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100053{
54 u8 i, j;
Arthur Heymans840c27e2017-05-15 10:21:37 +020055 u32 reg32;
Felix Held432575c2018-07-29 18:09:30 +020056 MCHBAR16_OR(0xc1c, (1 << 15));
Damien Zammit4b513a62015-08-20 00:37:05 +100057
Damien Zammit4b513a62015-08-20 00:37:05 +100058 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020059 /* MEMCLK 400 N/A */
60 {{}, {}, {} },
61 /* MEMCLK 533 N/A */
62 {{}, {}, {} },
63 /* MEMCLK 667
64 * FSB 800 */
Arthur Heymans840c27e2017-05-15 10:21:37 +020065 {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000,
Arthur Heymans8a3514d2016-10-27 23:56:08 +020066 0x20010208, 0x04080000, 0x10010002, 0x00000000,
67 0x00000000, 0x02000000, 0x04000100, 0x08000000,
68 0x10200204},
69 /* FSB 1067 */
70 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
71 0x80020410, 0x02040008, 0x10000100, 0x00000000,
72 0x00000000, 0x04000000, 0x08000102, 0x20000000,
73 0x40010208},
74 /* FSB 1333 */
75 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
76 0x08020000, 0x00000000, 0x00020001, 0x00000000,
77 0x00000000, 0x00000000, 0x08010204, 0x00000000,
78 0x04010000} },
79 /* MEMCLK 800
80 * FSB 800 */
81 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
82 0x08010204, 0x00000000, 0x08010204, 0x0000000,
83 0x00000000, 0x00000000, 0x00020001, 0x0000000,
84 0x04080102},
85 /* FSB 1067 */
86 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
87 0x08010200, 0x00000000, 0x04000102, 0x00000000,
Arthur Heymans840c27e2017-05-15 10:21:37 +020088 0x00000000, 0x00000000, 0x00020100, 0x00000000,
89 0x04080100},
Arthur Heymans8a3514d2016-10-27 23:56:08 +020090 /* FSB 1333 */
91 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
92 0x10020400, 0x02000000, 0x00040100, 0x00000000,
93 0x00000000, 0x04080000, 0x00100102, 0x00000000,
94 0x08100200} },
95 /* MEMCLK 1067 */
96 {{},
97 /* FSB 1067 */
98 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
99 0x04080102, 0x00000000, 0x08010204, 0x00000000,
100 0x00000000, 0x00000000, 0x00020001, 0x00000000,
101 0x02040801},
102 /* FSB 1333 */
103 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
104 0x08010204, 0x04000000, 0x00080102, 0x00000000,
105 0x00000000, 0x02000408, 0x00100001, 0x00000000,
106 0x04080102} },
107 /* MEMCLK 1333 */
108 {{}, {},
109 /* FSB 1333 */
110 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
111 0x04080102, 0x00000000, 0x04080102, 0x00000000,
112 0x00000000, 0x00000000, 0x00000000, 0x00000000,
113 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000114 };
115
116 i = (u8)s->selected_timings.mem_clk;
117 j = (u8)s->selected_timings.fsb_clk;
118
119 MCHBAR32(0xc04) = clkxtab[i][j][0];
Arthur Heymans840c27e2017-05-15 10:21:37 +0200120 reg32 = clkxtab[i][j][1];
121 if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz
122 && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
123 reg32 &= ~(0xff << 24);
124 reg32 |= 0x3d << 24;
125 }
126 MCHBAR32(0xc50) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +1000127 MCHBAR32(0xc54) = clkxtab[i][j][2];
Felix Held432575c2018-07-29 18:09:30 +0200128 MCHBAR8_OR(0xc08, (1 << 7));
Damien Zammit4b513a62015-08-20 00:37:05 +1000129 MCHBAR32(0x6d8) = clkxtab[i][j][3];
130 MCHBAR32(0x6e0) = clkxtab[i][j][3];
131 MCHBAR32(0x6dc) = clkxtab[i][j][4];
132 MCHBAR32(0x6e4) = clkxtab[i][j][4];
133 MCHBAR32(0x6e8) = clkxtab[i][j][5];
134 MCHBAR32(0x6f0) = clkxtab[i][j][5];
135 MCHBAR32(0x6ec) = clkxtab[i][j][6];
136 MCHBAR32(0x6f4) = clkxtab[i][j][6];
137 MCHBAR32(0x6f8) = clkxtab[i][j][7];
138 MCHBAR32(0x6fc) = clkxtab[i][j][8];
139 MCHBAR32(0x708) = clkxtab[i][j][11];
140 MCHBAR32(0x70c) = clkxtab[i][j][12];
141}
142
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200143static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000144{
145 MCHBAR32(0x1bc) = 0x08060402;
Felix Held432575c2018-07-29 18:09:30 +0200146 MCHBAR16_OR(0x1c0, 0x200);
147 MCHBAR16_OR(0x1c0, 0x100);
148 MCHBAR16_OR(0x1c0, 0x20);
149 MCHBAR16_AND(0x1c0, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000150 switch (s->selected_timings.mem_clk) {
151 default:
152 case MEM_CLOCK_800MHz:
153 case MEM_CLOCK_1066MHz:
Felix Held432575c2018-07-29 18:09:30 +0200154 MCHBAR8_AND_OR(0x5d9, ~0x2, 0x2);
155 MCHBAR8_AND_OR(0x9d9, ~0x2, 0x2);
156 MCHBAR8_AND_OR(0x189, ~0xf0, 0xc0);
157 MCHBAR8_AND_OR(0x189, ~0xf0, 0xe0);
158 MCHBAR8_AND_OR(0x189, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +1000159 break;
160 case MEM_CLOCK_667MHz:
161 case MEM_CLOCK_1333MHz:
Felix Held432575c2018-07-29 18:09:30 +0200162 MCHBAR8_AND(0x5d9, ~0x2);
163 MCHBAR8_AND(0x9d9, ~0x2);
164 MCHBAR8_AND_OR(0x189, ~0xf0, 0x40);
Damien Zammit4b513a62015-08-20 00:37:05 +1000165 break;
166 }
Felix Held432575c2018-07-29 18:09:30 +0200167 MCHBAR32_OR(0x594, 1 << 31);
168 MCHBAR32_OR(0x994, 1 << 31);
Damien Zammit4b513a62015-08-20 00:37:05 +1000169}
170
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200171static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000172{
173 u8 i;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200174 u32 launch1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000175 u32 launch2 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000176
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200177 static const u32 ddr3_launch1_tab[2][3] = {
178 /* 1N */
179 {0x58000007, /* DDR3 800 */
180 0x58000007, /* DDR3 1067 */
181 0x58100107}, /* DDR3 1333 */
182 /* 2N */
183 {0x58001117, /* DDR3 800 */
184 0x58001117, /* DDR3 1067 */
185 0x58001117} /* DDR3 1333 */
186 };
187
188 static const u32 ddr3_launch2_tab[2][3][6] = {
189 { /* 1N */
190 /* DDR3 800 */
191 {0x08030000, /* CL = 5 */
192 0x0C040100}, /* CL = 6 */
193 /* DDR3 1066 */
194 {0x00000000, /* CL = 5 */
195 0x00000000, /* CL = 6 */
196 0x10050100, /* CL = 7 */
197 0x14260200}, /* CL = 8 */
198 /* DDR3 1333 */
199 {0x00000000, /* CL = 5 */
200 0x00000000, /* CL = 6 */
201 0x00000000, /* CL = 7 */
202 0x14060000, /* CL = 8 */
203 0x18070100, /* CL = 9 */
204 0x1C280200}, /* CL = 10 */
205
206 },
207 { /* 2N */
208 /* DDR3 800 */
209 {0x00040101, /* CL = 5 */
210 0x00250201}, /* CL = 6 */
211 /* DDR3 1066 */
212 {0x00000000, /* CL = 5 */
213 0x00050101, /* CL = 6 */
214 0x04260201, /* CL = 7 */
215 0x08470301}, /* CL = 8 */
216 /* DDR3 1333 */
217 {0x00000000, /* CL = 5 */
218 0x00000000, /* CL = 6 */
219 0x00000000, /* CL = 7 */
220 0x08070100, /* CL = 8 */
221 0x0C280200, /* CL = 9 */
222 0x10490300} /* CL = 10 */
223 }
224 };
225
226 if (s->spd_type == DDR2) {
227 launch1 = 0x58001117;
228 if (s->selected_timings.CAS == 5)
229 launch2 = 0x00220201;
230 else if (s->selected_timings.CAS == 6)
231 launch2 = 0x00230302;
232 else
233 die("Unsupported CAS\n");
234 } else { /* DDR3 */
235 /* Default 2N mode */
236 s->nmode = 2;
237
238 if (s->selected_timings.mem_clk <= MEM_CLOCK_1066MHz)
239 s->nmode = 1;
240 /* 2N on DDR3 1066 with with 2 dimms per channel */
241 if ((s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) &&
242 (BOTH_DIMMS_ARE_POPULATED(s->dimms, 0) ||
243 BOTH_DIMMS_ARE_POPULATED(s->dimms, 1)))
244 s->nmode = 2;
245 launch1 = ddr3_launch1_tab[s->nmode - 1]
246 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz];
247 launch2 = ddr3_launch2_tab[s->nmode - 1]
248 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz]
249 [s->selected_timings.CAS - 5];
250 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000251
252 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
253 MCHBAR32(0x400*i + 0x220) = launch1;
254 MCHBAR32(0x400*i + 0x224) = launch2;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200255 MCHBAR32(0x400*i + 0x21c) = 0;
Felix Held432575c2018-07-29 18:09:30 +0200256 MCHBAR32_OR(0x400*i + 0x248, 1 << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000257 }
258
Felix Held432575c2018-07-29 18:09:30 +0200259 MCHBAR32_AND_OR(0x2c0, ~0x58000000, 0x48000000);
260 MCHBAR32_OR(0x2c0, 0x1e0);
261 MCHBAR32_AND_OR(0x2c4, ~0xf, 0xc);
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200262 if (s->spd_type == DDR3)
Felix Held432575c2018-07-29 18:09:30 +0200263 MCHBAR32_OR(0x2c4, 0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000264}
265
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200266static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000267{
Felix Held3a2f9002018-07-29 18:51:22 +0200268 MCHBAR16_AND_OR(0x400*ch + 0x5a0, ~0xc440,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200269 (setting->clk_delay << 14) |
270 (setting->db_sel << 6) |
Felix Held3a2f9002018-07-29 18:51:22 +0200271 (setting->db_en << 10));
272 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0x70, setting->pi << 4);
273 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000274}
275
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200276static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000277{
Felix Held3a2f9002018-07-29 18:51:22 +0200278 MCHBAR32_AND_OR(0x400*ch + 0x5a0, ~0x30880,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200279 (setting->clk_delay << 16) |
280 (setting->db_sel << 7) |
Felix Held3a2f9002018-07-29 18:51:22 +0200281 (setting->db_en << 11));
282 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0x70, setting->pi << 4);
283 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000284}
285
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200286static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000287{
Felix Held3a2f9002018-07-29 18:51:22 +0200288 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x3300000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200289 (setting->clk_delay << 24) |
290 (setting->db_sel << 20) |
Felix Held3a2f9002018-07-29 18:51:22 +0200291 (setting->db_en << 21));
292 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0x70, setting->pi << 4);
293 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000294}
295
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200296static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000297{
Felix Held3a2f9002018-07-29 18:51:22 +0200298 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200299 (setting->clk_delay << 27) |
300 (setting->db_sel << 22) |
Felix Held3a2f9002018-07-29 18:51:22 +0200301 (setting->db_en << 23));
302 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0x70, setting->pi << 4);
303 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000304}
305
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200306static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000307{
Felix Held3a2f9002018-07-29 18:51:22 +0200308 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200309 (setting->clk_delay << 14) |
310 (setting->db_sel << 12) |
Felix Held3a2f9002018-07-29 18:51:22 +0200311 (setting->db_en << 13));
312 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0x70, setting->pi << 4);
313 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000314}
315
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200316static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000317{
Felix Held3a2f9002018-07-29 18:51:22 +0200318 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200319 (setting->clk_delay << 10) |
320 (setting->db_sel << 8) |
Felix Held3a2f9002018-07-29 18:51:22 +0200321 (setting->db_en << 9));
322 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0x70, setting->pi << 4);
323 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000324}
325
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200326static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000327{
Felix Held3a2f9002018-07-29 18:51:22 +0200328 MCHBAR8_AND_OR(0x400*ch + 0x598, ~0x30, setting->clk_delay << 4);
329 MCHBAR8_AND_OR(0x400*ch + 0x594, ~0x60,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200330 (setting->db_sel << 5) |
Felix Held3a2f9002018-07-29 18:51:22 +0200331 (setting->db_en << 6));
332 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0x70, setting->pi << 4);
333 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000334}
335
Arthur Heymans3876f242017-06-09 22:55:22 +0200336/**
337 * All finer DQ and DQS DLL settings are set to the same value
338 * for each rank in a channel, while coarse is common.
339 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100340void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000341{
Arthur Heymans3876f242017-06-09 22:55:22 +0200342 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000343
Felix Held3a2f9002018-07-29 18:51:22 +0200344 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4 + 1)),
345 setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000346
Arthur Heymans3876f242017-06-09 22:55:22 +0200347 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200348 MCHBAR32_AND_OR(0x400 * ch + 0x5b4 + rank * 4, ~(0x201 << lane),
349 (setting->db_en << (9 + lane)) |
350 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000351
Felix Held3a2f9002018-07-29 18:51:22 +0200352 MCHBAR32_AND_OR(0x400*ch + 0x5c8 + rank * 4,
353 ~(0x3 << (16 + lane * 2)),
354 setting->clk_delay << (16+lane * 2));
Arthur Heymans3876f242017-06-09 22:55:22 +0200355
356 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
Felix Held3a2f9002018-07-29 18:51:22 +0200357 (MCHBAR8(0x400*ch + 0x520 + lane * 4) & ~0x7f) |
358 (setting->pi << 4) |
359 setting->tap;
Arthur Heymans3876f242017-06-09 22:55:22 +0200360 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000361}
362
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100363void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000364{
Arthur Heymans3876f242017-06-09 22:55:22 +0200365 int rank;
Felix Held3a2f9002018-07-29 18:51:22 +0200366 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4)),
367 setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000368
Arthur Heymans3876f242017-06-09 22:55:22 +0200369 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200370 MCHBAR32_AND_OR(0x400 * ch + 0x5a4 + rank * 4, ~(0x201 << lane),
371 (setting->db_en << (9 + lane)) |
372 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000373
Felix Held3a2f9002018-07-29 18:51:22 +0200374 MCHBAR32_AND_OR(0x400 * ch + 0x5c8 + rank * 4,
375 ~(0x3 << (lane * 2)), setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000376
Felix Held3a2f9002018-07-29 18:51:22 +0200377 MCHBAR8_AND_OR(0x400*ch + 0x500 + lane * 4 + rank, ~0x7f,
378 (setting->pi << 4) | setting->tap);
Arthur Heymans3876f242017-06-09 22:55:22 +0200379 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000380}
381
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100382void rt_set_dqs(u8 channel, u8 lane, u8 rank,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100383 struct rt_dqs_setting *dqs_setting)
384{
385 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
386 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100387 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100388 dqs_setting->tap,
389 dqs_setting->pi);
390
391 saved_tap &= ~(0xf << (rank * 4));
392 saved_tap |= dqs_setting->tap << (rank * 4);
393 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
394
395 saved_pi &= ~(0x7 << (rank * 3));
396 saved_pi |= dqs_setting->pi << (rank * 3);
397 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
398}
399
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200400static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000401{
402 u8 i;
403 u8 twl, ta1, ta2, ta3, ta4;
404 u8 reg8;
405 u8 flag1 = 0;
406 u8 flag2 = 0;
407 u16 reg16;
408 u32 reg32;
409 u16 ddr, fsb;
410 u8 trpmod = 0;
411 u8 bankmod = 1;
412 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100413 u8 adjusted_cas;
414
415 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000416
417 u16 fsb2ps[3] = {
418 5000, // 800
419 3750, // 1067
420 3000 // 1333
421 };
422
423 u16 ddr2ps[6] = {
424 5000, // 400
425 3750, // 533
426 3000, // 667
427 2500, // 800
428 1875, // 1067
429 1500 // 1333
430 };
431
432 u16 lut1[6] = {
433 0,
434 0,
435 2600,
436 3120,
437 4171,
438 5200
439 };
440
Arthur Heymans66a0f552017-05-15 10:33:01 +0200441 const static u8 ddr3_turnaround_tab[3][6][4] = {
442 { /* DDR3 800 */
443 {0x9, 0x7, 0x7, 0x9}, /* CL = 5 */
444 {0x9, 0x7, 0x8, 0x8}, /* CL = 6 */
445 },
446 { /* DDR3 1066 */
447 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
448 {0x9, 0x7, 0x7, 0x9}, /* CL = 6 */
449 {0x9, 0x7, 0x8, 0x8}, /* CL = 7 */
450 {0x9, 0x7, 0x9, 0x7} /* CL = 8 */
451 },
452 { /* DDR3 1333 */
453 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
454 {0x0, 0x0, 0x0, 0x0}, /* CL = 6 - Not supported */
455 {0x0, 0x0, 0x0, 0x0}, /* CL = 7 - Not supported */
456 {0x9, 0x7, 0x9, 0x8}, /* CL = 8 */
457 {0x9, 0x7, 0xA, 0x7}, /* CL = 9 */
458 {0x9, 0x7, 0xB, 0x6}, /* CL = 10 */
459 }
460 };
Damien Zammit4b513a62015-08-20 00:37:05 +1000461
Arthur Heymans66a0f552017-05-15 10:33:01 +0200462 /* [DDR freq][0x26F & 1][pagemod] */
463 const static u8 ddr2_x252_tab[2][2][2] = {
464 { /* DDR2 667 */
465 {12, 16},
466 {14, 18}
467 },
468 { /* DDR2 800 */
469 {14, 18},
470 {16, 20}
471 }
472 };
473
474 const static u8 ddr3_x252_tab[3][2][2] = {
475 { /* DDR3 800 */
476 {16, 20},
477 {18, 22}
478 },
479 { /* DDR3 1067 */
480 {20, 26},
481 {26, 26}
482 },
483 { /* DDR3 1333 */
484 {20, 30},
485 {22, 32},
486 }
487 };
488
489 if (s->spd_type == DDR2) {
490 ta1 = 6;
491 ta2 = 6;
492 ta3 = 5;
493 ta4 = 8;
494 } else {
495 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
496 int cas_idx = s->selected_timings.CAS - 5;
497 ta1 = ddr3_turnaround_tab[ddr3_idx][cas_idx][0];
498 ta2 = ddr3_turnaround_tab[ddr3_idx][cas_idx][1];
499 ta3 = ddr3_turnaround_tab[ddr3_idx][cas_idx][2];
500 ta4 = ddr3_turnaround_tab[ddr3_idx][cas_idx][3];
501 }
502
503 if (s->spd_type == DDR2)
504 twl = s->selected_timings.CAS - 1;
505 else /* DDR3 */
506 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
Damien Zammit4b513a62015-08-20 00:37:05 +1000507
508 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200509 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000510 trpmod = 1;
511 bankmod = 0;
512 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100513 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000514 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000515 }
516
517 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200518 MCHBAR8_OR(0x400*i + 0x26f, 0x3);
519 MCHBAR8_AND_OR(0x400*i + 0x228, ~0x7, 0x2);
520 /* tWL - x ?? */
521 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf0, 0 << 4);
Felix Held3a2f9002018-07-29 18:51:22 +0200522 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf, adjusted_cas);
523 MCHBAR16_AND_OR(0x400*i + 0x265, ~0x3f00,
524 (adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000525
526 reg16 = (s->selected_timings.tRAS << 11) |
527 ((twl + 4 + s->selected_timings.tWR) << 6) |
528 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
529 MCHBAR16(0x400*i + 0x250) = reg16;
530
531 reg32 = (bankmod << 21) |
532 (s->selected_timings.tRRD << 17) |
533 (s->selected_timings.tRP << 13) |
534 ((s->selected_timings.tRP + trpmod) << 9) |
535 s->selected_timings.tRFC;
Arthur Heymans66a0f552017-05-15 10:33:01 +0200536 if (bankmod == 0) {
537 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
538 if (s->spd_type == DDR2)
539 reg32 |= ddr2_x252_tab[s->selected_timings.mem_clk
540 - MEM_CLOCK_667MHz][reg8][pagemod]
541 << 22;
542 else
543 reg32 |= ddr3_x252_tab[s->selected_timings.mem_clk
544 - MEM_CLOCK_800MHz][reg8][pagemod]
545 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000546 }
547 MCHBAR32(0x400*i + 0x252) = reg32;
548
549 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
550 (0x4 << 8) | (ta2 << 4) | ta4;
551
552 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
553 ((twl + 4 + s->selected_timings.tWTR) << 12) |
554 (ta3 << 8) | (4 << 4) | ta1;
555
556 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
557 s->selected_timings.tRFC;
558
Felix Held3a2f9002018-07-29 18:51:22 +0200559 MCHBAR16_AND_OR(0x400*i + 0x260, ~0x3fe,
560 (s->spd_type == DDR2 ? 100 : 256) << 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000561 MCHBAR8(0x400*i + 0x264) = 0xff;
Felix Held3a2f9002018-07-29 18:51:22 +0200562 MCHBAR8_AND_OR(0x400*i + 0x25d, ~0x3f,
563 s->selected_timings.tRAS);
Damien Zammit4b513a62015-08-20 00:37:05 +1000564 MCHBAR16(0x400*i + 0x244) = 0x2310;
565
566 switch (s->selected_timings.mem_clk) {
567 case MEM_CLOCK_667MHz:
568 reg8 = 0;
569 break;
570 default:
571 reg8 = 1;
572 break;
573 }
574
Felix Held3a2f9002018-07-29 18:51:22 +0200575 MCHBAR8_AND_OR(0x400*i + 0x246, ~0x1f, (reg8 << 2) | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000576
577 fsb = fsb2ps[s->selected_timings.fsb_clk];
578 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymans66a0f552017-05-15 10:33:01 +0200579 reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000580 reg32 = (u32)((reg32 / fsb) << 8);
581 reg32 |= 0x0e000000;
582 if ((fsb2mhz(s->selected_timings.fsb_clk) /
583 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
584 reg32 |= 1 << 24;
585 }
Felix Held3a2f9002018-07-29 18:51:22 +0200586 MCHBAR32_AND_OR(0x400*i + 0x248, ~0x0f001f00, reg32);
Damien Zammit4b513a62015-08-20 00:37:05 +1000587
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100588 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000589 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100590
591 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000592 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100593
Damien Zammit4b513a62015-08-20 00:37:05 +1000594 reg16 = (u8)(twl - 1 - flag1 - flag2);
595 reg16 |= reg16 << 4;
596 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100597 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000598 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000599 }
600 reg16 |= flag1 << 8;
601 reg16 |= flag2 << 9;
Felix Held432575c2018-07-29 18:09:30 +0200602 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x1ff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000603 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
Felix Held432575c2018-07-29 18:09:30 +0200604 MCHBAR32_AND(0x400*i + 0x265, ~0x1f);
605 MCHBAR32_AND_OR(0x400*i + 0x269, ~0x000fffff,
606 (0x3f << 14) | lut1[s->selected_timings.mem_clk]);
607 MCHBAR8_OR(0x400*i + 0x274, 1);
608 MCHBAR8_AND(0x400*i + 0x24c, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000609
610 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100611 if (s->spd_type == DDR2) {
612 switch (s->selected_timings.mem_clk) {
613 default:
614 case MEM_CLOCK_667MHz:
615 reg16 = 0x99;
616 break;
617 case MEM_CLOCK_800MHz:
618 if (s->selected_timings.CAS == 5)
619 reg16 = 0x19a;
620 else if (s->selected_timings.CAS == 6)
621 reg16 = 0x9a;
622 break;
623 }
624 } else { /* DDR3 */
625 switch (s->selected_timings.mem_clk) {
626 default:
627 case MEM_CLOCK_800MHz:
628 case MEM_CLOCK_1066MHz:
629 reg16 = 1;
630 break;
631 case MEM_CLOCK_1333MHz:
632 reg16 = 2;
633 break;
634 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000635 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100636
Damien Zammit4b513a62015-08-20 00:37:05 +1000637 reg16 &= 0x7;
638 reg16 += twl + 9;
639 reg16 <<= 10;
Felix Held432575c2018-07-29 18:09:30 +0200640 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x7c00, reg16);
641 MCHBAR8_AND_OR(0x400*i + 0x267, ~0x3f, 0x13);
642 MCHBAR8_AND_OR(0x400*i + 0x268, ~0xff, 0x4a);
Damien Zammit4b513a62015-08-20 00:37:05 +1000643
644 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
645 reg16 += 2 << 12;
646 reg16 |= (0x15 << 6) | 0x1f;
Felix Held432575c2018-07-29 18:09:30 +0200647 MCHBAR16_AND_OR(0x400*i + 0x26d, ~0x7fff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000648
649 reg32 = (1 << 25) | (6 << 27);
Felix Held432575c2018-07-29 18:09:30 +0200650 MCHBAR32_AND_OR(0x400*i + 0x269, ~0xfa300000, reg32);
651 MCHBAR8_AND(0x400*i + 0x271, ~0x80);
652 MCHBAR8_AND(0x400*i + 0x274, ~0x6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000653 } // END EACH POPULATED CHANNEL
654
655 reg16 = 0x1f << 5;
656 reg16 |= 0xe << 10;
Felix Held432575c2018-07-29 18:09:30 +0200657 MCHBAR16_AND_OR(0x125, ~0x3fe0, reg16);
658 MCHBAR16_AND_OR(0x127, ~0x7ff, 0x540);
659 MCHBAR8_OR(0x129, 0x1f);
660 MCHBAR8_OR(0x12c, 0xa0);
661 MCHBAR32_AND_OR(0x241, ~0x1ffff, 0x11);
662 MCHBAR32_AND_OR(0x641, ~0x1ffff, 0x11);
663 MCHBAR8_AND(0x246, ~0x10);
664 MCHBAR8_AND(0x646, ~0x10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000665 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
666 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
Felix Held432575c2018-07-29 18:09:30 +0200667 MCHBAR8_AND_OR(0x12d, ~0xf0, reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100668 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Felix Held432575c2018-07-29 18:09:30 +0200669 MCHBAR8_AND_OR(0x12d, ~0xf, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000670 MCHBAR8(0x12f) = 0x4c;
671 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
Arthur Heymans638240e2017-12-25 18:14:46 +0100672 if (s->spd_type == DDR3) {
673 MCHBAR8(0x114) = 0x42;
674 reg16 = (512 - MAX(5, s->selected_timings.tRFC + 10000
675 / ddr2ps[s->selected_timings.mem_clk]))
676 / 2;
677 reg16 &= 0x1ff;
678 reg32 = (reg16 << 22) | (0x80 << 14) | (0xa << 9);
679 }
Felix Held432575c2018-07-29 18:09:30 +0200680 MCHBAR32_AND_OR(0x6c0, ~0xffffff00, reg32);
681 MCHBAR8_AND_OR(0x6c4, ~0x7, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000682}
683
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200684static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000685{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200686 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000687 u16 reg16 = 0;
688 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000689
Arthur Heymans638240e2017-12-25 18:14:46 +0100690 const u8 rank2clken[8] = { 0x04, 0x01, 0x20, 0x08, 0x01, 0x04,
691 0x08, 0x10 };
692
Felix Held432575c2018-07-29 18:09:30 +0200693 MCHBAR16_AND_OR(0x180, ~0x7e06, 0xc04);
694 MCHBAR16_AND_OR(0x182, ~0x3ff, 0xc8);
695 MCHBAR16_AND_OR(0x18a, ~0x1f1f, 0x0f0f);
696 MCHBAR16_AND_OR(0x1b4, ~0x8020, 0x100);
697 MCHBAR8_AND_OR(0x194, ~0x77, 0x33);
Damien Zammit4b513a62015-08-20 00:37:05 +1000698 switch (s->selected_timings.mem_clk) {
699 default:
700 case MEM_CLOCK_667MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100701 case MEM_CLOCK_1333MHz:
Damien Zammit4b513a62015-08-20 00:37:05 +1000702 reg16 = (0xa << 9) | 0xa;
703 break;
704 case MEM_CLOCK_800MHz:
705 reg16 = (0x9 << 9) | 0x9;
706 break;
Arthur Heymans638240e2017-12-25 18:14:46 +0100707 case MEM_CLOCK_1066MHz:
708 reg16 = (0x7 << 9) | 0x7;
709 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000710 }
Felix Held432575c2018-07-29 18:09:30 +0200711 MCHBAR16_AND_OR(0x19c, ~0x1e0f, reg16);
712 MCHBAR16_AND_OR(0x19c, ~0x2030, 0x2010);
Damien Zammit4b513a62015-08-20 00:37:05 +1000713 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200714 MCHBAR16_AND(0x198, ~0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000715
Felix Held432575c2018-07-29 18:09:30 +0200716 MCHBAR16_AND_OR(0x1c8, ~0x1f, 0xd);
Damien Zammit4b513a62015-08-20 00:37:05 +1000717
718 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200719 MCHBAR8_AND(0x190, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000720 udelay(1); // 533ns
Felix Held432575c2018-07-29 18:09:30 +0200721 MCHBAR32_AND(0x198, ~0x11554000);
Damien Zammit4b513a62015-08-20 00:37:05 +1000722 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200723 MCHBAR32_AND(0x198, ~0x1455);
Damien Zammit4b513a62015-08-20 00:37:05 +1000724 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200725 MCHBAR8_AND(0x583, ~0x1c);
726 MCHBAR8_AND(0x983, ~0x1c);
Damien Zammit4b513a62015-08-20 00:37:05 +1000727 udelay(1); // 533ns
Felix Held432575c2018-07-29 18:09:30 +0200728 MCHBAR8_AND(0x583, ~0x3);
729 MCHBAR8_AND(0x983, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000730 udelay(1); // 533ns
731
732 // ME related
Felix Held432575c2018-07-29 18:09:30 +0200733 MCHBAR32_AND_OR(0x1a0, ~0x7ffffff,
734 s->spd_type == DDR2 ? 0x551803 : 0x555801);
Damien Zammit4b513a62015-08-20 00:37:05 +1000735
Felix Held432575c2018-07-29 18:09:30 +0200736 MCHBAR16_AND(0x1b4, ~0x800);
Arthur Heymans638240e2017-12-25 18:14:46 +0100737 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200738 MCHBAR8_OR(0x1a8, 0xf0);
Arthur Heymans638240e2017-12-25 18:14:46 +0100739 } else { /* DDR3 */
740 reg8 = 0x9; /* 0x9 << 4 ?? */
741 if (s->dimms[0].ranks == 2)
742 reg8 &= ~0x80;
743 if (s->dimms[3].ranks == 2)
744 reg8 &= ~0x10;
Felix Held432575c2018-07-29 18:09:30 +0200745 MCHBAR8_AND_OR(0x1a8, ~0xf0, reg8);
Arthur Heymans638240e2017-12-25 18:14:46 +0100746 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000747
748 FOR_EACH_CHANNEL(i) {
749 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100750 if ((s->spd_type == DDR3) && (i == 0))
751 reg16 = (0x3 << 12);
Felix Held3a2f9002018-07-29 18:51:22 +0200752 MCHBAR16_AND_OR(0x400*i + 0x59c, ~0x3000, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000753
754 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100755 FOR_EACH_RANK_IN_CHANNEL(r) {
756 if (!RANK_IS_POPULATED(s->dimms, i, r))
757 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000758 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100759
Felix Held432575c2018-07-29 18:09:30 +0200760 MCHBAR32_AND_OR(0x400*i + 0x59c, ~0xfff, reg32);
761 MCHBAR8_AND(0x400*i + 0x594, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000762
Arthur Heymans638240e2017-12-25 18:14:46 +0100763 if (s->spd_type == DDR2) {
764 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
765 printk(BIOS_DEBUG,
766 "No dimms in channel %d\n", i);
767 reg8 = 0x3f;
768 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
769 printk(BIOS_DEBUG,
770 "DimmA populated only in channel %d\n",
771 i);
772 reg8 = 0x38;
773 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
774 printk(BIOS_DEBUG,
775 "DimmB populated only in channel %d\n",
776 i);
777 reg8 = 0x7;
778 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
779 printk(BIOS_DEBUG,
780 "Both dimms populated in channel %d\n",
781 i);
782 reg8 = 0;
783 } else {
784 die("Unhandled case\n");
785 }
Felix Held432575c2018-07-29 18:09:30 +0200786 MCHBAR32_AND_OR(0x400*i + 0x5a0, ~0x3f000000,
787 (u32)(reg8 << 24));
Arthur Heymans638240e2017-12-25 18:14:46 +0100788
789 } else { /* DDR3 */
790 FOR_EACH_POPULATED_RANK_IN_CHANNEL(s->dimms, i, r) {
Felix Held3a2f9002018-07-29 18:51:22 +0200791 MCHBAR8_AND(0x400 * i + 0x5a0 + 3,
792 ~rank2clken[r + i * 4]);
Arthur Heymans638240e2017-12-25 18:14:46 +0100793 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000794 }
795
Martin Roth128c1042016-11-18 09:29:03 -0700796 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000797 } // END EACH CHANNEL
798
Arthur Heymans638240e2017-12-25 18:14:46 +0100799 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200800 MCHBAR8_OR(0x1a8, 1);
801 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100802 } else { /* DDR3 */
Felix Held432575c2018-07-29 18:09:30 +0200803 MCHBAR8_AND(0x1a8, ~1);
804 MCHBAR8_OR(0x1a8, 0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100805 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000806
807 // Update DLL timing
Felix Held432575c2018-07-29 18:09:30 +0200808 MCHBAR8_AND(0x1a4, ~0x80);
809 MCHBAR8_OR(0x1a4, 0x40);
810 MCHBAR16_AND_OR(0x5f0, ~0x400, 0x400);
Damien Zammit4b513a62015-08-20 00:37:05 +1000811
Damien Zammit4b513a62015-08-20 00:37:05 +1000812 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200813 MCHBAR16_AND_OR(0x400*i + 0x5f0, ~0x3fc, 0x3fc);
814 MCHBAR32_AND(0x400*i + 0x5fc, ~0xcccccccc);
815 MCHBAR8_AND_OR(0x400*i + 0x5d9, ~0xf0,
816 s->spd_type == DDR2 ? 0x70 : 0x60);
817 MCHBAR16_AND_OR(0x400*i + 0x590, ~0xffff,
818 s->spd_type == DDR2 ? 0x5555 : 0xa955);
Damien Zammit4b513a62015-08-20 00:37:05 +1000819 }
820
821 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100822 const struct dll_setting *setting;
823
Arthur Heymans638240e2017-12-25 18:14:46 +0100824 switch(s->selected_timings.mem_clk) {
825 default: /* Should not happen */
826 case MEM_CLOCK_667MHz:
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100827 setting = default_ddr2_667_ctrl;
Arthur Heymans638240e2017-12-25 18:14:46 +0100828 break;
829 case MEM_CLOCK_800MHz:
830 if (s->spd_type == DDR2)
831 setting = default_ddr2_800_ctrl;
832 else
833 setting = default_ddr3_800_ctrl[s->nmode - 1];
834 break;
835 case MEM_CLOCK_1066MHz:
836 setting = default_ddr3_1067_ctrl[s->nmode - 1];
837 break;
838 case MEM_CLOCK_1333MHz:
839 setting = default_ddr3_1333_ctrl[s->nmode - 1];
840 break;
841 }
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100842
843 clkset0(i, &setting[CLKSET0]);
844 clkset1(i, &setting[CLKSET1]);
845 ctrlset0(i, &setting[CTRL0]);
846 ctrlset1(i, &setting[CTRL1]);
847 ctrlset2(i, &setting[CTRL2]);
848 ctrlset3(i, &setting[CTRL3]);
849 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000850 }
851
852 // XXX if not async mode
Felix Held432575c2018-07-29 18:09:30 +0200853 MCHBAR16_AND(0x180, ~0x8200);
854 MCHBAR8_OR(0x180, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000855 j = 0;
856 for (i = 0; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200857 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
858 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100859 while (MCHBAR8(0x180) & 0x10)
860 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000861 if (MCHBAR32(0x184) == 0xffffffff) {
862 j++;
863 if (j >= 2)
864 break;
865
866 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
867 j = 2;
868 break;
869 }
870 } else {
871 j = 0;
872 }
873 }
874 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
875 j = 0;
876 i++;
877 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200878 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
879 MCHBAR8_OR(0x180, 0x4);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100880 while (MCHBAR8(0x180) & 0x10)
881 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000882 if (MCHBAR32(0x184) == 0) {
883 i++;
884 break;
885 }
886 }
887 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200888 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
889 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100890 while (MCHBAR8(0x180) & 0x10)
891 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000892 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100893 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000894 if (j >= 2)
895 break;
896 } else {
897 j = 0;
898 }
899 }
900 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200901 MCHBAR8_AND(0x1c8, ~0x1f);
902 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100903 while (MCHBAR8(0x180) & 0x10)
904 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000905 j = 2;
906 }
907 }
908
909 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200910 MCHBAR8_AND(0x1c8, ~0x1f);
Damien Zammit4b513a62015-08-20 00:37:05 +1000911 async = 1;
912 }
913
Arthur Heymans638240e2017-12-25 18:14:46 +0100914 switch (s->selected_timings.mem_clk) {
915 case MEM_CLOCK_667MHz:
916 clk = 0x1a;
917 if (async != 1) {
918 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
919 clk = 0x10;
Damien Zammit4b513a62015-08-20 00:37:05 +1000920 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100921 break;
922 case MEM_CLOCK_800MHz:
923 case MEM_CLOCK_1066MHz:
924 if (async != 1)
925 clk = 0x10;
926 else
927 clk = 0x1a;
928 break;
929 case MEM_CLOCK_1333MHz:
930 clk = 0x18;
931 break;
932 default:
933 clk = 0x1a;
934 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000935 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100936
937 if (async != 1)
938 reg8 = MCHBAR8(0x188) & 0x1e;
939
Felix Held432575c2018-07-29 18:09:30 +0200940 MCHBAR8_AND(0x180, ~0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +1000941
Arthur Heymans638240e2017-12-25 18:14:46 +0100942 if ((s->spd_type == DDR3 && s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
943 || (s->spd_type == DDR2 && s->selected_timings.fsb_clk == FSB_CLOCK_800MHz
944 && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200945 i = MCHBAR8(0x1c8) & 0xf;
Arthur Heymans638240e2017-12-25 18:14:46 +0100946 if (s->spd_type == DDR2)
947 i = (i + 10) % 14;
948 else /* DDR3 */
949 i = (i + 3) % 12;
Felix Held432575c2018-07-29 18:09:30 +0200950 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
951 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100952 while (MCHBAR8(0x180) & 0x10)
953 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000954 }
955
956 reg8 = MCHBAR8(0x188) & ~1;
957 MCHBAR8(0x188) = reg8;
958 reg8 &= ~0x3e;
959 reg8 |= clk;
960 MCHBAR8(0x188) = reg8;
961 reg8 |= 1;
962 MCHBAR8(0x188) = reg8;
963
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100964 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Felix Held432575c2018-07-29 18:09:30 +0200965 MCHBAR8_OR(0x18c, 1);
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100966}
Damien Zammit4b513a62015-08-20 00:37:05 +1000967
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100968static void select_default_dq_dqs_settings(struct sysinfo *s)
969{
970 int ch, lane;
971
Arthur Heymans276049f2017-11-05 05:56:34 +0100972 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
973 switch (s->selected_timings.mem_clk) {
974 case MEM_CLOCK_667MHz:
975 memcpy(s->dqs_settings[ch],
976 default_ddr2_667_dqs,
977 sizeof(s->dqs_settings[ch]));
978 memcpy(s->dq_settings[ch],
979 default_ddr2_667_dq,
980 sizeof(s->dq_settings[ch]));
981 s->rt_dqs[ch][lane].tap = 7;
982 s->rt_dqs[ch][lane].pi = 2;
983 break;
984 case MEM_CLOCK_800MHz:
985 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100986 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100987 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100988 sizeof(s->dqs_settings[ch]));
989 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100990 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100991 sizeof(s->dq_settings[ch]));
992 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100993 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100994 } else { /* DDR3 */
Arthur Heymans638240e2017-12-25 18:14:46 +0100995 memcpy(s->dqs_settings[ch],
996 default_ddr3_800_dqs[s->nmode - 1],
997 sizeof(s->dqs_settings[ch]));
998 memcpy(s->dq_settings[ch],
999 default_ddr3_800_dq[s->nmode - 1],
1000 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +01001001 s->rt_dqs[ch][lane].tap = 6;
Arthur Heymans638240e2017-12-25 18:14:46 +01001002 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001003 }
Arthur Heymans276049f2017-11-05 05:56:34 +01001004 break;
1005 case MEM_CLOCK_1066MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +01001006 memcpy(s->dqs_settings[ch],
1007 default_ddr3_1067_dqs[s->nmode - 1],
1008 sizeof(s->dqs_settings[ch]));
1009 memcpy(s->dq_settings[ch],
1010 default_ddr3_1067_dq[s->nmode - 1],
1011 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +01001012 s->rt_dqs[ch][lane].tap = 5;
Arthur Heymans638240e2017-12-25 18:14:46 +01001013 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans276049f2017-11-05 05:56:34 +01001014 break;
1015 case MEM_CLOCK_1333MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +01001016 memcpy(s->dqs_settings[ch],
1017 default_ddr3_1333_dqs[s->nmode - 1],
1018 sizeof(s->dqs_settings[ch]));
1019 memcpy(s->dq_settings[ch],
1020 default_ddr3_1333_dq[s->nmode - 1],
1021 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +01001022 s->rt_dqs[ch][lane].tap = 7;
1023 s->rt_dqs[ch][lane].pi = 0;
1024 break;
1025 default: /* not supported */
1026 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001027 }
1028 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001029}
Damien Zammit4b513a62015-08-20 00:37:05 +10001030
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001031/*
1032 * It looks like only the RT DQS register for the first rank
1033 * is used for all ranks. Just set all the 'unused' RT DQS registers
1034 * to the same as rank 0, out of precaution.
1035 */
1036static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
1037{
1038 // Program DQ/DQS dll settings
1039 int ch, lane, rank;
1040
1041 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +01001042 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001043 FOR_EACH_RANK_IN_CHANNEL(rank) {
1044 rt_set_dqs(ch, lane, rank,
1045 &s->rt_dqs[ch][lane]);
1046 }
1047 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
1048 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001049 }
1050 }
1051}
1052
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001053static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001054{
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001055 u8 i, j, k, reg8;
1056 const u32 ddr2_x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001057 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001058 const u16 ddr2_x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1059 const u32 ddr2_x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1060 const u32 ddr2_x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1061 const u32 ddr2_x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1062 const u32 ddr2_x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1063 const u32 ddr2_x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1064 const u32 ddr2_x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1065 const u32 ddr2_x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1066 const u32 ddr2_x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1067
1068 const u32 ddr3_x32a[8] = {0x06060606, 0x06060606, 0x0b090807, 0x12110f0d,
1069 0x06060606, 0x08070606, 0x0d0b0a09, 0x16161511};
1070 const u16 ddr3_x378[6] = {0, 0xbbbb, 0x6666, 0x6666, 0x6666, 0x6666};
1071 const u32 ddr3_x382[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1072 const u32 ddr3_x386[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1073 const u32 ddr3_x38a[6] = {0, 0x06060605, 0x07060504, 0x07060504, 0x34343434, 0x34343434};
1074 const u32 ddr3_x38e[6] = {0, 0x09080707, 0x09090808, 0x09090808, 0x34343434, 0x34343434};
1075 const u32 ddr3_x392[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1076 const u32 ddr3_x396[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1077 const u32 ddr3_x39a[6] = {0, 0x07060606, 0x08070605, 0x08070605, 0x34343434, 0x34343434};
1078 const u32 ddr3_x39e[6] = {0, 0x09090807, 0x0b0b0a09, 0x0b0b0a09, 0x34343434, 0x34343434};
1079
1080 const u16 *x378;
1081 const u32 *x32a, *x382, *x386, *x38a, *x38e;
1082 const u32 *x392, *x396, *x39a, *x39e;
1083
1084 const u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
Damien Zammit4b513a62015-08-20 00:37:05 +10001085 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1086
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001087 if (s->spd_type == DDR2) {
1088 x32a = ddr2_x32a;
1089 x378 = ddr2_x378;
1090 x382 = ddr2_x382;
1091 x386 = ddr2_x386;
1092 x38a = ddr2_x38a;
1093 x38e = ddr2_x38e;
1094 x392 = ddr2_x392;
1095 x396 = ddr2_x396;
1096 x39a = ddr2_x39a;
1097 x39e = ddr2_x39e;
1098 } else { /* DDR3 */
1099 x32a = ddr3_x32a;
1100 x378 = ddr3_x378;
1101 x382 = ddr3_x382;
1102 x386 = ddr3_x386;
1103 x38a = ddr3_x38a;
1104 x38e = ddr3_x38e;
1105 x392 = ddr3_x392;
1106 x396 = ddr3_x396;
1107 x39a = ddr3_x39a;
1108 x39e = ddr3_x39e;
1109 }
1110
Damien Zammit4b513a62015-08-20 00:37:05 +10001111 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1112 for (j = 0; j < 6; j++) {
1113 if (j == 0) {
Felix Held3a2f9002018-07-29 18:51:22 +02001114 MCHBAR32_AND_OR(0x400*i + addr[j], ~0xff000,
1115 0xaa000);
Felix Held432575c2018-07-29 18:09:30 +02001116 MCHBAR16_AND_OR(0x400*i + 0x320, ~0xffff,
1117 0x6666);
Damien Zammit4b513a62015-08-20 00:37:05 +10001118 for (k = 0; k < 8; k++) {
Felix Held3a2f9002018-07-29 18:51:22 +02001119 MCHBAR32_AND_OR(0x400*i + addr[j] +
1120 0xe + (k << 2),
1121 ~0x3f3f3f3f, x32a[k]);
1122 MCHBAR32_AND_OR(0x400*i + addr[j] +
1123 0x2e + (k << 2),
1124 ~0x3f3f3f3f, x32a[k]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001125 }
1126 } else {
Felix Held3a2f9002018-07-29 18:51:22 +02001127 MCHBAR16_AND_OR(0x400*i + addr[j],
1128 ~0xf000, 0xa000);
1129 MCHBAR16_AND_OR(0x400*i + addr[j] + 4,
1130 ~0xffff, x378[j]);
1131 MCHBAR32_AND_OR(0x400*i + addr[j] + 0xe,
1132 ~0x3f3f3f3f, x382[j]);
1133 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x12,
1134 ~0x3f3f3f3f, x386[j]);
1135 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x16,
1136 ~0x3f3f3f3f, x38a[j]);
1137 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1a,
1138 ~0x3f3f3f3f, x38e[j]);
1139 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1e,
1140 ~0x3f3f3f3f, x392[j]);
1141 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x22,
1142 ~0x3f3f3f3f, x396[j]);
1143 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x26,
1144 ~0x3f3f3f3f, x39a[j]);
1145 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x2a,
1146 ~0x3f3f3f3f, x39e[j]);
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001147 }
Felix Held3a2f9002018-07-29 18:51:22 +02001148 if (s->spd_type == DDR3 &&
1149 BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
1150 MCHBAR16_AND_OR(0x378 + 0x400 * i,
1151 ~0xffff, 0xcccc);
Damien Zammit4b513a62015-08-20 00:37:05 +10001152 }
Felix Held3a2f9002018-07-29 18:51:22 +02001153 MCHBAR8_AND_OR(0x400*i + addr[j], ~1, bit[j]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001154 }
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001155 reg8 = (s->spd_type == DDR2) ? 0x12 : 0x36;
Felix Held432575c2018-07-29 18:09:30 +02001156 MCHBAR8_AND_OR(0x400*i + 0x45a, ~0x3f, reg8);
1157 MCHBAR8_AND_OR(0x400*i + 0x45e, ~0x3f, reg8);
1158 MCHBAR8_AND_OR(0x400*i + 0x462, ~0x3f, reg8);
1159 MCHBAR8_AND_OR(0x400*i + 0x466, ~0x3f, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001160 } // END EACH POPULATED CHANNEL
1161
Felix Held432575c2018-07-29 18:09:30 +02001162 MCHBAR32_AND_OR(0x134, ~0x63c00, 0x63c00);
1163 MCHBAR16_AND_OR(0x174, ~0x63ff, 0x63ff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001164 MCHBAR16(0x178) = 0x0135;
Felix Held432575c2018-07-29 18:09:30 +02001165 MCHBAR32_AND_OR(0x130, ~0x7bdffe0, 0x7a9ffa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001166
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001167 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001168 MCHBAR32_AND(0x130, ~(1 << 27));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001169 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001170 MCHBAR32_AND(0x130, ~(1 << 28));
Damien Zammit4b513a62015-08-20 00:37:05 +10001171
Felix Held432575c2018-07-29 18:09:30 +02001172 MCHBAR8_OR(0x130, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001173}
1174
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001175static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001176{
1177 u8 i;
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001178 static u16 ddr2_odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001179 { 0x0000, 0x0000 }, // NC_NC
1180 { 0x0000, 0x0001 }, // x8SS_NC
1181 { 0x0000, 0x0011 }, // x8DS_NC
1182 { 0x0000, 0x0001 }, // x16SS_NC
1183 { 0x0004, 0x0000 }, // NC_x8SS
1184 { 0x0101, 0x0404 }, // x8SS_x8SS
1185 { 0x0101, 0x4444 }, // x8DS_x8SS
1186 { 0x0101, 0x0404 }, // x16SS_x8SS
1187 { 0x0044, 0x0000 }, // NC_x8DS
1188 { 0x1111, 0x0404 }, // x8SS_x8DS
1189 { 0x1111, 0x4444 }, // x8DS_x8DS
1190 { 0x1111, 0x0404 }, // x16SS_x8DS
1191 { 0x0004, 0x0000 }, // NC_x16SS
1192 { 0x0101, 0x0404 }, // x8SS_x16SS
1193 { 0x0101, 0x4444 }, // x8DS_x16SS
1194 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001195 };
1196
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001197 static const u16 ddr3_odt[16][2] = {
1198 { 0x0000, 0x0000 }, // NC_NC
1199 { 0x0000, 0x0001 }, // x8SS_NC
1200 { 0x0000, 0x0021 }, // x8DS_NC
1201 { 0x0000, 0x0001 }, // x16SS_NC
1202 { 0x0004, 0x0000 }, // NC_x8SS
1203 { 0x0105, 0x0405 }, // x8SS_x8SS
1204 { 0x0105, 0x4465 }, // x8DS_x8SS
1205 { 0x0105, 0x0405 }, // x16SS_x8SS
1206 { 0x0084, 0x0000 }, // NC_x8DS
1207 { 0x1195, 0x0405 }, // x8SS_x8DS
1208 { 0x1195, 0x4465 }, // x8DS_x8DS
1209 { 0x1195, 0x0405 }, // x16SS_x8DS
1210 { 0x0004, 0x0000 }, // NC_x16SS
1211 { 0x0105, 0x0405 }, // x8SS_x16SS
1212 { 0x0105, 0x4465 }, // x8DS_x16SS
1213 { 0x0105, 0x0405 }, // x16SS_x16SS
1214 };
1215
Damien Zammit4b513a62015-08-20 00:37:05 +10001216 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001217 if (s->spd_type == DDR2) {
1218 MCHBAR16(0x400 * i + 0x298) =
1219 ddr2_odt[s->dimm_config[i]][1];
1220 MCHBAR16(0x400 * i + 0x294) =
1221 ddr2_odt[s->dimm_config[i]][0];
1222 } else {
1223 MCHBAR16(0x400 * i + 0x298) =
1224 ddr3_odt[s->dimm_config[i]][1];
1225 MCHBAR16(0x400 * i + 0x294) =
1226 ddr3_odt[s->dimm_config[i]][0];
1227 }
1228 u16 reg16 = MCHBAR16(0x400*i + 0x29c);
1229 reg16 &= ~0xfff;
1230 reg16 |= (s->spd_type == DDR2 ? 0x66b : 0x778);
1231 MCHBAR16(0x400*i + 0x29c) = reg16;
Felix Held3a2f9002018-07-29 18:51:22 +02001232 MCHBAR32_AND_OR(0x400*i + 0x260, ~0x70e3c00, 0x3063c00);
Damien Zammit4b513a62015-08-20 00:37:05 +10001233 }
1234}
1235
Arthur Heymans1994e4482017-11-04 07:52:23 +01001236static void pre_jedec_memory_map(void)
1237{
1238 /*
1239 * Configure the memory mapping in stacked mode (channel 1 being mapped
1240 * above channel 0) and with 128M per rank.
1241 * This simplifies dram trainings a lot since those need a test address.
1242 *
1243 * +-------------+ => 0
1244 * | ch 0, rank 0|
1245 * +-------------+ => 0x8000000 (128M)
1246 * | ch 0, rank 1|
1247 * +-------------+ => 0x10000000 (256M)
1248 * | ch 0, rank 2|
1249 * +-------------+ => 0x18000000 (384M)
1250 * | ch 0, rank 3|
1251 * +-------------+ => 0x20000000 (512M)
1252 * | ch 1, rank 0|
1253 * +-------------+ => 0x28000000 (640M)
1254 * | ch 1, rank 1|
1255 * +-------------+ => 0x30000000 (768M)
1256 * | ch 1, rank 2|
1257 * +-------------+ => 0x38000000 (896M)
1258 * | ch 1, rank 3|
1259 * +-------------+
1260 *
1261 * After all trainings are done this is set to the real values specified
1262 * by the SPD.
1263 */
1264 /* Set rank 0-3 populated */
Felix Held432575c2018-07-29 18:09:30 +02001265 MCHBAR32_AND_OR(C0CKECTRL, ~1, 0xf00000);
1266 MCHBAR32_AND_OR(C1CKECTRL, ~1, 0xf00000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001267 /* Set size of each rank to 128M */
1268 MCHBAR16(C0DRA01) = 0x0101;
1269 MCHBAR16(C0DRA23) = 0x0101;
1270 MCHBAR16(C1DRA01) = 0x0101;
1271 MCHBAR16(C1DRA23) = 0x0101;
1272 MCHBAR16(C0DRB0) = 0x0002;
1273 MCHBAR16(C0DRB1) = 0x0004;
1274 MCHBAR16(C0DRB2) = 0x0006;
1275 MCHBAR16(C0DRB3) = 0x0008;
1276 MCHBAR16(C1DRB0) = 0x0002;
1277 MCHBAR16(C1DRB1) = 0x0004;
1278 MCHBAR16(C1DRB2) = 0x0006;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001279 /* In stacked mode the last present rank on ch1 needs to have its
1280 size doubled in c1drbx */
Arthur Heymans1994e4482017-11-04 07:52:23 +01001281 MCHBAR16(C1DRB3) = 0x0010;
Felix Held432575c2018-07-29 18:09:30 +02001282 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001283 MCHBAR32(0x104) = 0;
1284 MCHBAR16(0x102) = 0x400;
1285 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1286 MCHBAR16(0x10e) = 0;
1287 MCHBAR32(0x108) = 0;
1288 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000);
1289 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1290 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10);
1291 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1292 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400);
1293 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000);
1294 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000);
1295 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000);
1296}
1297
1298u32 test_address(int channel, int rank)
1299{
1300 ASSERT(channel <= 1 && rank < 4);
1301 return channel * 512 * MiB + rank * 128 * MiB;
1302}
1303
Arthur Heymansf1287262017-12-25 18:30:01 +01001304
1305/* DDR3 Rank1 Address mirror
1306 * swap the following pins:
1307 * A3<->A4, A5<->A6, A7<->A8, BA0<->BA1 */
1308static u32 mirror_shift_bit(const u32 data, u8 bit)
1309{
1310 u32 temp0 = data, temp1 = data;
1311 temp0 &= 1 << bit;
1312 temp0 <<= 1;
1313 temp1 &= 1 << (bit + 1);
1314 temp1 >>= 1;
1315 return (data & ~(3 << bit)) | temp0 | temp1;
1316}
1317
Arthur Heymansb5170c32017-12-25 20:13:28 +01001318void send_jedec_cmd(const struct sysinfo *s, u8 r, u8 ch, u8 cmd, u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +10001319{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001320 u32 addr = test_address(ch, r);
Damien Zammit4b513a62015-08-20 00:37:05 +10001321 volatile u32 rubbish;
Arthur Heymansf1287262017-12-25 18:30:01 +01001322 u8 data8 = cmd;
1323 u32 data32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001324
Arthur Heymansf1287262017-12-25 18:30:01 +01001325 if (s->spd_type == DDR3 && (r & 1)
1326 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1327 data8 = (u8)mirror_shift_bit(data8, 4);
1328 }
1329
Felix Held432575c2018-07-29 18:09:30 +02001330 MCHBAR8_AND_OR(0x271, ~0x3e, data8);
1331 MCHBAR8_AND_OR(0x671, ~0x3e, data8);
Arthur Heymansf1287262017-12-25 18:30:01 +01001332 data32 = val;
1333 if (s->spd_type == DDR3 && (r & 1)
1334 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1335 data32 = mirror_shift_bit(data32, 3);
1336 data32 = mirror_shift_bit(data32, 5);
1337 data32 = mirror_shift_bit(data32, 7);
1338 }
1339 data32 <<= 3;
1340
1341 rubbish = read32((void *)((data32 | addr)));
Damien Zammit4b513a62015-08-20 00:37:05 +10001342 udelay(10);
Felix Held432575c2018-07-29 18:09:30 +02001343 MCHBAR8_AND_OR(0x271, ~0x3e, NORMALOP_CMD);
1344 MCHBAR8_AND_OR(0x671, ~0x3e, NORMALOP_CMD);
Damien Zammit4b513a62015-08-20 00:37:05 +10001345}
1346
1347static void jedec_ddr2(struct sysinfo *s)
1348{
1349 u8 i;
1350 u16 mrsval, ch, r, v;
1351
1352 u8 odt[16][4] = {
1353 {0x00, 0x00, 0x00, 0x00},
1354 {0x01, 0x00, 0x00, 0x00},
1355 {0x01, 0x01, 0x00, 0x00},
1356 {0x01, 0x00, 0x00, 0x00},
1357 {0x00, 0x00, 0x01, 0x00},
1358 {0x11, 0x00, 0x11, 0x00},
1359 {0x11, 0x11, 0x11, 0x00},
1360 {0x11, 0x00, 0x11, 0x00},
1361 {0x00, 0x00, 0x01, 0x01},
1362 {0x11, 0x00, 0x11, 0x11},
1363 {0x11, 0x11, 0x11, 0x11},
1364 {0x11, 0x00, 0x11, 0x11},
1365 {0x00, 0x00, 0x01, 0x00},
1366 {0x11, 0x00, 0x11, 0x00},
1367 {0x11, 0x11, 0x11, 0x00},
1368 {0x11, 0x00, 0x11, 0x00}
1369 };
1370
1371 u16 jedec[12][2] = {
1372 {NOP_CMD, 0x0},
1373 {PRECHARGE_CMD, 0x0},
1374 {EMRS2_CMD, 0x0},
1375 {EMRS3_CMD, 0x0},
1376 {EMRS1_CMD, 0x0},
1377 {MRS_CMD, 0x100}, // DLL Reset
1378 {PRECHARGE_CMD, 0x0},
1379 {CBR_CMD, 0x0},
1380 {CBR_CMD, 0x0},
1381 {MRS_CMD, 0x0}, // DLL out of reset
1382 {EMRS1_CMD, 0x380}, // OCD calib default
1383 {EMRS1_CMD, 0x0}
1384 };
1385
1386 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1387
1388 printk(BIOS_DEBUG, "MRS...\n");
1389
1390 udelay(200);
1391
1392 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1393 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1394 for (i = 0; i < 12; i++) {
1395 v = jedec[i][1];
1396 switch (jedec[i][0]) {
1397 case EMRS1_CMD:
1398 v |= (odt[s->dimm_config[ch]][r] << 2);
1399 break;
1400 case MRS_CMD:
1401 v |= mrsval;
1402 break;
1403 default:
1404 break;
1405 }
Arthur Heymansf1287262017-12-25 18:30:01 +01001406 send_jedec_cmd(s, r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001407 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001408 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001409 }
1410 }
1411 printk(BIOS_DEBUG, "MRS done\n");
1412}
1413
Arthur Heymansf1287262017-12-25 18:30:01 +01001414static void jedec_ddr3(struct sysinfo *s)
1415{
1416 int ch, r, dimmconfig, cmd, ddr3_freq;
1417
1418 u8 ddr3_emrs2_rtt_wr_config[16][4] = { /* [config][Rank] */
1419 {0, 0, 0, 0}, /* NC_NC */
1420 {0, 0, 0, 0}, /* x8ss_NC */
1421 {0, 0, 0, 0}, /* x8ds_NC */
1422 {0, 0, 0, 0}, /* x16ss_NC */
1423 {0, 0, 0, 0}, /* NC_x8ss */
1424 {2, 0, 2, 0}, /* x8ss_x8ss */
1425 {2, 2, 2, 0}, /* x8ds_x8ss */
1426 {2, 0, 2, 0}, /* x16ss_x8ss */
1427 {0, 0, 0, 0}, /* NC_x8ss */
1428 {2, 0, 2, 2}, /* x8ss_x8ds */
1429 {2, 2, 2, 2}, /* x8ds_x8ds */
1430 {2, 0, 2, 2}, /* x16ss_x8ds */
1431 {0, 0, 0, 0}, /* NC_x16ss */
1432 {2, 0, 2, 0}, /* x8ss_x16ss */
1433 {2, 2, 2, 0}, /* x8ds_x16ss */
1434 {2, 0, 2, 0}, /* x16ss_x16ss */
1435 };
1436
1437 printk(BIOS_DEBUG, "MRS...\n");
1438
1439 ddr3_freq = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1440 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1441 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1442 send_jedec_cmd(s, r, ch, NOP_CMD, 0);
1443 udelay(200);
1444 dimmconfig = s->dimm_config[ch];
1445 cmd = ddr3_freq << 3; /* actually twl - 5 which is same */
1446 cmd |= ddr3_emrs2_rtt_wr_config[dimmconfig][r] << 9;
1447 send_jedec_cmd(s, r, ch, EMRS2_CMD, cmd);
1448 send_jedec_cmd(s, r, ch, EMRS3_CMD, 0);
1449 cmd = ddr3_emrs1_rtt_nom_config[dimmconfig][r] << 2;
1450 /* Hardcode output drive strength to 34 Ohm / RZQ/7 (why??) */
1451 cmd |= (1 << 1);
1452 send_jedec_cmd(s, r, ch, EMRS1_CMD, cmd);
1453 /* Burst type interleaved, burst length 8, Reset DLL,
1454 * Precharge PD: DLL on */
1455 send_jedec_cmd(s, r, ch, MRS_CMD, (1 << 3) | (1 << 8)
1456 | (1 << 12) | ((s->selected_timings.CAS - 4) << 4)
1457 | ((s->selected_timings.tWR - 4) << 9));
1458 send_jedec_cmd(s, r, ch, ZQCAL_CMD, (1 << 10));
1459 }
1460 printk(BIOS_DEBUG, "MRS done\n");
1461}
1462
Arthur Heymansadc571a2017-09-25 09:40:54 +02001463static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001464{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001465 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001466 u16 medium, coarse_offset;
1467 u8 pi_tap;
1468 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001469
Arthur Heymansadc571a2017-09-25 09:40:54 +02001470 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1471 medium = 0;
1472 coarse_offset = 0;
1473 reg32 = MCHBAR32(0x400 * channel + 0x248);
1474 reg32 &= ~0xf0000;
1475 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1476 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001477
Arthur Heymans276049f2017-11-05 05:56:34 +01001478 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001479 medium |= s->rcven_t[channel].medium[lane]
1480 << (lane * 2);
1481 coarse_offset |=
1482 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1483 << (lane * 2);
1484
1485 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1486 pi_tap &= ~0x7f;
1487 pi_tap |= s->rcven_t[channel].tap[lane];
1488 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1489 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001490 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001491 MCHBAR16(0x400 * channel + 0x58c) = medium;
1492 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001493 }
1494}
1495
Arthur Heymansadc571a2017-09-25 09:40:54 +02001496static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001497{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001498 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001499 if (fast_boot)
1500 sdram_recover_receive_enable(s);
1501 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001502 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001503}
1504
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001505static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001506{
Arthur Heymans0602ce62018-05-26 14:44:42 +02001507 u8 map, i, ch, r, rankpop0, rankpop1, lastrank_ch1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001508 u32 c0dra = 0;
1509 u32 c1dra = 0;
1510 u32 c0drb = 0;
1511 u32 c1drb = 0;
1512 u32 dra;
1513 u32 dra0;
1514 u32 dra1;
1515 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001516 u32 dual_channel_size, single_channel_size, single_channel_offset;
1517 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001518 u8 dratab[2][2][2][4] = {
1519 {
1520 {
1521 {0xff, 0xff, 0xff, 0xff},
1522 {0xff, 0x00, 0x02, 0xff}
1523 },
1524 {
1525 {0xff, 0x01, 0xff, 0xff},
1526 {0xff, 0x03, 0xff, 0xff}
1527 }
1528 },
1529 {
1530 {
1531 {0xff, 0xff, 0xff, 0xff},
1532 {0xff, 0x04, 0x06, 0x08}
1533 },
1534 {
1535 {0xff, 0xff, 0xff, 0xff},
1536 {0x05, 0x07, 0x09, 0xff}
1537 }
1538 }
1539 };
1540
1541 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1542
1543 // DRA
1544 rankpop0 = 0;
1545 rankpop1 = 0;
1546 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001547 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1548 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001549 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001550 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001551 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001552
1553 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001554 [s->dimms[i].width]
1555 [s->dimms[i].cols-9]
1556 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001557 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001558 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001559 if (ch == 0) {
1560 c0dra |= dra << (r*8);
1561 rankpop0 |= 1 << r;
1562 } else {
1563 c1dra |= dra << (r*8);
1564 rankpop1 |= 1 << r;
1565 }
1566 }
1567 MCHBAR32(0x208) = c0dra;
1568 MCHBAR32(0x608) = c1dra;
1569
Felix Held432575c2018-07-29 18:09:30 +02001570 MCHBAR8_AND_OR(0x262, ~0xf0, (rankpop0 << 4) & 0xf0);
1571 MCHBAR8_AND_OR(0x662, ~0xf0, (rankpop1 << 4) & 0xf0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001572
Arthur Heymansb4a78042017-12-25 20:17:41 +01001573 if (s->spd_type == DDR3) {
1574 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1575 /* ZQCAL enable */
Felix Held432575c2018-07-29 18:09:30 +02001576 MCHBAR32_OR(0x269 + 0x400 * ch, 1 << 26);
Arthur Heymansb4a78042017-12-25 20:17:41 +01001577 }
1578 }
1579
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001580 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1581 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001582 MCHBAR8_OR(0x260, 1);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001583 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1584 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001585 MCHBAR8_OR(0x660, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001586
1587 // DRB
Arthur Heymans0602ce62018-05-26 14:44:42 +02001588 lastrank_ch1 = 0;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001589 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001590 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001591 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1592 dra0 = (c0dra >> (8*r)) & 0x7f;
1593 c0drb = (u16)(c0drb + drbtab[dra0]);
1594 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001595 MCHBAR16(0x200 + 2*r) = c0drb;
1596 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001597 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001598 lastrank_ch1 = r;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001599 dra1 = (c1dra >> (8*r)) & 0x7f;
1600 c1drb = (u16)(c1drb + drbtab[dra1]);
1601 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001602 MCHBAR16(0x600 + 2*r) = c1drb;
1603 }
1604 }
1605
1606 s->channel_capacity[0] = c0drb << 6;
1607 s->channel_capacity[1] = c1drb << 6;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001608
1609 /*
1610 * In stacked mode the last present rank on ch1 needs to have its
1611 * size doubled in c1drbx. All subsequent ranks need the same setting
1612 * according to: "Intel 4 Series Chipset Family Datasheet"
1613 */
1614 if (s->stacked_mode) {
1615 for (r = lastrank_ch1; r < 4; r++)
1616 MCHBAR16(0x600 + 2*r) = 2 * c1drb;
1617 }
1618
Damien Zammit4b513a62015-08-20 00:37:05 +10001619 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1620 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1621 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1622
Damien Zammit9fb08f52016-01-22 18:56:23 +11001623 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001624 size_ch0 = s->channel_capacity[0];
1625 size_ch1 = s->channel_capacity[1];
1626 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001627
Arthur Heymans0602ce62018-05-26 14:44:42 +02001628 if (s->stacked_mode) {
Felix Held432575c2018-07-29 18:09:30 +02001629 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001630 } else {
Felix Held432575c2018-07-29 18:09:30 +02001631 MCHBAR8_AND(0x111, ~STACKED_MEM);
1632 MCHBAR8_OR(0x111, 1 << 4);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001633 }
Damien Zammit9fb08f52016-01-22 18:56:23 +11001634
Arthur Heymans0602ce62018-05-26 14:44:42 +02001635 if (s->stacked_mode) {
1636 dual_channel_size = 0;
1637 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001638 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1639 } else {
1640 if (size_ch0 == 0) {
1641 /* ME needs ram on CH0 */
1642 size_me = 0;
1643 /* TOTEST: bailout? */
1644 } else {
1645 /* Set ME UMA size in MiB */
1646 MCHBAR16(0x100) = size_me;
1647 /* Set ME UMA Present bit */
Felix Held432575c2018-07-29 18:09:30 +02001648 MCHBAR32_OR(0x111, 1);
Arthur Heymans701da392017-12-16 22:56:19 +01001649 }
1650 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1651 }
Arthur Heymans0602ce62018-05-26 14:44:42 +02001652
Arthur Heymans701da392017-12-16 22:56:19 +01001653 MCHBAR16(0x104) = dual_channel_size;
1654 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1655 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001656
Damien Zammit4b513a62015-08-20 00:37:05 +10001657 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001658 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001659 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001660 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001661 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001662 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001663 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001664
Arthur Heymans701da392017-12-16 22:56:19 +01001665 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001666 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001667 /* Enable flex mode, we hardcode this everywhere */
1668 if (size_me == 0) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001669 if (!(s->stacked_mode && size_ch0 != 0 && size_ch1 != 0)) {
1670 map |= 0x04;
1671 if (size_ch0 <= size_ch1)
1672 map |= 0x01;
1673 }
Arthur Heymans701da392017-12-16 22:56:19 +01001674 } else {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001675 if (s->stacked_mode == 0 && size_ch0 - size_me < size_ch1)
Arthur Heymans701da392017-12-16 22:56:19 +01001676 map |= 0x04;
1677 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001678
Damien Zammit4b513a62015-08-20 00:37:05 +10001679 MCHBAR8(0x110) = map;
1680 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001681
Arthur Heymans701da392017-12-16 22:56:19 +01001682 /*
1683 * "108h[15:0] Single Channel Offset for Ch0"
1684 * This is the 'limit' of the part on CH0 that cannot be matched
1685 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1686 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1687 * channel size on ch0.
1688 */
Arthur Heymans0602ce62018-05-26 14:44:42 +02001689 if (s->stacked_mode && size_ch1 != 0) {
1690 single_channel_offset = 0;
1691 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001692 if (size_ch0 > size_ch1)
1693 single_channel_offset = dual_channel_size / 2
1694 + single_channel_size;
1695 else
1696 single_channel_offset = dual_channel_size / 2;
1697 } else {
1698 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
1699 single_channel_offset = dual_channel_size / 2
1700 + single_channel_size;
1701 else
1702 single_channel_offset = dual_channel_size / 2
1703 + size_me;
1704 }
1705
1706 MCHBAR16(0x108) = single_channel_offset;
1707 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001708}
1709
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001710static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001711{
Damien Zammitd63115d2016-01-22 19:11:44 +11001712 bool reclaim;
1713 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1714 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001715 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001716 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001717 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1718 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001719 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
Arthur Heymans16a70a42017-09-22 12:22:24 +02001720 u8 reg8;
Damien Zammit4b513a62015-08-20 00:37:05 +10001721
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001722 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001723 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1724 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymansd522db02018-08-06 15:50:54 +02001725 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
1726 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
1727 tsegsize = 2;
Damien Zammit523e90f2016-09-05 02:32:40 +10001728 mmiosize = 0x800; // 2GB MMIO
Arthur Heymans16a70a42017-09-22 12:22:24 +02001729 umasizem = gfxsize + gttsize + tsegsize;
1730 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001731 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001732 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001733
1734 reclaim = false;
1735 if ((tom - tolud) > 0x40)
1736 reclaim = true;
1737
1738 if (reclaim) {
1739 tolud = tolud & ~0x3f;
1740 tom = tom & ~0x3f;
1741 reclaimbase = MAX(0x1000, tom);
1742 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1743 }
1744
Damien Zammit4b513a62015-08-20 00:37:05 +10001745 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001746 if (reclaim)
1747 touud = reclaimlimit + 0x40;
1748
Damien Zammit4b513a62015-08-20 00:37:05 +10001749 gfxbase = tolud - gfxsize;
1750 gttbase = gfxbase - gttsize;
1751 tsegbase = gttbase - tsegsize;
1752
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001753 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1754 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001755 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001756 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001757 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001758 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001759 (u16)(reclaimlimit >> 6));
1760 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001761 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1762 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1763 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
Arthur Heymansd522db02018-08-06 15:50:54 +02001764 /* Enable and set tseg size to 2M */
Arthur Heymans16a70a42017-09-22 12:22:24 +02001765 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC);
1766 reg8 &= ~0x7;
Arthur Heymansd522db02018-08-06 15:50:54 +02001767 reg8 |= (1 << 1) | (1 << 0); /* 2M and TSEG_Enable */
Arthur Heymans16a70a42017-09-22 12:22:24 +02001768 pci_write_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC, reg8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001769 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001770}
1771
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001772static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001773{
1774 u8 ch, reg8;
Arthur Heymans7345a172018-05-26 15:08:06 +02001775 u32 reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001776
1777 MCHBAR32(0xfb0) = 0x1000d024;
1778 MCHBAR32(0xfb4) = 0xc842;
1779 MCHBAR32(0xfbc) = 0xf;
1780 MCHBAR32(0xfc4) = 0xfe22244;
1781 MCHBAR8(0x12f) = 0x5c;
Felix Held432575c2018-07-29 18:09:30 +02001782 MCHBAR8_OR(0xfb0, 1);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001783 if (s->selected_timings.mem_clk <= MEM_CLOCK_800MHz)
Felix Held432575c2018-07-29 18:09:30 +02001784 MCHBAR8_OR(0x12f, 0x2);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001785 else
Felix Held432575c2018-07-29 18:09:30 +02001786 MCHBAR8_AND(0x12f, ~0x2);
1787 MCHBAR8_AND_OR(0x6c0, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001788 MCHBAR32(0xfa8) = 0x30d400;
1789
1790 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02001791 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001792 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1793 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1794 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02001795 MCHBAR16_OR(0x400*ch + 0x272, 0x100);
1796 MCHBAR8_AND_OR(0x400*ch + 0x243, ~0x2, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001797 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1798 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1799 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1800 }
1801
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001802 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1803 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Felix Held3a2f9002018-07-29 18:51:22 +02001804 MCHBAR32_AND_OR(0xfa0, ~0x20002, 0x2 | (s->selected_timings.fsb_clk ==
1805 FSB_CLOCK_1333MHz ? 0x20000 : 0));
Arthur Heymans7345a172018-05-26 15:08:06 +02001806 reg32 = 0x219100c2;
1807 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz) {
1808 reg32 |= 1;
1809 if (s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
1810 reg32 &= ~0x10000;
1811 } else if (s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz) {
1812 reg32 &= ~0x10000;
1813 }
Felix Held432575c2018-07-29 18:09:30 +02001814 MCHBAR32_AND_OR(0xfa4, ~0x219100c3, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001815 reg32 = 0x44a00;
1816 switch (s->selected_timings.fsb_clk) {
1817 case FSB_CLOCK_1333MHz:
1818 reg32 |= 0x62;
1819 break;
1820 case FSB_CLOCK_1066MHz:
1821 reg32 |= 0x5a;
1822 break;
1823 default:
1824 case FSB_CLOCK_800MHz:
1825 reg32 |= 0x53;
1826 break;
1827 }
1828
1829 MCHBAR32(0x2c) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001830 MCHBAR32(0x30) = 0x1f5a86;
1831 MCHBAR32(0x34) = 0x1902810;
1832 MCHBAR32(0x38) = 0xf7000000;
Arthur Heymans7345a172018-05-26 15:08:06 +02001833 reg32 = 0x23014410;
1834 if (s->selected_timings.fsb_clk > FSB_CLOCK_800MHz)
1835 reg32 = (reg32 & ~0x2000000) | 0x44000000;
1836 MCHBAR32(0x3c) = reg32;
1837 reg32 = 0x8f038000;
1838 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz)
1839 reg32 &= ~0x4000000;
Felix Held432575c2018-07-29 18:09:30 +02001840 MCHBAR32_AND_OR(0x40, ~0x8f038000, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001841 reg32 = 0x00013001;
1842 if (s->selected_timings.fsb_clk < FSB_CLOCK_1333MHz)
1843 reg32 |= 0x20000;
1844 MCHBAR32(0x20) = reg32;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001845 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001846}
1847
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001848static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001849{
1850 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1851 u8 lane, ch;
1852 u8 twl = 0;
1853 u16 x264, x23c;
1854
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001855 if (s->spd_type == DDR2) {
1856 twl = s->selected_timings.CAS - 1;
1857 x264 = 0x78;
1858
1859 switch (s->selected_timings.mem_clk) {
1860 default:
1861 case MEM_CLOCK_667MHz:
1862 reg1 = 0x99;
1863 reg2 = 0x1048a9;
1864 clkgate = 0x230000;
1865 x23c = 0x7a89;
1866 break;
1867 case MEM_CLOCK_800MHz:
1868 if (s->selected_timings.CAS == 5) {
1869 reg1 = 0x19a;
1870 reg2 = 0x1048aa;
1871 } else {
1872 reg1 = 0x9a;
1873 reg2 = 0x2158aa;
Damien Zammit4b513a62015-08-20 00:37:05 +10001874 x264 = 0x89;
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001875 }
1876 clkgate = 0x280000;
1877 x23c = 0x7b89;
1878 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001879 }
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001880 reg3 = 0x232;
1881 reg4 = 0x2864;
1882 } else { /* DDR3 */
1883 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1884 int cas_idx = s->selected_timings.CAS - 5;
1885
1886 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
1887 reg1 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][0];
1888 reg2 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][1];
1889 reg3 = 0x764;
1890 reg4 = 0x78c8;
1891 x264 = ddr3_c2_x264[ddr3_idx][cas_idx];
1892 x23c = ddr3_c2_x23c[ddr3_idx][cas_idx];
1893 switch (s->selected_timings.mem_clk) {
1894 case MEM_CLOCK_800MHz:
1895 default:
1896 clkgate = 0x280000;
1897 break;
1898 case MEM_CLOCK_1066MHz:
1899 clkgate = 0x350000;
1900 break;
1901 case MEM_CLOCK_1333MHz:
1902 clkgate = 0xff0000;
1903 break;
1904 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001905 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001906
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001907 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001908 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001909 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001910 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001911 MCHBAR32(0x18) = 0xdf6437f7;
1912 MCHBAR32(0x1c) = 0x0;
Felix Held432575c2018-07-29 18:09:30 +02001913 MCHBAR32_AND_OR(0x24, ~0xe0000000, 0x60000000);
1914 MCHBAR32_AND_OR(0x44, ~0x1fef0000, 0x6b0000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001915 MCHBAR16(0x115) = (u16) reg1;
Felix Held432575c2018-07-29 18:09:30 +02001916 MCHBAR32_AND_OR(0x117, ~0xffffff, reg2);
Damien Zammit4b513a62015-08-20 00:37:05 +10001917 MCHBAR8(0x124) = 0x7;
Felix Held432575c2018-07-29 18:09:30 +02001918 // not sure if dummy reads are needed
1919 MCHBAR16_AND_OR(0x12a, 0, 0x80);
1920 MCHBAR8_AND_OR(0x12c, 0, 0xa0);
1921 MCHBAR16_AND(0x174, ~(1 << 15));
1922 MCHBAR16_AND_OR(0x188, ~0x1f00, 0x1f00);
1923 MCHBAR8_AND(0x18c, ~0x8);
1924 MCHBAR8_OR(0x192, 1);
1925 MCHBAR8_OR(0x193, 0xf);
1926 MCHBAR16_AND_OR(0x1b4, ~0x480, 0x80);
1927 MCHBAR16_AND_OR(0x210, ~0x1fff, 0x3f); // | clockgatingiii
1928 // non-aligned access: possible bug?
1929 MCHBAR32_AND_OR(0x6d1, ~0xff03ff, 0x100 | clkgate);
1930 MCHBAR8_AND_OR(0x212, ~0x7f, 0x7f);
1931 MCHBAR32_AND_OR(0x2c0, ~0xffff0, 0xcc5f0);
1932 MCHBAR8_AND_OR(0x2c4, ~0x70, 0x70);
1933 // non-aligned access: possible bug?
1934 MCHBAR32_AND_OR(0x2d1, ~0xffffff, 0xff2831); // | clockgatingi
Damien Zammit4b513a62015-08-20 00:37:05 +10001935 MCHBAR32(0x2d4) = 0x40453600;
1936 MCHBAR32(0x300) = 0xc0b0a08;
1937 MCHBAR32(0x304) = 0x6040201;
Felix Held432575c2018-07-29 18:09:30 +02001938 MCHBAR32_AND_OR(0x30c, ~0x43c0f, 0x41405);
Arthur Heymans7345a172018-05-26 15:08:06 +02001939 MCHBAR16(0x610) = reg3;
1940 MCHBAR16(0x612) = reg4;
Felix Held432575c2018-07-29 18:09:30 +02001941 MCHBAR32_AND_OR(0x62c, ~0xc000000, 0x4000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001942 MCHBAR32(0xae4) = 0;
Felix Held432575c2018-07-29 18:09:30 +02001943 MCHBAR32_AND_OR(0xc00, ~0xf0000, 0x10000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001944 MCHBAR32(0xf00) = 0x393a3b3c;
1945 MCHBAR32(0xf04) = 0x3d3e3f40;
1946 MCHBAR32(0xf08) = 0x393a3b3c;
1947 MCHBAR32(0xf0c) = 0x3d3e3f40;
Felix Held432575c2018-07-29 18:09:30 +02001948 MCHBAR32_AND(0xf18, ~0xfff00001);
Damien Zammit4b513a62015-08-20 00:37:05 +10001949 MCHBAR32(0xf48) = 0xfff0ffe0;
1950 MCHBAR32(0xf4c) = 0xffc0ff00;
1951 MCHBAR32(0xf50) = 0xfc00f000;
1952 MCHBAR32(0xf54) = 0xc0008000;
Felix Held432575c2018-07-29 18:09:30 +02001953 MCHBAR32_AND_OR(0xf6c, ~0xffff0000, 0xffff0000);
1954 MCHBAR32_AND(0xfac, ~0x80000000);
1955 MCHBAR32_AND(0xfb8, ~0xff000000);
1956 MCHBAR32_AND_OR(0xfbc, ~0x7f800, 0xf000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001957 MCHBAR32(0x1104) = 0x3003232;
1958 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001959 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001960 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001961 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001962 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001963 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1964 MCHBAR32(0x1114) = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001965 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001966 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001967 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001968
Damien Zammit4b513a62015-08-20 00:37:05 +10001969 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1970 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1971 MCHBAR16(0x400*ch + 0x23c) = x23c;
Felix Held432575c2018-07-29 18:09:30 +02001972 MCHBAR32_AND_OR(0x400*ch + 0x248, ~0x706033, 0x406033);
1973 MCHBAR32_AND_OR(0x400*ch + 0x260, ~(1 << 16), 1 << 16);
Damien Zammit4b513a62015-08-20 00:37:05 +10001974 MCHBAR8(0x400*ch + 0x264) = x264;
Felix Held432575c2018-07-29 18:09:30 +02001975 MCHBAR8_AND_OR(0x400*ch + 0x592, ~0x3f, 0x3c & x592);
1976 MCHBAR8_AND_OR(0x400*ch + 0x593, ~0x1f, 0x1e);
Damien Zammit4b513a62015-08-20 00:37:05 +10001977 }
1978
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001979 for (lane = 0; lane < 8; lane++)
Felix Held432575c2018-07-29 18:09:30 +02001980 MCHBAR8_AND(0x561 + (lane << 2), ~(1 << 3));
Damien Zammit4b513a62015-08-20 00:37:05 +10001981}
1982
Arthur Heymansb5170c32017-12-25 20:13:28 +01001983static void software_ddr3_reset(struct sysinfo *s)
1984{
1985 printk(BIOS_DEBUG, "Software initiated DDR3 reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02001986 MCHBAR8_OR(0x1a8, 0x02);
1987 MCHBAR8_AND(0x5da, ~0x80);
1988 MCHBAR8_AND(0x1a8, ~0x02);
1989 MCHBAR8_AND_OR(0x5da, ~0x03, 1);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001990 udelay(200);
Felix Held432575c2018-07-29 18:09:30 +02001991 MCHBAR8_AND(0x1a8, ~0x02);
1992 MCHBAR8_OR(0x5da, 0x80);
1993 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001994 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02001995 MCHBAR8_OR(0x5da, 0x03);
1996 MCHBAR8_AND(0x5da, ~0x03);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001997 /* After write leveling the dram needs to be reset and reinitialised */
1998 jedec_ddr3(s);
1999}
2000
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002001void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10002002{
2003 u8 ch;
2004 u8 r, bank;
2005 u32 reg32;
2006
Arthur Heymans97e13d82016-11-30 18:40:38 +01002007 if (s->boot_path != BOOT_PATH_WARM_RESET) {
2008 // Clear self refresh
2009 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
2010 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10002011
Arthur Heymans97e13d82016-11-30 18:40:38 +01002012 // Clear host clk gate reg
Felix Held432575c2018-07-29 18:09:30 +02002013 MCHBAR32_OR(0x1c, 0xffffffff);
Damien Zammit4b513a62015-08-20 00:37:05 +10002014
Arthur Heymans840c27e2017-05-15 10:21:37 +02002015 // Select type
2016 if (s->spd_type == DDR2)
Felix Held432575c2018-07-29 18:09:30 +02002017 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans840c27e2017-05-15 10:21:37 +02002018 else
Felix Held432575c2018-07-29 18:09:30 +02002019 MCHBAR8_OR(0x1a8, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002020
Arthur Heymans97e13d82016-11-30 18:40:38 +01002021 // Set freq
Felix Held432575c2018-07-29 18:09:30 +02002022 MCHBAR32_AND_OR(0xc00, ~0x70,
2023 (s->selected_timings.mem_clk << 4) | (1 << 10));
Damien Zammit4b513a62015-08-20 00:37:05 +10002024
Arthur Heymans97e13d82016-11-30 18:40:38 +01002025 // Overwrite freq if chipset rejects it
2026 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
2027 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
2028 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002029 }
2030
Damien Zammit4b513a62015-08-20 00:37:05 +10002031 // Program clock crossing
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002032 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002033 printk(BIOS_DEBUG, "Done clk crossing\n");
2034
Arthur Heymans97e13d82016-11-30 18:40:38 +01002035 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002036 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002037 printk(BIOS_DEBUG, "Done I/O clk\n");
2038 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002039
2040 // Grant to launch
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002041 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002042 printk(BIOS_DEBUG, "Done launch\n");
2043
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002044 // Program DRAM timings
2045 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002046 printk(BIOS_DEBUG, "Done timings\n");
2047
2048 // Program DLL
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002049 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01002050 if (!fast_boot)
2051 select_default_dq_dqs_settings(s);
2052 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002053
2054 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01002055 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002056 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002057 printk(BIOS_DEBUG, "RCOMP\n");
2058 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002059
2060 // ODT
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002061 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002062 printk(BIOS_DEBUG, "Done ODT\n");
2063
2064 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01002065 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Felix Held432575c2018-07-29 18:09:30 +02002066 while (MCHBAR8(0x130) & 1)
Arthur Heymans97e13d82016-11-30 18:40:38 +01002067 ;
2068 printk(BIOS_DEBUG, "Done RCOMP update\n");
2069 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002070
Arthur Heymans1994e4482017-11-04 07:52:23 +01002071 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10002072
2073 // IOBUFACT
2074 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
Felix Held432575c2018-07-29 18:09:30 +02002075 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2076 MCHBAR8_OR(0x5d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002077 }
2078 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002079 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Felix Held432575c2018-07-29 18:09:30 +02002080 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2081 MCHBAR8_OR(0x5d8, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002082 }
Felix Held432575c2018-07-29 18:09:30 +02002083 MCHBAR8_OR(0x9dd, 0x3f);
2084 MCHBAR8_OR(0x9d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002085 }
2086
Arthur Heymansb5170c32017-12-25 20:13:28 +01002087 /* DDR3 reset */
2088 if ((s->spd_type == DDR3) && (s->boot_path != BOOT_PATH_RESUME)) {
2089 printk(BIOS_DEBUG, "DDR3 Reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02002090 MCHBAR8_AND(0x1a8, ~0x2);
2091 MCHBAR8_OR(0x5da, 0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002092 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02002093 MCHBAR8_AND(0x1a8, ~0x2);
2094 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002095 udelay(500);
2096 }
2097
Damien Zammit4b513a62015-08-20 00:37:05 +10002098 // Pre jedec
Felix Held432575c2018-07-29 18:09:30 +02002099 MCHBAR8_OR(0x40, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002100 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002101 MCHBAR32_OR(0x400*ch + 0x260, 1 << 27);
Damien Zammit4b513a62015-08-20 00:37:05 +10002102 }
Felix Held432575c2018-07-29 18:09:30 +02002103 MCHBAR16_OR(0x212, 0xf000);
2104 MCHBAR16_OR(0x212, 0xf00);
Damien Zammit4b513a62015-08-20 00:37:05 +10002105 printk(BIOS_DEBUG, "Done pre-jedec\n");
2106
2107 // JEDEC reset
Arthur Heymansf1287262017-12-25 18:30:01 +01002108 if (s->boot_path != BOOT_PATH_RESUME) {
2109 if (s->spd_type == DDR2)
2110 jedec_ddr2(s);
2111 else /* DDR3 */
2112 jedec_ddr3(s);
2113 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002114
2115 printk(BIOS_DEBUG, "Done jedec steps\n");
2116
Arthur Heymansb5170c32017-12-25 20:13:28 +01002117 if (s->spd_type == DDR3) {
2118 if (!fast_boot)
2119 search_write_leveling(s);
2120 if (s->boot_path == BOOT_PATH_NORMAL)
2121 software_ddr3_reset(s);
2122 }
2123
Damien Zammit4b513a62015-08-20 00:37:05 +10002124 // After JEDEC reset
Felix Held432575c2018-07-29 18:09:30 +02002125 MCHBAR8_AND(0x40, ~0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002126 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans0d284952017-05-25 19:55:52 +02002127 reg32 = (2 << 18);
2128 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2129 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][0]
2130 << 13;
2131 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
2132 s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz &&
2133 ch == 1) {
2134 reg32 |= (post_jedec_tab[s->selected_timings.fsb_clk]
2135 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2136 - 1) << 8;
2137 } else {
2138 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2139 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2140 << 8;
2141 }
Felix Held432575c2018-07-29 18:09:30 +02002142 MCHBAR32_AND_OR(0x400*ch + 0x274, ~0xfff00, reg32);
2143 MCHBAR8_AND(0x400*ch + 0x274, ~0x80);
2144 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002145 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2146 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2147 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02002148 MCHBAR8_OR(0x400*ch + 0x271, 0xe);
Damien Zammit4b513a62015-08-20 00:37:05 +10002149 }
Felix Held432575c2018-07-29 18:09:30 +02002150 MCHBAR8_OR(0x2c4, 0x8);
2151 MCHBAR8_OR(0x2c3, 0x40);
2152 MCHBAR8_OR(0x2c4, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002153
2154 printk(BIOS_DEBUG, "Done post-jedec\n");
2155
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002156 // Set DDR init complete
Damien Zammit4b513a62015-08-20 00:37:05 +10002157 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002158 MCHBAR32_OR(0x400*ch + 0x268, 0xc0000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10002159 }
2160
2161 // Receive enable
Arthur Heymansadc571a2017-09-25 09:40:54 +02002162 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10002163 printk(BIOS_DEBUG, "Done rcven\n");
2164
2165 // Finish rcven
2166 FOR_EACH_CHANNEL(ch) {
Felix Held432575c2018-07-29 18:09:30 +02002167 MCHBAR8_AND(0x400*ch + 0x5d8, ~0xe);
2168 MCHBAR8_OR(0x400*ch + 0x5d8, 0x2);
2169 MCHBAR8_OR(0x400*ch + 0x5d8, 0x4);
2170 MCHBAR8_OR(0x400*ch + 0x5d8, 0x8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002171 }
Felix Held432575c2018-07-29 18:09:30 +02002172 MCHBAR8_OR(0x5dc, 0x80);
2173 MCHBAR8_AND(0x5dc, ~0x80);
2174 MCHBAR8_OR(0x5dc, 0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +10002175
2176 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01002177 if (s->boot_path == BOOT_PATH_NORMAL) {
2178 volatile u32 data;
2179 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2180 for (bank = 0; bank < 4; bank++) {
Arthur Heymans1994e4482017-11-04 07:52:23 +01002181 reg32 = test_address(ch, r) |
Arthur Heymans97e13d82016-11-30 18:40:38 +01002182 (bank << 12);
2183 write32((u32 *)reg32, 0xffffffff);
2184 data = read32((u32 *)reg32);
2185 printk(BIOS_DEBUG, "Wrote ones,");
2186 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2187 reg32, data);
2188 write32((u32 *)reg32, 0x00000000);
2189 data = read32((u32 *)reg32);
2190 printk(BIOS_DEBUG, "Wrote zeros,");
2191 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2192 reg32, data);
2193 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002194 }
2195 }
2196 printk(BIOS_DEBUG, "Done dummy reads\n");
2197
2198 // XXX tRD
2199
Arthur Heymans95c48cb2017-11-04 08:07:06 +01002200 if (!fast_boot) {
2201 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
2202 if(do_write_training(s))
2203 die("DQ write training failed!");
2204 }
2205 if (do_read_training(s))
2206 die("DQS read training failed!");
2207 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002208
2209 // DRADRB
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002210 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002211 printk(BIOS_DEBUG, "Done DRADRB\n");
2212
2213 // Memory map
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002214 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002215 printk(BIOS_DEBUG, "Done memory map\n");
2216
2217 // Enhanced mode
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002218 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002219 printk(BIOS_DEBUG, "Done enhanced mode\n");
2220
2221 // Periodic RCOMP
Felix Held432575c2018-07-29 18:09:30 +02002222 MCHBAR16_AND_OR(0x160, ~0xfff, 0x999);
2223 MCHBAR16_OR(0x1b4, 0x3000);
2224 MCHBAR8_OR(0x130, 0x82);
Damien Zammit4b513a62015-08-20 00:37:05 +10002225 printk(BIOS_DEBUG, "Done PRCOMP\n");
2226
2227 // Power settings
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002228 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002229 printk(BIOS_DEBUG, "Done power settings\n");
2230
2231 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01002232 /*
2233 * FIXME: This locks some registers like bit1 of GGC
2234 * and is only needed in case of ME being used.
2235 */
2236 if (ME_UMA_SIZEMB != 0) {
2237 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2238 || RANK_IS_POPULATED(s->dimms, 1, 0))
Felix Held432575c2018-07-29 18:09:30 +02002239 MCHBAR8_OR(0xa2f, 1 << 0);
Arthur Heymansddc88282017-02-27 16:27:21 +01002240 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2241 || RANK_IS_POPULATED(s->dimms, 1, 1))
Felix Held432575c2018-07-29 18:09:30 +02002242 MCHBAR8_OR(0xa2f, 1 << 1);
2243 MCHBAR32_OR(0xa30, 1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002244 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002245
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002246 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002247}