blob: 9c13fc1995960a8282d534f3d400cf6d5b3ae377 [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
25#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020026#else
27#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010028#endif
Martin Rothcbe38922016-01-05 19:40:41 -070029#include "iomap.h"
30#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100031
Damien Zammit9fb08f52016-01-22 18:56:23 +110032#define ME_UMA_SIZEMB 0
33
Damien Zammit4b513a62015-08-20 00:37:05 +100034static u32 fsb2mhz(u32 speed)
35{
36 return (speed * 267) + 800;
37}
38
39static u32 ddr2mhz(u32 speed)
40{
41 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
42
43 if (speed >= ARRAY_SIZE(mhz))
44 return 0;
45
46 return mhz[speed];
47}
48
Damien Zammitd63115d2016-01-22 19:11:44 +110049/* Find MSB bitfield location using bit scan reverse instruction */
50static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100051{
Damien Zammitd63115d2016-01-22 19:11:44 +110052 u32 pos;
53
54 if (val == 0) {
55 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
56 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100057 }
Damien Zammitd63115d2016-01-22 19:11:44 +110058
59 asm ("bsrl %1, %0"
Arthur Heymans70a1dda2017-03-09 01:58:24 +010060 : "=r"(pos)
61 : "r"(val)
Damien Zammitd63115d2016-01-22 19:11:44 +110062 );
63
64 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100065}
66
67static void sdram_detect_smallest_params2(struct sysinfo *s)
68{
69 u16 mult[6] = {
70 5000, // 400
71 3750, // 533
72 3000, // 667
73 2500, // 800
74 1875, // 1066
75 1500, // 1333
76 };
77
78 u8 i;
79 u32 tmp;
80 u32 maxtras = 0;
81 u32 maxtrp = 0;
82 u32 maxtrcd = 0;
83 u32 maxtwr = 0;
84 u32 maxtrfc = 0;
85 u32 maxtwtr = 0;
86 u32 maxtrrd = 0;
87 u32 maxtrtp = 0;
88
89 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
90 maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000);
91 maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2);
92 maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2);
93 maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2);
94 maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 +
95 (s->dimms[i].spd_data[40] & 0xf));
96 maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2);
97 maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2);
98 maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2);
99 }
100 for (i = 9; i < 24; i++) {
101 tmp = mult[s->selected_timings.mem_clk] * i;
102 if (tmp >= maxtras) {
103 s->selected_timings.tRAS = i;
104 break;
105 }
106 }
107 for (i = 3; i < 10; i++) {
108 tmp = mult[s->selected_timings.mem_clk] * i;
109 if (tmp >= maxtrp) {
110 s->selected_timings.tRP = i;
111 break;
112 }
113 }
114 for (i = 3; i < 10; i++) {
115 tmp = mult[s->selected_timings.mem_clk] * i;
116 if (tmp >= maxtrcd) {
117 s->selected_timings.tRCD = i;
118 break;
119 }
120 }
121 for (i = 3; i < 15; i++) {
122 tmp = mult[s->selected_timings.mem_clk] * i;
123 if (tmp >= maxtwr) {
124 s->selected_timings.tWR = i;
125 break;
126 }
127 }
128 for (i = 15; i < 78; i++) {
129 tmp = mult[s->selected_timings.mem_clk] * i;
130 if (tmp >= maxtrfc) {
131 s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15;
132 break;
133 }
134 }
135 for (i = 4; i < 15; i++) {
136 tmp = mult[s->selected_timings.mem_clk] * i;
137 if (tmp >= maxtwtr) {
138 s->selected_timings.tWTR = i;
139 break;
140 }
141 }
142 for (i = 2; i < 15; i++) {
143 tmp = mult[s->selected_timings.mem_clk] * i;
144 if (tmp >= maxtrrd) {
145 s->selected_timings.tRRD = i;
146 break;
147 }
148 }
149 for (i = 4; i < 15; i++) {
150 tmp = mult[s->selected_timings.mem_clk] * i;
151 if (tmp >= maxtrtp) {
152 s->selected_timings.tRTP = i;
153 break;
154 }
155 }
156
157 s->selected_timings.fsb_clk = s->max_fsb;
158
159 printk(BIOS_DEBUG, "Selected timings:\n");
160 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk));
161 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk));
162
163 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
164 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
165 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
166 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
167 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
168 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
169 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
170 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
171 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
172}
173
174static void clkcross_ddr2(struct sysinfo *s)
175{
176 u8 i, j;
177 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
178
Damien Zammit4b513a62015-08-20 00:37:05 +1000179 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +0200180 /* MEMCLK 400 N/A */
181 {{}, {}, {} },
182 /* MEMCLK 533 N/A */
183 {{}, {}, {} },
184 /* MEMCLK 667
185 * FSB 800 */
186 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
187 0x20010208, 0x04080000, 0x10010002, 0x00000000,
188 0x00000000, 0x02000000, 0x04000100, 0x08000000,
189 0x10200204},
190 /* FSB 1067 */
191 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
192 0x80020410, 0x02040008, 0x10000100, 0x00000000,
193 0x00000000, 0x04000000, 0x08000102, 0x20000000,
194 0x40010208},
195 /* FSB 1333 */
196 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
197 0x08020000, 0x00000000, 0x00020001, 0x00000000,
198 0x00000000, 0x00000000, 0x08010204, 0x00000000,
199 0x04010000} },
200 /* MEMCLK 800
201 * FSB 800 */
202 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
203 0x08010204, 0x00000000, 0x08010204, 0x0000000,
204 0x00000000, 0x00000000, 0x00020001, 0x0000000,
205 0x04080102},
206 /* FSB 1067 */
207 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
208 0x08010200, 0x00000000, 0x04000102, 0x00000000,
209 0x00000000, 0x00000000, 0x00020001, 0x00000000,
210 0x02040801},
211 /* FSB 1333 */
212 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
213 0x10020400, 0x02000000, 0x00040100, 0x00000000,
214 0x00000000, 0x04080000, 0x00100102, 0x00000000,
215 0x08100200} },
216 /* MEMCLK 1067 */
217 {{},
218 /* FSB 1067 */
219 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
220 0x04080102, 0x00000000, 0x08010204, 0x00000000,
221 0x00000000, 0x00000000, 0x00020001, 0x00000000,
222 0x02040801},
223 /* FSB 1333 */
224 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
225 0x08010204, 0x04000000, 0x00080102, 0x00000000,
226 0x00000000, 0x02000408, 0x00100001, 0x00000000,
227 0x04080102} },
228 /* MEMCLK 1333 */
229 {{}, {},
230 /* FSB 1333 */
231 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
232 0x04080102, 0x00000000, 0x04080102, 0x00000000,
233 0x00000000, 0x00000000, 0x00000000, 0x00000000,
234 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000235 };
236
237 i = (u8)s->selected_timings.mem_clk;
238 j = (u8)s->selected_timings.fsb_clk;
239
240 MCHBAR32(0xc04) = clkxtab[i][j][0];
241 MCHBAR32(0xc50) = clkxtab[i][j][1];
242 MCHBAR32(0xc54) = clkxtab[i][j][2];
243 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
244 MCHBAR32(0x6d8) = clkxtab[i][j][3];
245 MCHBAR32(0x6e0) = clkxtab[i][j][3];
246 MCHBAR32(0x6dc) = clkxtab[i][j][4];
247 MCHBAR32(0x6e4) = clkxtab[i][j][4];
248 MCHBAR32(0x6e8) = clkxtab[i][j][5];
249 MCHBAR32(0x6f0) = clkxtab[i][j][5];
250 MCHBAR32(0x6ec) = clkxtab[i][j][6];
251 MCHBAR32(0x6f4) = clkxtab[i][j][6];
252 MCHBAR32(0x6f8) = clkxtab[i][j][7];
253 MCHBAR32(0x6fc) = clkxtab[i][j][8];
254 MCHBAR32(0x708) = clkxtab[i][j][11];
255 MCHBAR32(0x70c) = clkxtab[i][j][12];
256}
257
Damien Zammit4b513a62015-08-20 00:37:05 +1000258static void setioclk_ddr2(struct sysinfo *s)
259{
260 MCHBAR32(0x1bc) = 0x08060402;
261 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
262 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
263 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
264 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
265 switch (s->selected_timings.mem_clk) {
266 default:
267 case MEM_CLOCK_800MHz:
268 case MEM_CLOCK_1066MHz:
269 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
270 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
271 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
272 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
273 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
274 break;
275 case MEM_CLOCK_667MHz:
276 case MEM_CLOCK_1333MHz:
277 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
278 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
279 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
280 break;
281 }
282 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
283 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
284}
285
286static void launch_ddr2(struct sysinfo *s)
287{
288 u8 i;
289 u32 launch1 = 0x58001117;
290 u32 launch2 = 0;
291 u32 launch3 = 0;
292
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100293 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000294 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100295 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000296 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100297 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000298 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000299
300 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
301 MCHBAR32(0x400*i + 0x220) = launch1;
302 MCHBAR32(0x400*i + 0x224) = launch2;
303 MCHBAR32(0x400*i + 0x21c) = launch3;
304 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
305 }
306
307 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
308 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
309 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
310}
311
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200312static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000313{
314 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200315 (setting->clk_delay << 14) |
316 (setting->db_sel << 6) |
317 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000318 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200319 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000320 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200321 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000322}
323
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200324static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000325{
326 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200327 (setting->clk_delay << 16) |
328 (setting->db_sel << 7) |
329 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000330 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200331 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000332 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200333 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000334}
335
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200336static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000337{
338 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200339 (setting->clk_delay << 24) |
340 (setting->db_sel << 20) |
341 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000342 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200343 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000344 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200345 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000346}
347
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200348static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000349{
350 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200351 (setting->clk_delay << 27) |
352 (setting->db_sel << 22) |
353 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000354 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200355 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000356 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200357 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000358}
359
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200360static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000361{
362 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200363 (setting->clk_delay << 14) |
364 (setting->db_sel << 12) |
365 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000366 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200367 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000368 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200369 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000370}
371
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200372static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000373{
374 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200375 (setting->clk_delay << 10) |
376 (setting->db_sel << 8) |
377 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000378 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200379 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000380 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200381 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000382}
383
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200384static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000385{
386 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200387 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000388 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200389 (setting->db_sel << 5) |
390 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000391 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200392 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000393 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200394 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000395}
396
Arthur Heymans3876f242017-06-09 22:55:22 +0200397/**
398 * All finer DQ and DQS DLL settings are set to the same value
399 * for each rank in a channel, while coarse is common.
400 */
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200401static void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000402{
Arthur Heymans3876f242017-06-09 22:55:22 +0200403 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000404
Arthur Heymans3876f242017-06-09 22:55:22 +0200405 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
406 & ~(1 << (lane * 4 + 1)))
407 | (setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000408
Arthur Heymans3876f242017-06-09 22:55:22 +0200409 for (rank = 0; rank < 4; rank++) {
410 MCHBAR32(0x400 * ch + 0x5b4 + rank * 4) =
411 (MCHBAR32(0x400 * ch + 0x5b4 + rank * 4)
412 & ~(0x201 << lane))
413 | (setting->db_en << (9 + lane))
414 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000415
Arthur Heymans3876f242017-06-09 22:55:22 +0200416 MCHBAR32(0x400*ch + 0x5c8 + rank * 4) =
417 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
418 & ~(0x3 << (16 + lane * 2)))
419 | (setting->clk_delay << (16+lane * 2));
420
421 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
422 (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x7f)
423 | (setting->pi << 4)
424 | setting->tap;
425 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000426}
427
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200428static void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000429{
Arthur Heymans3876f242017-06-09 22:55:22 +0200430 int rank;
431 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
432 & ~(1 << (lane * 4)))
433 | (setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000434
Arthur Heymans3876f242017-06-09 22:55:22 +0200435 for (rank = 0; rank < 4; rank++) {
436 MCHBAR32(0x400 * ch + 0x5a4 + rank * 4) =
437 (MCHBAR32(0x400 * ch + 0x5a4 + rank * 4)
438 & ~(0x201 << lane))
439 | (setting->db_en << (9 + lane))
440 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000441
Arthur Heymans3876f242017-06-09 22:55:22 +0200442 MCHBAR32(0x400 * ch + 0x5c8 + rank * 4) =
443 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
444 & ~(0x3 << (lane * 2)))
445 | (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000446
Arthur Heymans3876f242017-06-09 22:55:22 +0200447 MCHBAR8(0x400*ch + 0x500 + lane * 4 + rank) =
448 (MCHBAR8(0x400 * ch + 0x500 + lane * 4 + rank) & ~0x7f)
449 | (setting->pi << 4)
450 | setting->tap;
451 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000452}
453
454static void timings_ddr2(struct sysinfo *s)
455{
456 u8 i;
457 u8 twl, ta1, ta2, ta3, ta4;
458 u8 reg8;
459 u8 flag1 = 0;
460 u8 flag2 = 0;
461 u16 reg16;
462 u32 reg32;
463 u16 ddr, fsb;
464 u8 trpmod = 0;
465 u8 bankmod = 1;
466 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100467 u8 adjusted_cas;
468
469 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000470
471 u16 fsb2ps[3] = {
472 5000, // 800
473 3750, // 1067
474 3000 // 1333
475 };
476
477 u16 ddr2ps[6] = {
478 5000, // 400
479 3750, // 533
480 3000, // 667
481 2500, // 800
482 1875, // 1067
483 1500 // 1333
484 };
485
486 u16 lut1[6] = {
487 0,
488 0,
489 2600,
490 3120,
491 4171,
492 5200
493 };
494
495 ta1 = 6;
496 ta2 = 6;
497 ta3 = 5;
498 ta4 = 8;
499
500 twl = s->selected_timings.CAS - 1;
501
502 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100503 if (s->dimms[i].banks == 1) {
504 /* 8 banks */
Damien Zammit4b513a62015-08-20 00:37:05 +1000505 trpmod = 1;
506 bankmod = 0;
507 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100508 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000509 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000510 }
511
512 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100513 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000514 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100515 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
516 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000517 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100518 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000519 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100520 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000521
522 reg16 = (s->selected_timings.tRAS << 11) |
523 ((twl + 4 + s->selected_timings.tWR) << 6) |
524 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
525 MCHBAR16(0x400*i + 0x250) = reg16;
526
527 reg32 = (bankmod << 21) |
528 (s->selected_timings.tRRD << 17) |
529 (s->selected_timings.tRP << 13) |
530 ((s->selected_timings.tRP + trpmod) << 9) |
531 s->selected_timings.tRFC;
532 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
533 if (bankmod) {
534 switch (s->selected_timings.mem_clk) {
535 default:
536 case MEM_CLOCK_667MHz:
537 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100538 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000539 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100540 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000541 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000542 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100543 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000544 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100545 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000546 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000547 }
548 break;
549 case MEM_CLOCK_800MHz:
550 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100551 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000552 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100553 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000554 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000555 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100556 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000557 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100558 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000559 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000560 }
561 break;
562 }
563 }
564 MCHBAR32(0x400*i + 0x252) = reg32;
565
566 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
567 (0x4 << 8) | (ta2 << 4) | ta4;
568
569 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
570 ((twl + 4 + s->selected_timings.tWTR) << 12) |
571 (ta3 << 8) | (4 << 4) | ta1;
572
573 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
574 s->selected_timings.tRFC;
575
576 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
577 MCHBAR8(0x400*i + 0x264) = 0xff;
578 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
579 s->selected_timings.tRAS;
580 MCHBAR16(0x400*i + 0x244) = 0x2310;
581
582 switch (s->selected_timings.mem_clk) {
583 case MEM_CLOCK_667MHz:
584 reg8 = 0;
585 break;
586 default:
587 reg8 = 1;
588 break;
589 }
590
591 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
592 (reg8 << 2) | 1;
593
594 fsb = fsb2ps[s->selected_timings.fsb_clk];
595 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100596 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000597 reg32 = (u32)((reg32 / fsb) << 8);
598 reg32 |= 0x0e000000;
599 if ((fsb2mhz(s->selected_timings.fsb_clk) /
600 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
601 reg32 |= 1 << 24;
602 }
603 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
604 reg32;
605
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100606 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000607 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100608
609 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000610 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100611
Damien Zammit4b513a62015-08-20 00:37:05 +1000612 reg16 = (u8)(twl - 1 - flag1 - flag2);
613 reg16 |= reg16 << 4;
614 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100615 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000616 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000617 }
618 reg16 |= flag1 << 8;
619 reg16 |= flag2 << 9;
620 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
621 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
622 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
623 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
624 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
625 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
626 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
627
628 reg16 = 0;
629 switch (s->selected_timings.mem_clk) {
630 default:
631 case MEM_CLOCK_667MHz:
632 reg16 = 0x99;
633 break;
634 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100635 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000636 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100637 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000638 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000639 break;
640 }
641 reg16 &= 0x7;
642 reg16 += twl + 9;
643 reg16 <<= 10;
644 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
645 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
646 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
647
648 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
649 reg16 += 2 << 12;
650 reg16 |= (0x15 << 6) | 0x1f;
651 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
652
653 reg32 = (1 << 25) | (6 << 27);
654 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
655 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
656 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
657 } // END EACH POPULATED CHANNEL
658
659 reg16 = 0x1f << 5;
660 reg16 |= 0xe << 10;
661 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
662 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
663 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
664 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
665 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
666 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
667 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
668 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
669 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
670 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
671 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100672 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000673 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
674 MCHBAR8(0x12f) = 0x4c;
675 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
676 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
677 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
678}
679
680static void dll_ddr2(struct sysinfo *s)
681{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200682 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000683 u16 reg16 = 0;
684 u32 reg32 = 0;
685 u8 lane;
686
687 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
688 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
689 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
690 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
691 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
692 switch (s->selected_timings.mem_clk) {
693 default:
694 case MEM_CLOCK_667MHz:
695 reg16 = (0xa << 9) | 0xa;
696 break;
697 case MEM_CLOCK_800MHz:
698 reg16 = (0x9 << 9) | 0x9;
699 break;
700 }
701 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
702 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
703 udelay(1);
704 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
705
706 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
707
708 udelay(1);
709 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
710 udelay(1); // 533ns
711 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
712 udelay(1);
713 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
714 udelay(1);
715 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
716 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
717 udelay(1); // 533ns
718 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
719 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
720 udelay(1); // 533ns
721
722 // ME related
723 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
724
725 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
726 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
727
728 FOR_EACH_CHANNEL(i) {
729 reg16 = 0;
730 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
731
732 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100733 FOR_EACH_RANK_IN_CHANNEL(r) {
734 if (!RANK_IS_POPULATED(s->dimms, i, r))
735 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000736 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100737
Damien Zammit4b513a62015-08-20 00:37:05 +1000738 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
739 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
740
741 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
742 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
743 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200744 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000745 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
746 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200747 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000748 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
749 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200750 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000751 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
752 reg8 = 0;
753 } else {
754 die("Unhandled case\n");
755 }
756
Martin Roth128c1042016-11-18 09:29:03 -0700757 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000758
759 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
760 ((u32)(reg8 << 24));
761 } // END EACH CHANNEL
762
763 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
764 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
765
766 // Update DLL timing
767 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
768 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
769 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
770
Arthur Heymans3876f242017-06-09 22:55:22 +0200771 static const struct dll_setting dll_setting_667[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000772 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100773 {13, 0, 1, 0, 0},
774 {4, 1, 0, 0, 0},
775 {13, 0, 1, 0, 0},
776 {4, 5, 0, 0, 0},
777 {4, 1, 0, 0, 0},
778 {4, 1, 0, 0, 0},
779 {4, 1, 0, 0, 0},
780 {1, 5, 1, 1, 1},
781 {1, 6, 1, 1, 1},
782 {2, 0, 1, 1, 1},
783 {2, 1, 1, 1, 1},
784 {2, 1, 1, 1, 1},
785 {14, 6, 1, 0, 0},
786 {14, 3, 1, 0, 0},
787 {14, 0, 1, 0, 0},
788 {9, 0, 0, 0, 1},
789 {9, 1, 0, 0, 1},
790 {9, 2, 0, 0, 1},
791 {9, 2, 0, 0, 1},
792 {9, 1, 0, 0, 1},
793 {6, 4, 0, 0, 1},
794 {6, 2, 0, 0, 1},
795 {5, 4, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000796 };
797
Arthur Heymans3876f242017-06-09 22:55:22 +0200798 static const struct dll_setting dll_setting_800[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000799 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100800 {11, 5, 1, 0, 0},
801 {0, 5, 1, 1, 0},
802 {11, 5, 1, 0, 0},
803 {1, 4, 1, 1, 0},
804 {0, 5, 1, 1, 0},
805 {0, 5, 1, 1, 0},
806 {0, 5, 1, 1, 0},
807 {2, 5, 1, 1, 1},
808 {2, 6, 1, 1, 1},
809 {3, 0, 1, 1, 1},
810 {3, 0, 1, 1, 1},
811 {3, 3, 1, 1, 1},
812 {2, 0, 1, 1, 1},
813 {1, 3, 1, 1, 1},
814 {0, 3, 1, 1, 1},
815 {9, 3, 0, 0, 1},
816 {9, 4, 0, 0, 1},
817 {9, 5, 0, 0, 1},
818 {9, 6, 0, 0, 1},
819 {10, 0, 0, 0, 1},
820 {8, 1, 0, 0, 1},
821 {7, 5, 0, 0, 1},
822 {6, 2, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000823 };
824
825 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
826 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
827 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
828 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
829 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
830 }
831
832 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
833 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200834 clkset0(i, &dll_setting_667[CLKSET0]);
835 clkset1(i, &dll_setting_667[CLKSET1]);
836 ctrlset0(i, &dll_setting_667[CTRL0]);
837 ctrlset1(i, &dll_setting_667[CTRL1]);
838 ctrlset2(i, &dll_setting_667[CTRL2]);
839 ctrlset3(i, &dll_setting_667[CTRL3]);
840 cmdset(i, &dll_setting_667[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000841 } else {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200842 clkset0(i, &dll_setting_800[CLKSET0]);
843 clkset1(i, &dll_setting_800[CLKSET1]);
844 ctrlset0(i, &dll_setting_800[CTRL0]);
845 ctrlset1(i, &dll_setting_800[CTRL1]);
846 ctrlset2(i, &dll_setting_800[CTRL2]);
847 ctrlset3(i, &dll_setting_800[CTRL3]);
848 cmdset(i, &dll_setting_800[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000849 }
850 }
851
852 // XXX if not async mode
853 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
854 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
855 j = 0;
856 for (i = 0; i < 16; i++) {
857 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
858 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100859 while (MCHBAR8(0x180) & 0x10)
860 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000861 if (MCHBAR32(0x184) == 0xffffffff) {
862 j++;
863 if (j >= 2)
864 break;
865
866 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
867 j = 2;
868 break;
869 }
870 } else {
871 j = 0;
872 }
873 }
874 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
875 j = 0;
876 i++;
877 for (; i < 16; i++) {
878 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
879 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100880 while (MCHBAR8(0x180) & 0x10)
881 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000882 if (MCHBAR32(0x184) == 0) {
883 i++;
884 break;
885 }
886 }
887 for (; i < 16; i++) {
888 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
889 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100890 while (MCHBAR8(0x180) & 0x10)
891 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000892 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100893 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000894 if (j >= 2)
895 break;
896 } else {
897 j = 0;
898 }
899 }
900 if (j < 2) {
901 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
902 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100903 while (MCHBAR8(0x180) & 0x10)
904 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000905 j = 2;
906 }
907 }
908
909 if (j < 2) {
910 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
911 async = 1;
912 }
913
914 clk = 0x1a;
915 if (async != 1) {
916 reg8 = MCHBAR8(0x188) & 0x1e;
917 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100918 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000919 clk = 0x10;
920 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
921 clk = 0x10;
922 } else {
923 clk = 0x1a;
924 }
925 }
926 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
927
928 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
929 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
930 i = MCHBAR8(0x180) & 0xf;
931 i = (i + 10) % 14;
932 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
933 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100934 while (MCHBAR8(0x180) & 0x10)
935 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000936 }
937
938 reg8 = MCHBAR8(0x188) & ~1;
939 MCHBAR8(0x188) = reg8;
940 reg8 &= ~0x3e;
941 reg8 |= clk;
942 MCHBAR8(0x188) = reg8;
943 reg8 |= 1;
944 MCHBAR8(0x188) = reg8;
945
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100946 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000947 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000948
949 // Program DQ/DQS dll settings
950 reg32 = 0;
951 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
952 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100953 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000954 reg32 = 0x06db7777;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100955 else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000956 reg32 = 0x00007777;
Damien Zammit4b513a62015-08-20 00:37:05 +1000957 MCHBAR32(0x400*i + 0x540 + lane*4) =
958 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
959 reg32;
960 }
961 }
962
963 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
964 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100965 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200966 dqsset(i, lane, &dll_setting_667[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100967 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200968 dqset(i, lane, &dll_setting_667[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000969 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100970 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200971 dqsset(i, lane, &dll_setting_800[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100972 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200973 dqset(i, lane, &dll_setting_800[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000974 }
975 }
976}
977
978static void rcomp_ddr2(struct sysinfo *s)
979{
980 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100981 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
982 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +1000983 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
984 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
985 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
986 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
987 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
988 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
989 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
990 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
991 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
992 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
993 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
994
995 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
996 for (j = 0; j < 6; j++) {
997 if (j == 0) {
998 MCHBAR32(0x400*i + addr[j]) =
999 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
1000 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
1001 for (k = 0; k < 8; k++) {
1002 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
1003 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1004 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
1005 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1006 }
1007 } else {
1008 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1009 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1010 x378[j];
1011 MCHBAR32(0x400*i + addr[j] + 0xe) =
1012 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1013 MCHBAR32(0x400*i + addr[j] + 0x12) =
1014 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1015 MCHBAR32(0x400*i + addr[j] + 0x16) =
1016 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1017 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1018 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1019 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1020 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1021 MCHBAR32(0x400*i + addr[j] + 0x22) =
1022 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1023 MCHBAR32(0x400*i + addr[j] + 0x26) =
1024 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1025 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1026 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1027 }
1028 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1029 }
1030 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1031 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1032 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1033 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1034 } // END EACH POPULATED CHANNEL
1035
1036 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1037 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1038 MCHBAR16(0x178) = 0x0135;
1039 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1040
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001041 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001042 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001043 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001044 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +10001045
1046 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1047}
1048
1049static void odt_ddr2(struct sysinfo *s)
1050{
1051 u8 i;
1052 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001053 { 0x0000, 0x0000 }, // NC_NC
1054 { 0x0000, 0x0001 }, // x8SS_NC
1055 { 0x0000, 0x0011 }, // x8DS_NC
1056 { 0x0000, 0x0001 }, // x16SS_NC
1057 { 0x0004, 0x0000 }, // NC_x8SS
1058 { 0x0101, 0x0404 }, // x8SS_x8SS
1059 { 0x0101, 0x4444 }, // x8DS_x8SS
1060 { 0x0101, 0x0404 }, // x16SS_x8SS
1061 { 0x0044, 0x0000 }, // NC_x8DS
1062 { 0x1111, 0x0404 }, // x8SS_x8DS
1063 { 0x1111, 0x4444 }, // x8DS_x8DS
1064 { 0x1111, 0x0404 }, // x16SS_x8DS
1065 { 0x0004, 0x0000 }, // NC_x16SS
1066 { 0x0101, 0x0404 }, // x8SS_x16SS
1067 { 0x0101, 0x4444 }, // x8DS_x16SS
1068 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001069 };
1070
1071 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1072 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1073 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1074 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1075 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1076 }
1077}
1078
1079static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1080{
1081 u32 addr = (ch << 29) | (r*0x08000000);
1082 volatile u32 rubbish;
1083
1084 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1085 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001086 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001087 udelay(10);
1088 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1089 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1090}
1091
1092static void jedec_ddr2(struct sysinfo *s)
1093{
1094 u8 i;
1095 u16 mrsval, ch, r, v;
1096
1097 u8 odt[16][4] = {
1098 {0x00, 0x00, 0x00, 0x00},
1099 {0x01, 0x00, 0x00, 0x00},
1100 {0x01, 0x01, 0x00, 0x00},
1101 {0x01, 0x00, 0x00, 0x00},
1102 {0x00, 0x00, 0x01, 0x00},
1103 {0x11, 0x00, 0x11, 0x00},
1104 {0x11, 0x11, 0x11, 0x00},
1105 {0x11, 0x00, 0x11, 0x00},
1106 {0x00, 0x00, 0x01, 0x01},
1107 {0x11, 0x00, 0x11, 0x11},
1108 {0x11, 0x11, 0x11, 0x11},
1109 {0x11, 0x00, 0x11, 0x11},
1110 {0x00, 0x00, 0x01, 0x00},
1111 {0x11, 0x00, 0x11, 0x00},
1112 {0x11, 0x11, 0x11, 0x00},
1113 {0x11, 0x00, 0x11, 0x00}
1114 };
1115
1116 u16 jedec[12][2] = {
1117 {NOP_CMD, 0x0},
1118 {PRECHARGE_CMD, 0x0},
1119 {EMRS2_CMD, 0x0},
1120 {EMRS3_CMD, 0x0},
1121 {EMRS1_CMD, 0x0},
1122 {MRS_CMD, 0x100}, // DLL Reset
1123 {PRECHARGE_CMD, 0x0},
1124 {CBR_CMD, 0x0},
1125 {CBR_CMD, 0x0},
1126 {MRS_CMD, 0x0}, // DLL out of reset
1127 {EMRS1_CMD, 0x380}, // OCD calib default
1128 {EMRS1_CMD, 0x0}
1129 };
1130
1131 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1132
1133 printk(BIOS_DEBUG, "MRS...\n");
1134
1135 udelay(200);
1136
1137 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1138 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1139 for (i = 0; i < 12; i++) {
1140 v = jedec[i][1];
1141 switch (jedec[i][0]) {
1142 case EMRS1_CMD:
1143 v |= (odt[s->dimm_config[ch]][r] << 2);
1144 break;
1145 case MRS_CMD:
1146 v |= mrsval;
1147 break;
1148 default:
1149 break;
1150 }
1151 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1152 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001153 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001154 }
1155 }
1156 printk(BIOS_DEBUG, "MRS done\n");
1157}
1158
Arthur Heymans97e13d82016-11-30 18:40:38 +01001159static void sdram_save_receive_enable(void)
1160{
1161 int i = 0;
1162 u16 reg16;
1163 u8 values[18];
1164 u8 lane, ch;
1165
1166 FOR_EACH_CHANNEL(ch) {
1167 lane = 0;
1168 while (lane < 8) {
1169 values[i] = (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf);
1170 values[i++] |= (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf) << 4;
1171 }
1172 values[i++] = (MCHBAR32(0x400*ch + 0x248) >> 16) & 0xf;
1173 reg16 = MCHBAR16(0x400*ch + 0x5fa);
1174 values[i++] = reg16 & 0xff;
1175 values[i++] = (reg16 >> 8) & 0xff;
1176 reg16 = MCHBAR16(0x400*ch + 0x58c);
1177 values[i++] = reg16 & 0xff;
1178 values[i++] = (reg16 >> 8) & 0xff;
1179 }
1180
1181 for (i = 0; i < ARRAY_SIZE(values); i++)
1182 cmos_write(values[i], 128 + i);
1183}
1184
1185static void sdram_recover_receive_enable(void)
1186{
1187 u8 i;
1188 u32 reg32;
1189 u16 reg16;
1190 u8 values[18];
1191 u8 ch, lane;
1192
1193 for (i = 0; i < ARRAY_SIZE(values); i++)
1194 values[i] = cmos_read(128 + i);
1195
1196 i = 0;
1197 FOR_EACH_CHANNEL(ch) {
1198 lane = 0;
1199 while (lane < 8) {
1200 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1201 (values[i] & 0xf);
1202 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1203 ((values[i++] >> 4) & 0xf);
1204 }
1205 reg32 = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000)
1206 | ((values[i++] & 0xf) << 16);
1207 MCHBAR32(0x400*ch + 0x248) = reg32;
1208 reg16 = values[i++];
1209 reg16 |= values[i++] << 8;
1210 MCHBAR16(0x400*ch + 0x5fa) = reg16;
1211 reg16 = values[i++];
1212 reg16 |= values[i++] << 8;
1213 MCHBAR16(0x400*ch + 0x58c) = reg16;
1214 }
1215}
1216
1217static void sdram_program_receive_enable(struct sysinfo *s)
1218{
1219 /* enable upper CMOS */
1220 RCBA32(0x3400) = (1 << 2);
1221
1222 /* Program Receive Enable Timings */
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001223 if ((s->boot_path == BOOT_PATH_WARM_RESET)
1224 || (s->boot_path == BOOT_PATH_RESUME)) {
Arthur Heymans97e13d82016-11-30 18:40:38 +01001225 sdram_recover_receive_enable();
1226 } else {
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001227 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001228 sdram_save_receive_enable();
1229 }
1230}
1231
Damien Zammit4b513a62015-08-20 00:37:05 +10001232static void dradrb_ddr2(struct sysinfo *s)
1233{
1234 u8 map, i, ch, r, rankpop0, rankpop1;
1235 u32 c0dra = 0;
1236 u32 c1dra = 0;
1237 u32 c0drb = 0;
1238 u32 c1drb = 0;
1239 u32 dra;
1240 u32 dra0;
1241 u32 dra1;
1242 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001243 u32 size, offset;
1244 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001245 u8 dratab[2][2][2][4] = {
1246 {
1247 {
1248 {0xff, 0xff, 0xff, 0xff},
1249 {0xff, 0x00, 0x02, 0xff}
1250 },
1251 {
1252 {0xff, 0x01, 0xff, 0xff},
1253 {0xff, 0x03, 0xff, 0xff}
1254 }
1255 },
1256 {
1257 {
1258 {0xff, 0xff, 0xff, 0xff},
1259 {0xff, 0x04, 0x06, 0x08}
1260 },
1261 {
1262 {0xff, 0xff, 0xff, 0xff},
1263 {0x05, 0x07, 0x09, 0xff}
1264 }
1265 }
1266 };
1267
1268 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1269
1270 // DRA
1271 rankpop0 = 0;
1272 rankpop1 = 0;
1273 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001274 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1275 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001276 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001277 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001278 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001279 dra = dratab[s->dimms[i].banks]
1280 [s->dimms[i].width]
1281 [s->dimms[i].cols-9]
1282 [s->dimms[i].rows-12];
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001283 if (s->dimms[i].banks == 1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001284 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001285 if (ch == 0) {
1286 c0dra |= dra << (r*8);
1287 rankpop0 |= 1 << r;
1288 } else {
1289 c1dra |= dra << (r*8);
1290 rankpop1 |= 1 << r;
1291 }
1292 }
1293 MCHBAR32(0x208) = c0dra;
1294 MCHBAR32(0x608) = c1dra;
1295
1296 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1297 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1298
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001299 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1300 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001301 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001302 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1303 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001304 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001305
1306 // DRB
1307 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001308 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1309 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001310 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001311 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001312 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001313 if (ch == 0) {
1314 dra0 = (c0dra >> (8*r)) & 0x7f;
1315 c0drb = (u16)(c0drb + drbtab[dra0]);
1316 s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6;
1317 MCHBAR16(0x200 + 2*r) = c0drb;
1318 } else {
1319 dra1 = (c1dra >> (8*r)) & 0x7f;
1320 c1drb = (u16)(c1drb + drbtab[dra1]);
1321 s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6;
1322 MCHBAR16(0x600 + 2*r) = c1drb;
1323 }
1324 }
1325
1326 s->channel_capacity[0] = c0drb << 6;
1327 s->channel_capacity[1] = c1drb << 6;
1328 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1329 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1330 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1331
1332 rankpop1 >>= 4;
1333 if (rankpop1) {
1334 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1335 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1336 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1337 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1338 }
1339
Damien Zammit9fb08f52016-01-22 18:56:23 +11001340 /* Populated channel sizes in MiB */
1341 size0 = s->channel_capacity[0];
1342 size1 = s->channel_capacity[1];
1343
1344 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1345 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1346
1347 /* Set ME UMA size in MiB */
1348 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1349
1350 /* Set ME UMA Present bit */
1351 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1352
1353 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1354
1355 MCHBAR16(0x104) = size;
1356 MCHBAR16(0x102) = size0 + size1 - size;
1357
Damien Zammit4b513a62015-08-20 00:37:05 +10001358 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001359 if (size0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001360 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001361 else if (size1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001362 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001363 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001364 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001365
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001366 if (size == 0)
1367 map |= 0x18;
1368
1369 if (size0 - ME_UMA_SIZEMB >= size1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001370 map |= 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001371 MCHBAR8(0x110) = map;
1372 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001373
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001374 if (size1 != 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001375 offset = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001376 else if ((size0 > size1) && ((map & 0x7) == 0x4))
Damien Zammit9fb08f52016-01-22 18:56:23 +11001377 offset = size/2 + (size0 + size1 - size);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001378 else
Damien Zammit9fb08f52016-01-22 18:56:23 +11001379 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001380 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001381 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001382}
1383
1384static void mmap_ddr2(struct sysinfo *s)
1385{
Damien Zammitd63115d2016-01-22 19:11:44 +11001386 bool reclaim;
1387 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1388 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001389 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001390 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1391 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001392 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1393
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001394 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001395 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1396 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1397 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001398 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001399 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001400 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001401
1402 reclaim = false;
1403 if ((tom - tolud) > 0x40)
1404 reclaim = true;
1405
1406 if (reclaim) {
1407 tolud = tolud & ~0x3f;
1408 tom = tom & ~0x3f;
1409 reclaimbase = MAX(0x1000, tom);
1410 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1411 }
1412
Damien Zammit4b513a62015-08-20 00:37:05 +10001413 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001414 if (reclaim)
1415 touud = reclaimlimit + 0x40;
1416
Damien Zammit4b513a62015-08-20 00:37:05 +10001417 gfxbase = tolud - gfxsize;
1418 gttbase = gfxbase - gttsize;
1419 tsegbase = gttbase - tsegsize;
1420
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001421 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1422 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001423 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001424 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001425 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001426 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001427 (u16)(reclaimlimit >> 6));
1428 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001429 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1430 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1431 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
1432 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001433}
1434
1435static void enhanced_ddr2(struct sysinfo *s)
1436{
1437 u8 ch, reg8;
1438
1439 MCHBAR32(0xfb0) = 0x1000d024;
1440 MCHBAR32(0xfb4) = 0xc842;
1441 MCHBAR32(0xfbc) = 0xf;
1442 MCHBAR32(0xfc4) = 0xfe22244;
1443 MCHBAR8(0x12f) = 0x5c;
1444 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1445 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1446 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1447 MCHBAR32(0xfa8) = 0x30d400;
1448
1449 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1450 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1451 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1452 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1453 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1454 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1455 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1456 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1457 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1458 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1459 }
1460
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001461 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1462 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001463 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1464 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1465 MCHBAR32(0x2c) = 0x44a53;
1466 MCHBAR32(0x30) = 0x1f5a86;
1467 MCHBAR32(0x34) = 0x1902810;
1468 MCHBAR32(0x38) = 0xf7000000;
1469 MCHBAR32(0x3c) = 0x23014410;
1470 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1471 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001472 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001473}
1474
1475static void power_ddr2(struct sysinfo *s)
1476{
1477 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1478 u8 lane, ch;
1479 u8 twl = 0;
1480 u16 x264, x23c;
1481
1482 twl = s->selected_timings.CAS - 1;
1483 x264 = 0x78;
1484 switch (s->selected_timings.mem_clk) {
1485 default:
1486 case MEM_CLOCK_667MHz:
1487 reg1 = 0x99;
1488 reg2 = 0x1048a9;
1489 clkgate = 0x230000;
1490 x23c = 0x7a89;
1491 break;
1492 case MEM_CLOCK_800MHz:
1493 if (s->selected_timings.CAS == 5) {
1494 reg1 = 0x19a;
1495 reg2 = 0x1048aa;
1496 } else {
1497 reg1 = 0x9a;
1498 reg2 = 0x2158aa;
1499 x264 = 0x89;
1500 }
1501 clkgate = 0x280000;
1502 x23c = 0x7b89;
1503 break;
1504 }
1505 reg3 = 0x232;
1506 reg4 = 0x2864;
1507
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001508 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001509 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001510 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001511 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001512 MCHBAR32(0x18) = 0xdf6437f7;
1513 MCHBAR32(0x1c) = 0x0;
1514 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1515 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1516 MCHBAR16(0x115) = (u16) reg1;
1517 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1518 MCHBAR8(0x124) = 0x7;
1519 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1520 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1521 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1522 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1523 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1524 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1525 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1526 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1527 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1528 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1529 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1530 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1531 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1532 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1533 MCHBAR32(0x2d4) = 0x40453600;
1534 MCHBAR32(0x300) = 0xc0b0a08;
1535 MCHBAR32(0x304) = 0x6040201;
1536 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1537 MCHBAR16(0x610) = 0x232;
1538 MCHBAR16(0x612) = 0x2864;
1539 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1540 MCHBAR32(0xae4) = 0;
1541 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1542 MCHBAR32(0xf00) = 0x393a3b3c;
1543 MCHBAR32(0xf04) = 0x3d3e3f40;
1544 MCHBAR32(0xf08) = 0x393a3b3c;
1545 MCHBAR32(0xf0c) = 0x3d3e3f40;
1546 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1547 MCHBAR32(0xf48) = 0xfff0ffe0;
1548 MCHBAR32(0xf4c) = 0xffc0ff00;
1549 MCHBAR32(0xf50) = 0xfc00f000;
1550 MCHBAR32(0xf54) = 0xc0008000;
1551 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1552 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1553 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1554 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1555 MCHBAR32(0x1104) = 0x3003232;
1556 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001557 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001558 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001559 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001560 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001561 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1562 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001563 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001564 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001565 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001566 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001567 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001568 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001569 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001570
Damien Zammit4b513a62015-08-20 00:37:05 +10001571 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1572 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1573 MCHBAR16(0x400*ch + 0x23c) = x23c;
1574 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1575 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1576 MCHBAR8(0x400*ch + 0x264) = x264;
1577 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1578 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1579 }
1580
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001581 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001582 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001583}
1584
1585void raminit_ddr2(struct sysinfo *s)
1586{
1587 u8 ch;
1588 u8 r, bank;
1589 u32 reg32;
1590
1591 // Select timings based on SPD info
1592 sdram_detect_smallest_params2(s);
1593
Arthur Heymans97e13d82016-11-30 18:40:38 +01001594 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1595 // Clear self refresh
1596 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1597 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001598
Arthur Heymans97e13d82016-11-30 18:40:38 +01001599 // Clear host clk gate reg
1600 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001601
Arthur Heymans97e13d82016-11-30 18:40:38 +01001602 // Select DDR2
1603 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001604
Arthur Heymans97e13d82016-11-30 18:40:38 +01001605 // Set freq
1606 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1607 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001608
Arthur Heymans97e13d82016-11-30 18:40:38 +01001609 // Overwrite freq if chipset rejects it
1610 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1611 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1612 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001613 }
1614
Damien Zammit4b513a62015-08-20 00:37:05 +10001615 // Program clock crossing
1616 clkcross_ddr2(s);
1617 printk(BIOS_DEBUG, "Done clk crossing\n");
1618
1619 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001620 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1621 setioclk_ddr2(s);
1622 printk(BIOS_DEBUG, "Done I/O clk\n");
1623 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001624
1625 // Grant to launch
1626 launch_ddr2(s);
1627 printk(BIOS_DEBUG, "Done launch\n");
1628
1629 // Program DDR2 timings
1630 timings_ddr2(s);
1631 printk(BIOS_DEBUG, "Done timings\n");
1632
1633 // Program DLL
1634 dll_ddr2(s);
1635
1636 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001637 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1638 rcomp_ddr2(s);
1639 printk(BIOS_DEBUG, "RCOMP\n");
1640 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001641
1642 // ODT
1643 odt_ddr2(s);
1644 printk(BIOS_DEBUG, "Done ODT\n");
1645
1646 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001647 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1648 while ((MCHBAR8(0x130) & 1) != 0)
1649 ;
1650 printk(BIOS_DEBUG, "Done RCOMP update\n");
1651 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001652
1653 // Set defaults
1654 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
1655 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
1656 MCHBAR32(0x208) = 0x01010101;
1657 MCHBAR32(0x608) = 0x01010101;
1658 MCHBAR32(0x200) = 0x00040002;
1659 MCHBAR32(0x204) = 0x00080006;
1660 MCHBAR32(0x600) = 0x00040002;
1661 MCHBAR32(0x604) = 0x00100006;
1662 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
1663 MCHBAR32(0x104) = 0;
1664 MCHBAR16(0x102) = 0x400;
1665 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
1666 MCHBAR16(0x10e) = 0;
1667 MCHBAR32(0x108) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001668 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, 0x4000);
1669 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, 0x0010);
1670 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, 0x0400);
1671 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, 0x40000000);
1672 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, 0x40000000);
1673 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, 0x40000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001674
1675 // IOBUFACT
1676 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1677 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1678 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1679 }
1680 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001681 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001682 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1683 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1684 }
1685 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1686 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1687 }
1688
1689 // Pre jedec
1690 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1691 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1692 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1693 }
1694 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1695 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1696 printk(BIOS_DEBUG, "Done pre-jedec\n");
1697
1698 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001699 if (s->boot_path != BOOT_PATH_RESUME)
1700 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001701
1702 printk(BIOS_DEBUG, "Done jedec steps\n");
1703
1704 // After JEDEC reset
1705 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1706 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001707 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001708 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001709 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001710 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001711 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1712 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1713 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1714 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1715 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1716 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1717 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1718 }
1719 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
1720 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
1721 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
1722
1723 printk(BIOS_DEBUG, "Done post-jedec\n");
1724
1725 // Set DDR2 init complete
1726 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1727 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
1728 }
1729
1730 // Receive enable
Arthur Heymans97e13d82016-11-30 18:40:38 +01001731 sdram_program_receive_enable(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001732 printk(BIOS_DEBUG, "Done rcven\n");
1733
1734 // Finish rcven
1735 FOR_EACH_CHANNEL(ch) {
1736 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
1737 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
1738 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
1739 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
1740 }
1741 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1742 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1743 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1744
1745 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01001746 if (s->boot_path == BOOT_PATH_NORMAL) {
1747 volatile u32 data;
1748 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1749 for (bank = 0; bank < 4; bank++) {
1750 reg32 = (ch << 29) | (r*0x8000000) |
1751 (bank << 12);
1752 write32((u32 *)reg32, 0xffffffff);
1753 data = read32((u32 *)reg32);
1754 printk(BIOS_DEBUG, "Wrote ones,");
1755 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1756 reg32, data);
1757 write32((u32 *)reg32, 0x00000000);
1758 data = read32((u32 *)reg32);
1759 printk(BIOS_DEBUG, "Wrote zeros,");
1760 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1761 reg32, data);
1762 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001763 }
1764 }
1765 printk(BIOS_DEBUG, "Done dummy reads\n");
1766
1767 // XXX tRD
1768
1769 // XXX Write training
1770
1771 // XXX Read training
1772
1773 // DRADRB
1774 dradrb_ddr2(s);
1775 printk(BIOS_DEBUG, "Done DRADRB\n");
1776
1777 // Memory map
1778 mmap_ddr2(s);
1779 printk(BIOS_DEBUG, "Done memory map\n");
1780
1781 // Enhanced mode
1782 enhanced_ddr2(s);
1783 printk(BIOS_DEBUG, "Done enhanced mode\n");
1784
1785 // Periodic RCOMP
1786 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
1787 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
1788 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
1789 printk(BIOS_DEBUG, "Done PRCOMP\n");
1790
1791 // Power settings
1792 power_ddr2(s);
1793 printk(BIOS_DEBUG, "Done power settings\n");
1794
1795 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01001796 /*
1797 * FIXME: This locks some registers like bit1 of GGC
1798 * and is only needed in case of ME being used.
1799 */
1800 if (ME_UMA_SIZEMB != 0) {
1801 if (RANK_IS_POPULATED(s->dimms, 0, 0)
1802 || RANK_IS_POPULATED(s->dimms, 1, 0))
1803 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
1804 if (RANK_IS_POPULATED(s->dimms, 0, 1)
1805 || RANK_IS_POPULATED(s->dimms, 1, 1))
1806 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
1807 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11001808 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001809
1810 printk(BIOS_DEBUG, "Done ddr2\n");
1811}