blob: 332af327f5e80d5153782a59d91d5a7fe913ba1c [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Damien Zammit4b513a62015-08-20 00:37:05 +10002
Arthur Heymans1994e4482017-11-04 07:52:23 +01003#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10004#include <stdint.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10007#include <console/console.h>
8#include <commonlib/helpers.h>
9#include <delay.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080010#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
Arthur Heymans97e13d82016-11-30 18:40:38 +010011#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020012#else
13#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010014#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010015#include <string.h>
Martin Rothcbe38922016-01-05 19:40:41 -070016#include "iomap.h"
17#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100018
Damien Zammit9fb08f52016-01-22 18:56:23 +110019#define ME_UMA_SIZEMB 0
20
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020021u32 fsb_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100022{
23 return (speed * 267) + 800;
24}
25
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020026u32 ddr_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100027{
28 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
29
Jacob Garber5033d6c2019-06-11 15:23:23 -060030 if (speed <= 1 || speed >= ARRAY_SIZE(mhz))
31 die("RAM init: invalid memory speed %u\n", speed);
Damien Zammit4b513a62015-08-20 00:37:05 +100032
33 return mhz[speed];
34}
35
Arthur Heymansa2cc2312017-05-15 10:13:36 +020036
37static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100038{
39 u8 i, j;
Arthur Heymans840c27e2017-05-15 10:21:37 +020040 u32 reg32;
Felix Held432575c2018-07-29 18:09:30 +020041 MCHBAR16_OR(0xc1c, (1 << 15));
Damien Zammit4b513a62015-08-20 00:37:05 +100042
Damien Zammit4b513a62015-08-20 00:37:05 +100043 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020044 /* MEMCLK 400 N/A */
45 {{}, {}, {} },
46 /* MEMCLK 533 N/A */
47 {{}, {}, {} },
48 /* MEMCLK 667
49 * FSB 800 */
Arthur Heymans840c27e2017-05-15 10:21:37 +020050 {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000,
Arthur Heymans8a3514d2016-10-27 23:56:08 +020051 0x20010208, 0x04080000, 0x10010002, 0x00000000,
52 0x00000000, 0x02000000, 0x04000100, 0x08000000,
53 0x10200204},
54 /* FSB 1067 */
55 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
56 0x80020410, 0x02040008, 0x10000100, 0x00000000,
57 0x00000000, 0x04000000, 0x08000102, 0x20000000,
58 0x40010208},
59 /* FSB 1333 */
60 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
61 0x08020000, 0x00000000, 0x00020001, 0x00000000,
62 0x00000000, 0x00000000, 0x08010204, 0x00000000,
63 0x04010000} },
64 /* MEMCLK 800
65 * FSB 800 */
66 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
67 0x08010204, 0x00000000, 0x08010204, 0x0000000,
68 0x00000000, 0x00000000, 0x00020001, 0x0000000,
69 0x04080102},
70 /* FSB 1067 */
71 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
72 0x08010200, 0x00000000, 0x04000102, 0x00000000,
Arthur Heymans840c27e2017-05-15 10:21:37 +020073 0x00000000, 0x00000000, 0x00020100, 0x00000000,
74 0x04080100},
Arthur Heymans8a3514d2016-10-27 23:56:08 +020075 /* FSB 1333 */
76 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
77 0x10020400, 0x02000000, 0x00040100, 0x00000000,
78 0x00000000, 0x04080000, 0x00100102, 0x00000000,
79 0x08100200} },
80 /* MEMCLK 1067 */
81 {{},
82 /* FSB 1067 */
83 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
84 0x04080102, 0x00000000, 0x08010204, 0x00000000,
85 0x00000000, 0x00000000, 0x00020001, 0x00000000,
86 0x02040801},
87 /* FSB 1333 */
88 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
89 0x08010204, 0x04000000, 0x00080102, 0x00000000,
90 0x00000000, 0x02000408, 0x00100001, 0x00000000,
91 0x04080102} },
92 /* MEMCLK 1333 */
93 {{}, {},
94 /* FSB 1333 */
95 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
96 0x04080102, 0x00000000, 0x04080102, 0x00000000,
97 0x00000000, 0x00000000, 0x00000000, 0x00000000,
98 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +100099 };
100
101 i = (u8)s->selected_timings.mem_clk;
102 j = (u8)s->selected_timings.fsb_clk;
103
104 MCHBAR32(0xc04) = clkxtab[i][j][0];
Arthur Heymans840c27e2017-05-15 10:21:37 +0200105 reg32 = clkxtab[i][j][1];
106 if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz
107 && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
108 reg32 &= ~(0xff << 24);
109 reg32 |= 0x3d << 24;
110 }
111 MCHBAR32(0xc50) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +1000112 MCHBAR32(0xc54) = clkxtab[i][j][2];
Felix Held432575c2018-07-29 18:09:30 +0200113 MCHBAR8_OR(0xc08, (1 << 7));
Damien Zammit4b513a62015-08-20 00:37:05 +1000114 MCHBAR32(0x6d8) = clkxtab[i][j][3];
115 MCHBAR32(0x6e0) = clkxtab[i][j][3];
116 MCHBAR32(0x6dc) = clkxtab[i][j][4];
117 MCHBAR32(0x6e4) = clkxtab[i][j][4];
118 MCHBAR32(0x6e8) = clkxtab[i][j][5];
119 MCHBAR32(0x6f0) = clkxtab[i][j][5];
120 MCHBAR32(0x6ec) = clkxtab[i][j][6];
121 MCHBAR32(0x6f4) = clkxtab[i][j][6];
122 MCHBAR32(0x6f8) = clkxtab[i][j][7];
123 MCHBAR32(0x6fc) = clkxtab[i][j][8];
124 MCHBAR32(0x708) = clkxtab[i][j][11];
125 MCHBAR32(0x70c) = clkxtab[i][j][12];
126}
127
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200128static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000129{
130 MCHBAR32(0x1bc) = 0x08060402;
Felix Held432575c2018-07-29 18:09:30 +0200131 MCHBAR16_OR(0x1c0, 0x200);
132 MCHBAR16_OR(0x1c0, 0x100);
133 MCHBAR16_OR(0x1c0, 0x20);
134 MCHBAR16_AND(0x1c0, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000135 switch (s->selected_timings.mem_clk) {
136 default:
137 case MEM_CLOCK_800MHz:
138 case MEM_CLOCK_1066MHz:
Felix Held432575c2018-07-29 18:09:30 +0200139 MCHBAR8_AND_OR(0x5d9, ~0x2, 0x2);
140 MCHBAR8_AND_OR(0x9d9, ~0x2, 0x2);
141 MCHBAR8_AND_OR(0x189, ~0xf0, 0xc0);
142 MCHBAR8_AND_OR(0x189, ~0xf0, 0xe0);
143 MCHBAR8_AND_OR(0x189, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +1000144 break;
145 case MEM_CLOCK_667MHz:
146 case MEM_CLOCK_1333MHz:
Felix Held432575c2018-07-29 18:09:30 +0200147 MCHBAR8_AND(0x5d9, ~0x2);
148 MCHBAR8_AND(0x9d9, ~0x2);
149 MCHBAR8_AND_OR(0x189, ~0xf0, 0x40);
Damien Zammit4b513a62015-08-20 00:37:05 +1000150 break;
151 }
Felix Held432575c2018-07-29 18:09:30 +0200152 MCHBAR32_OR(0x594, 1 << 31);
153 MCHBAR32_OR(0x994, 1 << 31);
Damien Zammit4b513a62015-08-20 00:37:05 +1000154}
155
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200156static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000157{
158 u8 i;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200159 u32 launch1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000160 u32 launch2 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000161
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200162 static const u32 ddr3_launch1_tab[2][3] = {
163 /* 1N */
164 {0x58000007, /* DDR3 800 */
165 0x58000007, /* DDR3 1067 */
166 0x58100107}, /* DDR3 1333 */
167 /* 2N */
168 {0x58001117, /* DDR3 800 */
169 0x58001117, /* DDR3 1067 */
170 0x58001117} /* DDR3 1333 */
171 };
172
173 static const u32 ddr3_launch2_tab[2][3][6] = {
174 { /* 1N */
175 /* DDR3 800 */
176 {0x08030000, /* CL = 5 */
177 0x0C040100}, /* CL = 6 */
178 /* DDR3 1066 */
179 {0x00000000, /* CL = 5 */
180 0x00000000, /* CL = 6 */
181 0x10050100, /* CL = 7 */
182 0x14260200}, /* CL = 8 */
183 /* DDR3 1333 */
184 {0x00000000, /* CL = 5 */
185 0x00000000, /* CL = 6 */
186 0x00000000, /* CL = 7 */
187 0x14060000, /* CL = 8 */
188 0x18070100, /* CL = 9 */
189 0x1C280200}, /* CL = 10 */
190
191 },
192 { /* 2N */
193 /* DDR3 800 */
194 {0x00040101, /* CL = 5 */
195 0x00250201}, /* CL = 6 */
196 /* DDR3 1066 */
197 {0x00000000, /* CL = 5 */
198 0x00050101, /* CL = 6 */
199 0x04260201, /* CL = 7 */
200 0x08470301}, /* CL = 8 */
201 /* DDR3 1333 */
202 {0x00000000, /* CL = 5 */
203 0x00000000, /* CL = 6 */
204 0x00000000, /* CL = 7 */
205 0x08070100, /* CL = 8 */
206 0x0C280200, /* CL = 9 */
207 0x10490300} /* CL = 10 */
208 }
209 };
210
211 if (s->spd_type == DDR2) {
212 launch1 = 0x58001117;
213 if (s->selected_timings.CAS == 5)
214 launch2 = 0x00220201;
215 else if (s->selected_timings.CAS == 6)
216 launch2 = 0x00230302;
217 else
218 die("Unsupported CAS\n");
219 } else { /* DDR3 */
220 /* Default 2N mode */
221 s->nmode = 2;
222
223 if (s->selected_timings.mem_clk <= MEM_CLOCK_1066MHz)
224 s->nmode = 1;
225 /* 2N on DDR3 1066 with with 2 dimms per channel */
226 if ((s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) &&
227 (BOTH_DIMMS_ARE_POPULATED(s->dimms, 0) ||
228 BOTH_DIMMS_ARE_POPULATED(s->dimms, 1)))
229 s->nmode = 2;
230 launch1 = ddr3_launch1_tab[s->nmode - 1]
231 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz];
232 launch2 = ddr3_launch2_tab[s->nmode - 1]
233 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz]
234 [s->selected_timings.CAS - 5];
235 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000236
237 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
238 MCHBAR32(0x400*i + 0x220) = launch1;
239 MCHBAR32(0x400*i + 0x224) = launch2;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200240 MCHBAR32(0x400*i + 0x21c) = 0;
Felix Held432575c2018-07-29 18:09:30 +0200241 MCHBAR32_OR(0x400*i + 0x248, 1 << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000242 }
243
Felix Held432575c2018-07-29 18:09:30 +0200244 MCHBAR32_AND_OR(0x2c0, ~0x58000000, 0x48000000);
245 MCHBAR32_OR(0x2c0, 0x1e0);
246 MCHBAR32_AND_OR(0x2c4, ~0xf, 0xc);
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200247 if (s->spd_type == DDR3)
Felix Held432575c2018-07-29 18:09:30 +0200248 MCHBAR32_OR(0x2c4, 0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000249}
250
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200251static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000252{
Felix Held3a2f9002018-07-29 18:51:22 +0200253 MCHBAR16_AND_OR(0x400*ch + 0x5a0, ~0xc440,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200254 (setting->clk_delay << 14) |
255 (setting->db_sel << 6) |
Felix Held3a2f9002018-07-29 18:51:22 +0200256 (setting->db_en << 10));
257 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0x70, setting->pi << 4);
258 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000259}
260
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200261static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000262{
Felix Held3a2f9002018-07-29 18:51:22 +0200263 MCHBAR32_AND_OR(0x400*ch + 0x5a0, ~0x30880,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200264 (setting->clk_delay << 16) |
265 (setting->db_sel << 7) |
Felix Held3a2f9002018-07-29 18:51:22 +0200266 (setting->db_en << 11));
267 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0x70, setting->pi << 4);
268 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000269}
270
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200271static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000272{
Felix Held3a2f9002018-07-29 18:51:22 +0200273 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x3300000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200274 (setting->clk_delay << 24) |
275 (setting->db_sel << 20) |
Felix Held3a2f9002018-07-29 18:51:22 +0200276 (setting->db_en << 21));
277 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0x70, setting->pi << 4);
278 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000279}
280
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200281static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000282{
Felix Held3a2f9002018-07-29 18:51:22 +0200283 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200284 (setting->clk_delay << 27) |
285 (setting->db_sel << 22) |
Felix Held3a2f9002018-07-29 18:51:22 +0200286 (setting->db_en << 23));
287 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0x70, setting->pi << 4);
288 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000289}
290
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200291static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000292{
Felix Held3a2f9002018-07-29 18:51:22 +0200293 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200294 (setting->clk_delay << 14) |
295 (setting->db_sel << 12) |
Felix Held3a2f9002018-07-29 18:51:22 +0200296 (setting->db_en << 13));
297 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0x70, setting->pi << 4);
298 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000299}
300
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200301static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000302{
Felix Held3a2f9002018-07-29 18:51:22 +0200303 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200304 (setting->clk_delay << 10) |
305 (setting->db_sel << 8) |
Felix Held3a2f9002018-07-29 18:51:22 +0200306 (setting->db_en << 9));
307 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0x70, setting->pi << 4);
308 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000309}
310
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200311static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000312{
Felix Held3a2f9002018-07-29 18:51:22 +0200313 MCHBAR8_AND_OR(0x400*ch + 0x598, ~0x30, setting->clk_delay << 4);
314 MCHBAR8_AND_OR(0x400*ch + 0x594, ~0x60,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200315 (setting->db_sel << 5) |
Felix Held3a2f9002018-07-29 18:51:22 +0200316 (setting->db_en << 6));
317 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0x70, setting->pi << 4);
318 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000319}
320
Arthur Heymans3876f242017-06-09 22:55:22 +0200321/**
322 * All finer DQ and DQS DLL settings are set to the same value
323 * for each rank in a channel, while coarse is common.
324 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100325void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000326{
Arthur Heymans3876f242017-06-09 22:55:22 +0200327 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000328
Felix Held3a2f9002018-07-29 18:51:22 +0200329 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4 + 1)),
330 setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000331
Arthur Heymans3876f242017-06-09 22:55:22 +0200332 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200333 MCHBAR32_AND_OR(0x400 * ch + 0x5b4 + rank * 4, ~(0x201 << lane),
334 (setting->db_en << (9 + lane)) |
335 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000336
Felix Held3a2f9002018-07-29 18:51:22 +0200337 MCHBAR32_AND_OR(0x400*ch + 0x5c8 + rank * 4,
338 ~(0x3 << (16 + lane * 2)),
339 setting->clk_delay << (16+lane * 2));
Arthur Heymans3876f242017-06-09 22:55:22 +0200340
341 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
Felix Held3a2f9002018-07-29 18:51:22 +0200342 (MCHBAR8(0x400*ch + 0x520 + lane * 4) & ~0x7f) |
343 (setting->pi << 4) |
344 setting->tap;
Arthur Heymans3876f242017-06-09 22:55:22 +0200345 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000346}
347
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100348void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000349{
Arthur Heymans3876f242017-06-09 22:55:22 +0200350 int rank;
Felix Held3a2f9002018-07-29 18:51:22 +0200351 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4)),
352 setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000353
Arthur Heymans3876f242017-06-09 22:55:22 +0200354 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200355 MCHBAR32_AND_OR(0x400 * ch + 0x5a4 + rank * 4, ~(0x201 << lane),
356 (setting->db_en << (9 + lane)) |
357 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000358
Felix Held3a2f9002018-07-29 18:51:22 +0200359 MCHBAR32_AND_OR(0x400 * ch + 0x5c8 + rank * 4,
360 ~(0x3 << (lane * 2)), setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000361
Felix Held3a2f9002018-07-29 18:51:22 +0200362 MCHBAR8_AND_OR(0x400*ch + 0x500 + lane * 4 + rank, ~0x7f,
363 (setting->pi << 4) | setting->tap);
Arthur Heymans3876f242017-06-09 22:55:22 +0200364 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000365}
366
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100367void rt_set_dqs(u8 channel, u8 lane, u8 rank,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100368 struct rt_dqs_setting *dqs_setting)
369{
370 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
371 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100372 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100373 dqs_setting->tap,
374 dqs_setting->pi);
375
376 saved_tap &= ~(0xf << (rank * 4));
377 saved_tap |= dqs_setting->tap << (rank * 4);
378 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
379
380 saved_pi &= ~(0x7 << (rank * 3));
381 saved_pi |= dqs_setting->pi << (rank * 3);
382 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
383}
384
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200385static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000386{
387 u8 i;
388 u8 twl, ta1, ta2, ta3, ta4;
389 u8 reg8;
390 u8 flag1 = 0;
391 u8 flag2 = 0;
392 u16 reg16;
393 u32 reg32;
394 u16 ddr, fsb;
395 u8 trpmod = 0;
396 u8 bankmod = 1;
397 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100398 u8 adjusted_cas;
399
400 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000401
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200402 u16 fsb_to_ps[3] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000403 5000, // 800
404 3750, // 1067
405 3000 // 1333
406 };
407
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200408 u16 ddr_to_ps[6] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000409 5000, // 400
410 3750, // 533
411 3000, // 667
412 2500, // 800
413 1875, // 1067
414 1500 // 1333
415 };
416
417 u16 lut1[6] = {
418 0,
419 0,
420 2600,
421 3120,
422 4171,
423 5200
424 };
425
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200426 static const u8 ddr3_turnaround_tab[3][6][4] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200427 { /* DDR3 800 */
428 {0x9, 0x7, 0x7, 0x9}, /* CL = 5 */
429 {0x9, 0x7, 0x8, 0x8}, /* CL = 6 */
430 },
431 { /* DDR3 1066 */
432 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
433 {0x9, 0x7, 0x7, 0x9}, /* CL = 6 */
434 {0x9, 0x7, 0x8, 0x8}, /* CL = 7 */
435 {0x9, 0x7, 0x9, 0x7} /* CL = 8 */
436 },
437 { /* DDR3 1333 */
438 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
439 {0x0, 0x0, 0x0, 0x0}, /* CL = 6 - Not supported */
440 {0x0, 0x0, 0x0, 0x0}, /* CL = 7 - Not supported */
441 {0x9, 0x7, 0x9, 0x8}, /* CL = 8 */
442 {0x9, 0x7, 0xA, 0x7}, /* CL = 9 */
443 {0x9, 0x7, 0xB, 0x6}, /* CL = 10 */
444 }
445 };
Damien Zammit4b513a62015-08-20 00:37:05 +1000446
Arthur Heymans66a0f552017-05-15 10:33:01 +0200447 /* [DDR freq][0x26F & 1][pagemod] */
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200448 static const u8 ddr2_x252_tab[2][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200449 { /* DDR2 667 */
450 {12, 16},
451 {14, 18}
452 },
453 { /* DDR2 800 */
454 {14, 18},
455 {16, 20}
456 }
457 };
458
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200459 static const u8 ddr3_x252_tab[3][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200460 { /* DDR3 800 */
461 {16, 20},
462 {18, 22}
463 },
464 { /* DDR3 1067 */
465 {20, 26},
466 {26, 26}
467 },
468 { /* DDR3 1333 */
469 {20, 30},
470 {22, 32},
471 }
472 };
473
474 if (s->spd_type == DDR2) {
475 ta1 = 6;
476 ta2 = 6;
477 ta3 = 5;
478 ta4 = 8;
479 } else {
480 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
481 int cas_idx = s->selected_timings.CAS - 5;
482 ta1 = ddr3_turnaround_tab[ddr3_idx][cas_idx][0];
483 ta2 = ddr3_turnaround_tab[ddr3_idx][cas_idx][1];
484 ta3 = ddr3_turnaround_tab[ddr3_idx][cas_idx][2];
485 ta4 = ddr3_turnaround_tab[ddr3_idx][cas_idx][3];
486 }
487
488 if (s->spd_type == DDR2)
489 twl = s->selected_timings.CAS - 1;
490 else /* DDR3 */
491 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
Damien Zammit4b513a62015-08-20 00:37:05 +1000492
493 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200494 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000495 trpmod = 1;
496 bankmod = 0;
497 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100498 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000499 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000500 }
501
502 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200503 MCHBAR8_OR(0x400*i + 0x26f, 0x3);
504 MCHBAR8_AND_OR(0x400*i + 0x228, ~0x7, 0x2);
505 /* tWL - x ?? */
506 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf0, 0 << 4);
Felix Held3a2f9002018-07-29 18:51:22 +0200507 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf, adjusted_cas);
508 MCHBAR16_AND_OR(0x400*i + 0x265, ~0x3f00,
509 (adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000510
511 reg16 = (s->selected_timings.tRAS << 11) |
512 ((twl + 4 + s->selected_timings.tWR) << 6) |
513 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
514 MCHBAR16(0x400*i + 0x250) = reg16;
515
516 reg32 = (bankmod << 21) |
517 (s->selected_timings.tRRD << 17) |
518 (s->selected_timings.tRP << 13) |
519 ((s->selected_timings.tRP + trpmod) << 9) |
520 s->selected_timings.tRFC;
Arthur Heymans66a0f552017-05-15 10:33:01 +0200521 if (bankmod == 0) {
522 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
523 if (s->spd_type == DDR2)
524 reg32 |= ddr2_x252_tab[s->selected_timings.mem_clk
525 - MEM_CLOCK_667MHz][reg8][pagemod]
526 << 22;
527 else
528 reg32 |= ddr3_x252_tab[s->selected_timings.mem_clk
529 - MEM_CLOCK_800MHz][reg8][pagemod]
530 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000531 }
532 MCHBAR32(0x400*i + 0x252) = reg32;
533
534 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
535 (0x4 << 8) | (ta2 << 4) | ta4;
536
537 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
538 ((twl + 4 + s->selected_timings.tWTR) << 12) |
539 (ta3 << 8) | (4 << 4) | ta1;
540
541 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
542 s->selected_timings.tRFC;
543
Felix Held3a2f9002018-07-29 18:51:22 +0200544 MCHBAR16_AND_OR(0x400*i + 0x260, ~0x3fe,
545 (s->spd_type == DDR2 ? 100 : 256) << 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000546 MCHBAR8(0x400*i + 0x264) = 0xff;
Felix Held3a2f9002018-07-29 18:51:22 +0200547 MCHBAR8_AND_OR(0x400*i + 0x25d, ~0x3f,
548 s->selected_timings.tRAS);
Damien Zammit4b513a62015-08-20 00:37:05 +1000549 MCHBAR16(0x400*i + 0x244) = 0x2310;
550
551 switch (s->selected_timings.mem_clk) {
552 case MEM_CLOCK_667MHz:
553 reg8 = 0;
554 break;
555 default:
556 reg8 = 1;
557 break;
558 }
559
Felix Held3a2f9002018-07-29 18:51:22 +0200560 MCHBAR8_AND_OR(0x400*i + 0x246, ~0x1f, (reg8 << 2) | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000561
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200562 fsb = fsb_to_ps[s->selected_timings.fsb_clk];
563 ddr = ddr_to_ps[s->selected_timings.mem_clk];
Arthur Heymans66a0f552017-05-15 10:33:01 +0200564 reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000565 reg32 = (u32)((reg32 / fsb) << 8);
566 reg32 |= 0x0e000000;
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200567 if ((fsb_to_mhz(s->selected_timings.fsb_clk) /
568 ddr_to_mhz(s->selected_timings.mem_clk)) > 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000569 reg32 |= 1 << 24;
570 }
Felix Held3a2f9002018-07-29 18:51:22 +0200571 MCHBAR32_AND_OR(0x400*i + 0x248, ~0x0f001f00, reg32);
Damien Zammit4b513a62015-08-20 00:37:05 +1000572
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100573 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000574 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100575
576 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000577 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100578
Damien Zammit4b513a62015-08-20 00:37:05 +1000579 reg16 = (u8)(twl - 1 - flag1 - flag2);
580 reg16 |= reg16 << 4;
581 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100582 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000583 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000584 }
585 reg16 |= flag1 << 8;
586 reg16 |= flag2 << 9;
Felix Held432575c2018-07-29 18:09:30 +0200587 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x1ff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000588 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
Felix Held432575c2018-07-29 18:09:30 +0200589 MCHBAR32_AND(0x400*i + 0x265, ~0x1f);
590 MCHBAR32_AND_OR(0x400*i + 0x269, ~0x000fffff,
591 (0x3f << 14) | lut1[s->selected_timings.mem_clk]);
592 MCHBAR8_OR(0x400*i + 0x274, 1);
593 MCHBAR8_AND(0x400*i + 0x24c, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000594
595 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100596 if (s->spd_type == DDR2) {
597 switch (s->selected_timings.mem_clk) {
598 default:
599 case MEM_CLOCK_667MHz:
600 reg16 = 0x99;
601 break;
602 case MEM_CLOCK_800MHz:
603 if (s->selected_timings.CAS == 5)
604 reg16 = 0x19a;
605 else if (s->selected_timings.CAS == 6)
606 reg16 = 0x9a;
607 break;
608 }
609 } else { /* DDR3 */
610 switch (s->selected_timings.mem_clk) {
611 default:
612 case MEM_CLOCK_800MHz:
613 case MEM_CLOCK_1066MHz:
614 reg16 = 1;
615 break;
616 case MEM_CLOCK_1333MHz:
617 reg16 = 2;
618 break;
619 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000620 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100621
Damien Zammit4b513a62015-08-20 00:37:05 +1000622 reg16 &= 0x7;
623 reg16 += twl + 9;
624 reg16 <<= 10;
Felix Held432575c2018-07-29 18:09:30 +0200625 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x7c00, reg16);
626 MCHBAR8_AND_OR(0x400*i + 0x267, ~0x3f, 0x13);
627 MCHBAR8_AND_OR(0x400*i + 0x268, ~0xff, 0x4a);
Damien Zammit4b513a62015-08-20 00:37:05 +1000628
629 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
630 reg16 += 2 << 12;
631 reg16 |= (0x15 << 6) | 0x1f;
Felix Held432575c2018-07-29 18:09:30 +0200632 MCHBAR16_AND_OR(0x400*i + 0x26d, ~0x7fff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000633
634 reg32 = (1 << 25) | (6 << 27);
Felix Held432575c2018-07-29 18:09:30 +0200635 MCHBAR32_AND_OR(0x400*i + 0x269, ~0xfa300000, reg32);
636 MCHBAR8_AND(0x400*i + 0x271, ~0x80);
637 MCHBAR8_AND(0x400*i + 0x274, ~0x6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000638 } // END EACH POPULATED CHANNEL
639
640 reg16 = 0x1f << 5;
641 reg16 |= 0xe << 10;
Felix Held432575c2018-07-29 18:09:30 +0200642 MCHBAR16_AND_OR(0x125, ~0x3fe0, reg16);
643 MCHBAR16_AND_OR(0x127, ~0x7ff, 0x540);
644 MCHBAR8_OR(0x129, 0x1f);
645 MCHBAR8_OR(0x12c, 0xa0);
646 MCHBAR32_AND_OR(0x241, ~0x1ffff, 0x11);
647 MCHBAR32_AND_OR(0x641, ~0x1ffff, 0x11);
648 MCHBAR8_AND(0x246, ~0x10);
649 MCHBAR8_AND(0x646, ~0x10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000650 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
651 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
Felix Held432575c2018-07-29 18:09:30 +0200652 MCHBAR8_AND_OR(0x12d, ~0xf0, reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100653 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Felix Held432575c2018-07-29 18:09:30 +0200654 MCHBAR8_AND_OR(0x12d, ~0xf, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000655 MCHBAR8(0x12f) = 0x4c;
656 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
Arthur Heymans638240e2017-12-25 18:14:46 +0100657 if (s->spd_type == DDR3) {
658 MCHBAR8(0x114) = 0x42;
659 reg16 = (512 - MAX(5, s->selected_timings.tRFC + 10000
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200660 / ddr_to_ps[s->selected_timings.mem_clk]))
Arthur Heymans638240e2017-12-25 18:14:46 +0100661 / 2;
662 reg16 &= 0x1ff;
663 reg32 = (reg16 << 22) | (0x80 << 14) | (0xa << 9);
664 }
Felix Held432575c2018-07-29 18:09:30 +0200665 MCHBAR32_AND_OR(0x6c0, ~0xffffff00, reg32);
666 MCHBAR8_AND_OR(0x6c4, ~0x7, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000667}
668
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200669static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000670{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200671 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000672 u16 reg16 = 0;
673 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000674
Arthur Heymans638240e2017-12-25 18:14:46 +0100675 const u8 rank2clken[8] = { 0x04, 0x01, 0x20, 0x08, 0x01, 0x04,
676 0x08, 0x10 };
677
Felix Held432575c2018-07-29 18:09:30 +0200678 MCHBAR16_AND_OR(0x180, ~0x7e06, 0xc04);
679 MCHBAR16_AND_OR(0x182, ~0x3ff, 0xc8);
680 MCHBAR16_AND_OR(0x18a, ~0x1f1f, 0x0f0f);
681 MCHBAR16_AND_OR(0x1b4, ~0x8020, 0x100);
682 MCHBAR8_AND_OR(0x194, ~0x77, 0x33);
Damien Zammit4b513a62015-08-20 00:37:05 +1000683 switch (s->selected_timings.mem_clk) {
684 default:
685 case MEM_CLOCK_667MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100686 case MEM_CLOCK_1333MHz:
Damien Zammit4b513a62015-08-20 00:37:05 +1000687 reg16 = (0xa << 9) | 0xa;
688 break;
689 case MEM_CLOCK_800MHz:
690 reg16 = (0x9 << 9) | 0x9;
691 break;
Arthur Heymans638240e2017-12-25 18:14:46 +0100692 case MEM_CLOCK_1066MHz:
693 reg16 = (0x7 << 9) | 0x7;
694 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000695 }
Felix Held432575c2018-07-29 18:09:30 +0200696 MCHBAR16_AND_OR(0x19c, ~0x1e0f, reg16);
697 MCHBAR16_AND_OR(0x19c, ~0x2030, 0x2010);
Damien Zammit4b513a62015-08-20 00:37:05 +1000698 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200699 MCHBAR16_AND(0x198, ~0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000700
Felix Held432575c2018-07-29 18:09:30 +0200701 MCHBAR16_AND_OR(0x1c8, ~0x1f, 0xd);
Damien Zammit4b513a62015-08-20 00:37:05 +1000702
703 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200704 MCHBAR8_AND(0x190, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000705 udelay(1); // 533ns
Felix Held432575c2018-07-29 18:09:30 +0200706 MCHBAR32_AND(0x198, ~0x11554000);
Damien Zammit4b513a62015-08-20 00:37:05 +1000707 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200708 MCHBAR32_AND(0x198, ~0x1455);
Damien Zammit4b513a62015-08-20 00:37:05 +1000709 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200710 MCHBAR8_AND(0x583, ~0x1c);
711 MCHBAR8_AND(0x983, ~0x1c);
Damien Zammit4b513a62015-08-20 00:37:05 +1000712 udelay(1); // 533ns
Felix Held432575c2018-07-29 18:09:30 +0200713 MCHBAR8_AND(0x583, ~0x3);
714 MCHBAR8_AND(0x983, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000715 udelay(1); // 533ns
716
717 // ME related
Felix Held432575c2018-07-29 18:09:30 +0200718 MCHBAR32_AND_OR(0x1a0, ~0x7ffffff,
719 s->spd_type == DDR2 ? 0x551803 : 0x555801);
Damien Zammit4b513a62015-08-20 00:37:05 +1000720
Felix Held432575c2018-07-29 18:09:30 +0200721 MCHBAR16_AND(0x1b4, ~0x800);
Arthur Heymans638240e2017-12-25 18:14:46 +0100722 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200723 MCHBAR8_OR(0x1a8, 0xf0);
Arthur Heymans638240e2017-12-25 18:14:46 +0100724 } else { /* DDR3 */
725 reg8 = 0x9; /* 0x9 << 4 ?? */
726 if (s->dimms[0].ranks == 2)
727 reg8 &= ~0x80;
728 if (s->dimms[3].ranks == 2)
729 reg8 &= ~0x10;
Felix Held432575c2018-07-29 18:09:30 +0200730 MCHBAR8_AND_OR(0x1a8, ~0xf0, reg8);
Arthur Heymans638240e2017-12-25 18:14:46 +0100731 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000732
733 FOR_EACH_CHANNEL(i) {
734 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100735 if ((s->spd_type == DDR3) && (i == 0))
736 reg16 = (0x3 << 12);
Felix Held3a2f9002018-07-29 18:51:22 +0200737 MCHBAR16_AND_OR(0x400*i + 0x59c, ~0x3000, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000738
739 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100740 FOR_EACH_RANK_IN_CHANNEL(r) {
741 if (!RANK_IS_POPULATED(s->dimms, i, r))
742 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000743 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100744
Felix Held432575c2018-07-29 18:09:30 +0200745 MCHBAR32_AND_OR(0x400*i + 0x59c, ~0xfff, reg32);
746 MCHBAR8_AND(0x400*i + 0x594, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000747
Arthur Heymans638240e2017-12-25 18:14:46 +0100748 if (s->spd_type == DDR2) {
749 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
750 printk(BIOS_DEBUG,
751 "No dimms in channel %d\n", i);
752 reg8 = 0x3f;
753 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
754 printk(BIOS_DEBUG,
755 "DimmA populated only in channel %d\n",
756 i);
757 reg8 = 0x38;
758 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
759 printk(BIOS_DEBUG,
760 "DimmB populated only in channel %d\n",
761 i);
762 reg8 = 0x7;
763 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
764 printk(BIOS_DEBUG,
765 "Both dimms populated in channel %d\n",
766 i);
767 reg8 = 0;
768 } else {
769 die("Unhandled case\n");
770 }
Felix Held432575c2018-07-29 18:09:30 +0200771 MCHBAR32_AND_OR(0x400*i + 0x5a0, ~0x3f000000,
772 (u32)(reg8 << 24));
Arthur Heymans638240e2017-12-25 18:14:46 +0100773
774 } else { /* DDR3 */
775 FOR_EACH_POPULATED_RANK_IN_CHANNEL(s->dimms, i, r) {
Felix Held3a2f9002018-07-29 18:51:22 +0200776 MCHBAR8_AND(0x400 * i + 0x5a0 + 3,
777 ~rank2clken[r + i * 4]);
Arthur Heymans638240e2017-12-25 18:14:46 +0100778 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000779 }
780
Martin Roth128c1042016-11-18 09:29:03 -0700781 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000782 } // END EACH CHANNEL
783
Arthur Heymans638240e2017-12-25 18:14:46 +0100784 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200785 MCHBAR8_OR(0x1a8, 1);
786 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100787 } else { /* DDR3 */
Felix Held432575c2018-07-29 18:09:30 +0200788 MCHBAR8_AND(0x1a8, ~1);
789 MCHBAR8_OR(0x1a8, 0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100790 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000791
792 // Update DLL timing
Felix Held432575c2018-07-29 18:09:30 +0200793 MCHBAR8_AND(0x1a4, ~0x80);
794 MCHBAR8_OR(0x1a4, 0x40);
795 MCHBAR16_AND_OR(0x5f0, ~0x400, 0x400);
Damien Zammit4b513a62015-08-20 00:37:05 +1000796
Damien Zammit4b513a62015-08-20 00:37:05 +1000797 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200798 MCHBAR16_AND_OR(0x400*i + 0x5f0, ~0x3fc, 0x3fc);
799 MCHBAR32_AND(0x400*i + 0x5fc, ~0xcccccccc);
800 MCHBAR8_AND_OR(0x400*i + 0x5d9, ~0xf0,
801 s->spd_type == DDR2 ? 0x70 : 0x60);
802 MCHBAR16_AND_OR(0x400*i + 0x590, ~0xffff,
803 s->spd_type == DDR2 ? 0x5555 : 0xa955);
Damien Zammit4b513a62015-08-20 00:37:05 +1000804 }
805
806 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100807 const struct dll_setting *setting;
808
Elyes HAOUAS0ce41f12018-11-13 10:03:31 +0100809 switch (s->selected_timings.mem_clk) {
Arthur Heymans638240e2017-12-25 18:14:46 +0100810 default: /* Should not happen */
811 case MEM_CLOCK_667MHz:
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100812 setting = default_ddr2_667_ctrl;
Arthur Heymans638240e2017-12-25 18:14:46 +0100813 break;
814 case MEM_CLOCK_800MHz:
815 if (s->spd_type == DDR2)
816 setting = default_ddr2_800_ctrl;
817 else
818 setting = default_ddr3_800_ctrl[s->nmode - 1];
819 break;
820 case MEM_CLOCK_1066MHz:
821 setting = default_ddr3_1067_ctrl[s->nmode - 1];
822 break;
823 case MEM_CLOCK_1333MHz:
824 setting = default_ddr3_1333_ctrl[s->nmode - 1];
825 break;
826 }
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100827
828 clkset0(i, &setting[CLKSET0]);
829 clkset1(i, &setting[CLKSET1]);
830 ctrlset0(i, &setting[CTRL0]);
831 ctrlset1(i, &setting[CTRL1]);
832 ctrlset2(i, &setting[CTRL2]);
833 ctrlset3(i, &setting[CTRL3]);
834 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000835 }
836
837 // XXX if not async mode
Felix Held432575c2018-07-29 18:09:30 +0200838 MCHBAR16_AND(0x180, ~0x8200);
839 MCHBAR8_OR(0x180, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000840 j = 0;
841 for (i = 0; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200842 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
843 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100844 while (MCHBAR8(0x180) & 0x10)
845 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000846 if (MCHBAR32(0x184) == 0xffffffff) {
847 j++;
848 if (j >= 2)
849 break;
850
851 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
852 j = 2;
853 break;
854 }
855 } else {
856 j = 0;
857 }
858 }
859 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
860 j = 0;
861 i++;
862 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200863 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
864 MCHBAR8_OR(0x180, 0x4);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100865 while (MCHBAR8(0x180) & 0x10)
866 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000867 if (MCHBAR32(0x184) == 0) {
868 i++;
869 break;
870 }
871 }
872 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200873 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
874 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100875 while (MCHBAR8(0x180) & 0x10)
876 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000877 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100878 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000879 if (j >= 2)
880 break;
881 } else {
882 j = 0;
883 }
884 }
885 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200886 MCHBAR8_AND(0x1c8, ~0x1f);
887 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100888 while (MCHBAR8(0x180) & 0x10)
889 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000890 j = 2;
891 }
892 }
893
894 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200895 MCHBAR8_AND(0x1c8, ~0x1f);
Damien Zammit4b513a62015-08-20 00:37:05 +1000896 async = 1;
897 }
898
Arthur Heymans638240e2017-12-25 18:14:46 +0100899 switch (s->selected_timings.mem_clk) {
900 case MEM_CLOCK_667MHz:
901 clk = 0x1a;
902 if (async != 1) {
903 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
904 clk = 0x10;
Damien Zammit4b513a62015-08-20 00:37:05 +1000905 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100906 break;
907 case MEM_CLOCK_800MHz:
908 case MEM_CLOCK_1066MHz:
909 if (async != 1)
910 clk = 0x10;
911 else
912 clk = 0x1a;
913 break;
914 case MEM_CLOCK_1333MHz:
915 clk = 0x18;
916 break;
917 default:
918 clk = 0x1a;
919 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000920 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100921
922 if (async != 1)
923 reg8 = MCHBAR8(0x188) & 0x1e;
924
Felix Held432575c2018-07-29 18:09:30 +0200925 MCHBAR8_AND(0x180, ~0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +1000926
Arthur Heymans638240e2017-12-25 18:14:46 +0100927 if ((s->spd_type == DDR3 && s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
928 || (s->spd_type == DDR2 && s->selected_timings.fsb_clk == FSB_CLOCK_800MHz
929 && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200930 i = MCHBAR8(0x1c8) & 0xf;
Arthur Heymans638240e2017-12-25 18:14:46 +0100931 if (s->spd_type == DDR2)
932 i = (i + 10) % 14;
933 else /* DDR3 */
934 i = (i + 3) % 12;
Felix Held432575c2018-07-29 18:09:30 +0200935 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
936 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100937 while (MCHBAR8(0x180) & 0x10)
938 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000939 }
940
941 reg8 = MCHBAR8(0x188) & ~1;
942 MCHBAR8(0x188) = reg8;
943 reg8 &= ~0x3e;
944 reg8 |= clk;
945 MCHBAR8(0x188) = reg8;
946 reg8 |= 1;
947 MCHBAR8(0x188) = reg8;
948
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100949 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Felix Held432575c2018-07-29 18:09:30 +0200950 MCHBAR8_OR(0x18c, 1);
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100951}
Damien Zammit4b513a62015-08-20 00:37:05 +1000952
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100953static void select_default_dq_dqs_settings(struct sysinfo *s)
954{
955 int ch, lane;
956
Arthur Heymans276049f2017-11-05 05:56:34 +0100957 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
958 switch (s->selected_timings.mem_clk) {
959 case MEM_CLOCK_667MHz:
960 memcpy(s->dqs_settings[ch],
961 default_ddr2_667_dqs,
962 sizeof(s->dqs_settings[ch]));
963 memcpy(s->dq_settings[ch],
964 default_ddr2_667_dq,
965 sizeof(s->dq_settings[ch]));
966 s->rt_dqs[ch][lane].tap = 7;
967 s->rt_dqs[ch][lane].pi = 2;
968 break;
969 case MEM_CLOCK_800MHz:
970 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100971 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100972 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100973 sizeof(s->dqs_settings[ch]));
974 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100975 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100976 sizeof(s->dq_settings[ch]));
977 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100978 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100979 } else { /* DDR3 */
Arthur Heymans638240e2017-12-25 18:14:46 +0100980 memcpy(s->dqs_settings[ch],
981 default_ddr3_800_dqs[s->nmode - 1],
982 sizeof(s->dqs_settings[ch]));
983 memcpy(s->dq_settings[ch],
984 default_ddr3_800_dq[s->nmode - 1],
985 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100986 s->rt_dqs[ch][lane].tap = 6;
Arthur Heymans638240e2017-12-25 18:14:46 +0100987 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100988 }
Arthur Heymans276049f2017-11-05 05:56:34 +0100989 break;
990 case MEM_CLOCK_1066MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100991 memcpy(s->dqs_settings[ch],
992 default_ddr3_1067_dqs[s->nmode - 1],
993 sizeof(s->dqs_settings[ch]));
994 memcpy(s->dq_settings[ch],
995 default_ddr3_1067_dq[s->nmode - 1],
996 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100997 s->rt_dqs[ch][lane].tap = 5;
Arthur Heymans638240e2017-12-25 18:14:46 +0100998 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans276049f2017-11-05 05:56:34 +0100999 break;
1000 case MEM_CLOCK_1333MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +01001001 memcpy(s->dqs_settings[ch],
1002 default_ddr3_1333_dqs[s->nmode - 1],
1003 sizeof(s->dqs_settings[ch]));
1004 memcpy(s->dq_settings[ch],
1005 default_ddr3_1333_dq[s->nmode - 1],
1006 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +01001007 s->rt_dqs[ch][lane].tap = 7;
1008 s->rt_dqs[ch][lane].pi = 0;
1009 break;
1010 default: /* not supported */
1011 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001012 }
1013 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001014}
Damien Zammit4b513a62015-08-20 00:37:05 +10001015
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001016/*
1017 * It looks like only the RT DQS register for the first rank
1018 * is used for all ranks. Just set all the 'unused' RT DQS registers
1019 * to the same as rank 0, out of precaution.
1020 */
1021static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
1022{
1023 // Program DQ/DQS dll settings
1024 int ch, lane, rank;
1025
1026 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +01001027 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001028 FOR_EACH_RANK_IN_CHANNEL(rank) {
1029 rt_set_dqs(ch, lane, rank,
1030 &s->rt_dqs[ch][lane]);
1031 }
1032 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
1033 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001034 }
1035 }
1036}
1037
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001038static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001039{
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001040 u8 i, j, k, reg8;
1041 const u32 ddr2_x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001042 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001043 const u16 ddr2_x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1044 const u32 ddr2_x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1045 const u32 ddr2_x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1046 const u32 ddr2_x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1047 const u32 ddr2_x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1048 const u32 ddr2_x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1049 const u32 ddr2_x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1050 const u32 ddr2_x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1051 const u32 ddr2_x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1052
1053 const u32 ddr3_x32a[8] = {0x06060606, 0x06060606, 0x0b090807, 0x12110f0d,
1054 0x06060606, 0x08070606, 0x0d0b0a09, 0x16161511};
1055 const u16 ddr3_x378[6] = {0, 0xbbbb, 0x6666, 0x6666, 0x6666, 0x6666};
1056 const u32 ddr3_x382[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1057 const u32 ddr3_x386[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1058 const u32 ddr3_x38a[6] = {0, 0x06060605, 0x07060504, 0x07060504, 0x34343434, 0x34343434};
1059 const u32 ddr3_x38e[6] = {0, 0x09080707, 0x09090808, 0x09090808, 0x34343434, 0x34343434};
1060 const u32 ddr3_x392[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1061 const u32 ddr3_x396[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1062 const u32 ddr3_x39a[6] = {0, 0x07060606, 0x08070605, 0x08070605, 0x34343434, 0x34343434};
1063 const u32 ddr3_x39e[6] = {0, 0x09090807, 0x0b0b0a09, 0x0b0b0a09, 0x34343434, 0x34343434};
1064
1065 const u16 *x378;
1066 const u32 *x32a, *x382, *x386, *x38a, *x38e;
1067 const u32 *x392, *x396, *x39a, *x39e;
1068
1069 const u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
Damien Zammit4b513a62015-08-20 00:37:05 +10001070 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1071
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001072 if (s->spd_type == DDR2) {
1073 x32a = ddr2_x32a;
1074 x378 = ddr2_x378;
1075 x382 = ddr2_x382;
1076 x386 = ddr2_x386;
1077 x38a = ddr2_x38a;
1078 x38e = ddr2_x38e;
1079 x392 = ddr2_x392;
1080 x396 = ddr2_x396;
1081 x39a = ddr2_x39a;
1082 x39e = ddr2_x39e;
1083 } else { /* DDR3 */
1084 x32a = ddr3_x32a;
1085 x378 = ddr3_x378;
1086 x382 = ddr3_x382;
1087 x386 = ddr3_x386;
1088 x38a = ddr3_x38a;
1089 x38e = ddr3_x38e;
1090 x392 = ddr3_x392;
1091 x396 = ddr3_x396;
1092 x39a = ddr3_x39a;
1093 x39e = ddr3_x39e;
1094 }
1095
Damien Zammit4b513a62015-08-20 00:37:05 +10001096 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1097 for (j = 0; j < 6; j++) {
1098 if (j == 0) {
Felix Held3a2f9002018-07-29 18:51:22 +02001099 MCHBAR32_AND_OR(0x400*i + addr[j], ~0xff000,
1100 0xaa000);
Felix Held432575c2018-07-29 18:09:30 +02001101 MCHBAR16_AND_OR(0x400*i + 0x320, ~0xffff,
1102 0x6666);
Damien Zammit4b513a62015-08-20 00:37:05 +10001103 for (k = 0; k < 8; k++) {
Felix Held3a2f9002018-07-29 18:51:22 +02001104 MCHBAR32_AND_OR(0x400*i + addr[j] +
1105 0xe + (k << 2),
1106 ~0x3f3f3f3f, x32a[k]);
1107 MCHBAR32_AND_OR(0x400*i + addr[j] +
1108 0x2e + (k << 2),
1109 ~0x3f3f3f3f, x32a[k]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001110 }
1111 } else {
Felix Held3a2f9002018-07-29 18:51:22 +02001112 MCHBAR16_AND_OR(0x400*i + addr[j],
1113 ~0xf000, 0xa000);
1114 MCHBAR16_AND_OR(0x400*i + addr[j] + 4,
1115 ~0xffff, x378[j]);
1116 MCHBAR32_AND_OR(0x400*i + addr[j] + 0xe,
1117 ~0x3f3f3f3f, x382[j]);
1118 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x12,
1119 ~0x3f3f3f3f, x386[j]);
1120 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x16,
1121 ~0x3f3f3f3f, x38a[j]);
1122 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1a,
1123 ~0x3f3f3f3f, x38e[j]);
1124 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1e,
1125 ~0x3f3f3f3f, x392[j]);
1126 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x22,
1127 ~0x3f3f3f3f, x396[j]);
1128 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x26,
1129 ~0x3f3f3f3f, x39a[j]);
1130 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x2a,
1131 ~0x3f3f3f3f, x39e[j]);
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001132 }
Felix Held3a2f9002018-07-29 18:51:22 +02001133 if (s->spd_type == DDR3 &&
1134 BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
1135 MCHBAR16_AND_OR(0x378 + 0x400 * i,
1136 ~0xffff, 0xcccc);
Damien Zammit4b513a62015-08-20 00:37:05 +10001137 }
Felix Held3a2f9002018-07-29 18:51:22 +02001138 MCHBAR8_AND_OR(0x400*i + addr[j], ~1, bit[j]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001139 }
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001140 reg8 = (s->spd_type == DDR2) ? 0x12 : 0x36;
Felix Held432575c2018-07-29 18:09:30 +02001141 MCHBAR8_AND_OR(0x400*i + 0x45a, ~0x3f, reg8);
1142 MCHBAR8_AND_OR(0x400*i + 0x45e, ~0x3f, reg8);
1143 MCHBAR8_AND_OR(0x400*i + 0x462, ~0x3f, reg8);
1144 MCHBAR8_AND_OR(0x400*i + 0x466, ~0x3f, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001145 } // END EACH POPULATED CHANNEL
1146
Felix Held432575c2018-07-29 18:09:30 +02001147 MCHBAR32_AND_OR(0x134, ~0x63c00, 0x63c00);
1148 MCHBAR16_AND_OR(0x174, ~0x63ff, 0x63ff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001149 MCHBAR16(0x178) = 0x0135;
Felix Held432575c2018-07-29 18:09:30 +02001150 MCHBAR32_AND_OR(0x130, ~0x7bdffe0, 0x7a9ffa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001151
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001152 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001153 MCHBAR32_AND(0x130, ~(1 << 27));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001154 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001155 MCHBAR32_AND(0x130, ~(1 << 28));
Damien Zammit4b513a62015-08-20 00:37:05 +10001156
Felix Held432575c2018-07-29 18:09:30 +02001157 MCHBAR8_OR(0x130, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001158}
1159
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001160static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001161{
1162 u8 i;
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001163 static u16 ddr2_odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001164 { 0x0000, 0x0000 }, // NC_NC
1165 { 0x0000, 0x0001 }, // x8SS_NC
1166 { 0x0000, 0x0011 }, // x8DS_NC
1167 { 0x0000, 0x0001 }, // x16SS_NC
1168 { 0x0004, 0x0000 }, // NC_x8SS
1169 { 0x0101, 0x0404 }, // x8SS_x8SS
1170 { 0x0101, 0x4444 }, // x8DS_x8SS
1171 { 0x0101, 0x0404 }, // x16SS_x8SS
1172 { 0x0044, 0x0000 }, // NC_x8DS
1173 { 0x1111, 0x0404 }, // x8SS_x8DS
1174 { 0x1111, 0x4444 }, // x8DS_x8DS
1175 { 0x1111, 0x0404 }, // x16SS_x8DS
1176 { 0x0004, 0x0000 }, // NC_x16SS
1177 { 0x0101, 0x0404 }, // x8SS_x16SS
1178 { 0x0101, 0x4444 }, // x8DS_x16SS
1179 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001180 };
1181
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001182 static const u16 ddr3_odt[16][2] = {
1183 { 0x0000, 0x0000 }, // NC_NC
1184 { 0x0000, 0x0001 }, // x8SS_NC
1185 { 0x0000, 0x0021 }, // x8DS_NC
1186 { 0x0000, 0x0001 }, // x16SS_NC
1187 { 0x0004, 0x0000 }, // NC_x8SS
1188 { 0x0105, 0x0405 }, // x8SS_x8SS
1189 { 0x0105, 0x4465 }, // x8DS_x8SS
1190 { 0x0105, 0x0405 }, // x16SS_x8SS
1191 { 0x0084, 0x0000 }, // NC_x8DS
1192 { 0x1195, 0x0405 }, // x8SS_x8DS
1193 { 0x1195, 0x4465 }, // x8DS_x8DS
1194 { 0x1195, 0x0405 }, // x16SS_x8DS
1195 { 0x0004, 0x0000 }, // NC_x16SS
1196 { 0x0105, 0x0405 }, // x8SS_x16SS
1197 { 0x0105, 0x4465 }, // x8DS_x16SS
1198 { 0x0105, 0x0405 }, // x16SS_x16SS
1199 };
1200
Damien Zammit4b513a62015-08-20 00:37:05 +10001201 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001202 if (s->spd_type == DDR2) {
1203 MCHBAR16(0x400 * i + 0x298) =
1204 ddr2_odt[s->dimm_config[i]][1];
1205 MCHBAR16(0x400 * i + 0x294) =
1206 ddr2_odt[s->dimm_config[i]][0];
1207 } else {
1208 MCHBAR16(0x400 * i + 0x298) =
1209 ddr3_odt[s->dimm_config[i]][1];
1210 MCHBAR16(0x400 * i + 0x294) =
1211 ddr3_odt[s->dimm_config[i]][0];
1212 }
1213 u16 reg16 = MCHBAR16(0x400*i + 0x29c);
1214 reg16 &= ~0xfff;
1215 reg16 |= (s->spd_type == DDR2 ? 0x66b : 0x778);
1216 MCHBAR16(0x400*i + 0x29c) = reg16;
Felix Held3a2f9002018-07-29 18:51:22 +02001217 MCHBAR32_AND_OR(0x400*i + 0x260, ~0x70e3c00, 0x3063c00);
Damien Zammit4b513a62015-08-20 00:37:05 +10001218 }
1219}
1220
Arthur Heymans1994e4482017-11-04 07:52:23 +01001221static void pre_jedec_memory_map(void)
1222{
1223 /*
1224 * Configure the memory mapping in stacked mode (channel 1 being mapped
1225 * above channel 0) and with 128M per rank.
1226 * This simplifies dram trainings a lot since those need a test address.
1227 *
1228 * +-------------+ => 0
1229 * | ch 0, rank 0|
1230 * +-------------+ => 0x8000000 (128M)
1231 * | ch 0, rank 1|
1232 * +-------------+ => 0x10000000 (256M)
1233 * | ch 0, rank 2|
1234 * +-------------+ => 0x18000000 (384M)
1235 * | ch 0, rank 3|
1236 * +-------------+ => 0x20000000 (512M)
1237 * | ch 1, rank 0|
1238 * +-------------+ => 0x28000000 (640M)
1239 * | ch 1, rank 1|
1240 * +-------------+ => 0x30000000 (768M)
1241 * | ch 1, rank 2|
1242 * +-------------+ => 0x38000000 (896M)
1243 * | ch 1, rank 3|
1244 * +-------------+
1245 *
1246 * After all trainings are done this is set to the real values specified
1247 * by the SPD.
1248 */
1249 /* Set rank 0-3 populated */
Felix Held432575c2018-07-29 18:09:30 +02001250 MCHBAR32_AND_OR(C0CKECTRL, ~1, 0xf00000);
1251 MCHBAR32_AND_OR(C1CKECTRL, ~1, 0xf00000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001252 /* Set size of each rank to 128M */
1253 MCHBAR16(C0DRA01) = 0x0101;
1254 MCHBAR16(C0DRA23) = 0x0101;
1255 MCHBAR16(C1DRA01) = 0x0101;
1256 MCHBAR16(C1DRA23) = 0x0101;
1257 MCHBAR16(C0DRB0) = 0x0002;
1258 MCHBAR16(C0DRB1) = 0x0004;
1259 MCHBAR16(C0DRB2) = 0x0006;
1260 MCHBAR16(C0DRB3) = 0x0008;
1261 MCHBAR16(C1DRB0) = 0x0002;
1262 MCHBAR16(C1DRB1) = 0x0004;
1263 MCHBAR16(C1DRB2) = 0x0006;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001264 /* In stacked mode the last present rank on ch1 needs to have its
1265 size doubled in c1drbx */
Arthur Heymans1994e4482017-11-04 07:52:23 +01001266 MCHBAR16(C1DRB3) = 0x0010;
Felix Held432575c2018-07-29 18:09:30 +02001267 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001268 MCHBAR32(0x104) = 0;
1269 MCHBAR16(0x102) = 0x400;
1270 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1271 MCHBAR16(0x10e) = 0;
1272 MCHBAR32(0x108) = 0;
1273 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000);
1274 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1275 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10);
1276 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1277 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400);
1278 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000);
1279 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000);
1280 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000);
1281}
1282
1283u32 test_address(int channel, int rank)
1284{
1285 ASSERT(channel <= 1 && rank < 4);
1286 return channel * 512 * MiB + rank * 128 * MiB;
1287}
1288
Arthur Heymansf1287262017-12-25 18:30:01 +01001289
1290/* DDR3 Rank1 Address mirror
1291 * swap the following pins:
1292 * A3<->A4, A5<->A6, A7<->A8, BA0<->BA1 */
1293static u32 mirror_shift_bit(const u32 data, u8 bit)
1294{
1295 u32 temp0 = data, temp1 = data;
1296 temp0 &= 1 << bit;
1297 temp0 <<= 1;
1298 temp1 &= 1 << (bit + 1);
1299 temp1 >>= 1;
1300 return (data & ~(3 << bit)) | temp0 | temp1;
1301}
1302
Arthur Heymansb5170c32017-12-25 20:13:28 +01001303void send_jedec_cmd(const struct sysinfo *s, u8 r, u8 ch, u8 cmd, u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +10001304{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001305 u32 addr = test_address(ch, r);
Arthur Heymansf1287262017-12-25 18:30:01 +01001306 u8 data8 = cmd;
1307 u32 data32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001308
Arthur Heymansf1287262017-12-25 18:30:01 +01001309 if (s->spd_type == DDR3 && (r & 1)
1310 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1311 data8 = (u8)mirror_shift_bit(data8, 4);
1312 }
1313
Felix Held432575c2018-07-29 18:09:30 +02001314 MCHBAR8_AND_OR(0x271, ~0x3e, data8);
1315 MCHBAR8_AND_OR(0x671, ~0x3e, data8);
Arthur Heymansf1287262017-12-25 18:30:01 +01001316 data32 = val;
1317 if (s->spd_type == DDR3 && (r & 1)
1318 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1319 data32 = mirror_shift_bit(data32, 3);
1320 data32 = mirror_shift_bit(data32, 5);
1321 data32 = mirror_shift_bit(data32, 7);
1322 }
1323 data32 <<= 3;
1324
Elyes HAOUASc53665c2019-05-22 20:06:30 +02001325 read32((void *)((data32 | addr)));
Damien Zammit4b513a62015-08-20 00:37:05 +10001326 udelay(10);
Felix Held432575c2018-07-29 18:09:30 +02001327 MCHBAR8_AND_OR(0x271, ~0x3e, NORMALOP_CMD);
1328 MCHBAR8_AND_OR(0x671, ~0x3e, NORMALOP_CMD);
Damien Zammit4b513a62015-08-20 00:37:05 +10001329}
1330
1331static void jedec_ddr2(struct sysinfo *s)
1332{
1333 u8 i;
1334 u16 mrsval, ch, r, v;
1335
1336 u8 odt[16][4] = {
1337 {0x00, 0x00, 0x00, 0x00},
1338 {0x01, 0x00, 0x00, 0x00},
1339 {0x01, 0x01, 0x00, 0x00},
1340 {0x01, 0x00, 0x00, 0x00},
1341 {0x00, 0x00, 0x01, 0x00},
1342 {0x11, 0x00, 0x11, 0x00},
1343 {0x11, 0x11, 0x11, 0x00},
1344 {0x11, 0x00, 0x11, 0x00},
1345 {0x00, 0x00, 0x01, 0x01},
1346 {0x11, 0x00, 0x11, 0x11},
1347 {0x11, 0x11, 0x11, 0x11},
1348 {0x11, 0x00, 0x11, 0x11},
1349 {0x00, 0x00, 0x01, 0x00},
1350 {0x11, 0x00, 0x11, 0x00},
1351 {0x11, 0x11, 0x11, 0x00},
1352 {0x11, 0x00, 0x11, 0x00}
1353 };
1354
1355 u16 jedec[12][2] = {
1356 {NOP_CMD, 0x0},
1357 {PRECHARGE_CMD, 0x0},
1358 {EMRS2_CMD, 0x0},
1359 {EMRS3_CMD, 0x0},
1360 {EMRS1_CMD, 0x0},
1361 {MRS_CMD, 0x100}, // DLL Reset
1362 {PRECHARGE_CMD, 0x0},
1363 {CBR_CMD, 0x0},
1364 {CBR_CMD, 0x0},
1365 {MRS_CMD, 0x0}, // DLL out of reset
1366 {EMRS1_CMD, 0x380}, // OCD calib default
1367 {EMRS1_CMD, 0x0}
1368 };
1369
1370 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1371
1372 printk(BIOS_DEBUG, "MRS...\n");
1373
1374 udelay(200);
1375
1376 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1377 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1378 for (i = 0; i < 12; i++) {
1379 v = jedec[i][1];
1380 switch (jedec[i][0]) {
1381 case EMRS1_CMD:
1382 v |= (odt[s->dimm_config[ch]][r] << 2);
1383 break;
1384 case MRS_CMD:
1385 v |= mrsval;
1386 break;
1387 default:
1388 break;
1389 }
Arthur Heymansf1287262017-12-25 18:30:01 +01001390 send_jedec_cmd(s, r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001391 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001392 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001393 }
1394 }
1395 printk(BIOS_DEBUG, "MRS done\n");
1396}
1397
Arthur Heymansf1287262017-12-25 18:30:01 +01001398static void jedec_ddr3(struct sysinfo *s)
1399{
1400 int ch, r, dimmconfig, cmd, ddr3_freq;
1401
1402 u8 ddr3_emrs2_rtt_wr_config[16][4] = { /* [config][Rank] */
1403 {0, 0, 0, 0}, /* NC_NC */
1404 {0, 0, 0, 0}, /* x8ss_NC */
1405 {0, 0, 0, 0}, /* x8ds_NC */
1406 {0, 0, 0, 0}, /* x16ss_NC */
1407 {0, 0, 0, 0}, /* NC_x8ss */
1408 {2, 0, 2, 0}, /* x8ss_x8ss */
1409 {2, 2, 2, 0}, /* x8ds_x8ss */
1410 {2, 0, 2, 0}, /* x16ss_x8ss */
1411 {0, 0, 0, 0}, /* NC_x8ss */
1412 {2, 0, 2, 2}, /* x8ss_x8ds */
1413 {2, 2, 2, 2}, /* x8ds_x8ds */
1414 {2, 0, 2, 2}, /* x16ss_x8ds */
1415 {0, 0, 0, 0}, /* NC_x16ss */
1416 {2, 0, 2, 0}, /* x8ss_x16ss */
1417 {2, 2, 2, 0}, /* x8ds_x16ss */
1418 {2, 0, 2, 0}, /* x16ss_x16ss */
1419 };
1420
1421 printk(BIOS_DEBUG, "MRS...\n");
1422
1423 ddr3_freq = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1424 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1425 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1426 send_jedec_cmd(s, r, ch, NOP_CMD, 0);
1427 udelay(200);
1428 dimmconfig = s->dimm_config[ch];
1429 cmd = ddr3_freq << 3; /* actually twl - 5 which is same */
1430 cmd |= ddr3_emrs2_rtt_wr_config[dimmconfig][r] << 9;
1431 send_jedec_cmd(s, r, ch, EMRS2_CMD, cmd);
1432 send_jedec_cmd(s, r, ch, EMRS3_CMD, 0);
1433 cmd = ddr3_emrs1_rtt_nom_config[dimmconfig][r] << 2;
1434 /* Hardcode output drive strength to 34 Ohm / RZQ/7 (why??) */
1435 cmd |= (1 << 1);
1436 send_jedec_cmd(s, r, ch, EMRS1_CMD, cmd);
1437 /* Burst type interleaved, burst length 8, Reset DLL,
1438 * Precharge PD: DLL on */
1439 send_jedec_cmd(s, r, ch, MRS_CMD, (1 << 3) | (1 << 8)
1440 | (1 << 12) | ((s->selected_timings.CAS - 4) << 4)
1441 | ((s->selected_timings.tWR - 4) << 9));
1442 send_jedec_cmd(s, r, ch, ZQCAL_CMD, (1 << 10));
1443 }
1444 printk(BIOS_DEBUG, "MRS done\n");
1445}
1446
Arthur Heymansadc571a2017-09-25 09:40:54 +02001447static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001448{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001449 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001450 u16 medium, coarse_offset;
1451 u8 pi_tap;
1452 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001453
Arthur Heymansadc571a2017-09-25 09:40:54 +02001454 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1455 medium = 0;
1456 coarse_offset = 0;
1457 reg32 = MCHBAR32(0x400 * channel + 0x248);
1458 reg32 &= ~0xf0000;
1459 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1460 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001461
Arthur Heymans276049f2017-11-05 05:56:34 +01001462 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001463 medium |= s->rcven_t[channel].medium[lane]
1464 << (lane * 2);
1465 coarse_offset |=
1466 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1467 << (lane * 2);
1468
1469 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1470 pi_tap &= ~0x7f;
1471 pi_tap |= s->rcven_t[channel].tap[lane];
1472 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1473 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001474 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001475 MCHBAR16(0x400 * channel + 0x58c) = medium;
1476 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001477 }
1478}
1479
Arthur Heymansadc571a2017-09-25 09:40:54 +02001480static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001481{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001482 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001483 if (fast_boot)
1484 sdram_recover_receive_enable(s);
1485 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001486 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001487}
1488
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001489static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001490{
Arthur Heymans0602ce62018-05-26 14:44:42 +02001491 u8 map, i, ch, r, rankpop0, rankpop1, lastrank_ch1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001492 u32 c0dra = 0;
1493 u32 c1dra = 0;
1494 u32 c0drb = 0;
1495 u32 c1drb = 0;
1496 u32 dra;
1497 u32 dra0;
1498 u32 dra1;
1499 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001500 u32 dual_channel_size, single_channel_size, single_channel_offset;
1501 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001502 u8 dratab[2][2][2][4] = {
1503 {
1504 {
1505 {0xff, 0xff, 0xff, 0xff},
1506 {0xff, 0x00, 0x02, 0xff}
1507 },
1508 {
1509 {0xff, 0x01, 0xff, 0xff},
1510 {0xff, 0x03, 0xff, 0xff}
1511 }
1512 },
1513 {
1514 {
1515 {0xff, 0xff, 0xff, 0xff},
1516 {0xff, 0x04, 0x06, 0x08}
1517 },
1518 {
1519 {0xff, 0xff, 0xff, 0xff},
1520 {0x05, 0x07, 0x09, 0xff}
1521 }
1522 }
1523 };
1524
1525 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1526
1527 // DRA
1528 rankpop0 = 0;
1529 rankpop1 = 0;
1530 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001531 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1532 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001533 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001534 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001535 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001536
1537 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001538 [s->dimms[i].width]
1539 [s->dimms[i].cols-9]
1540 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001541 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001542 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001543 if (ch == 0) {
1544 c0dra |= dra << (r*8);
1545 rankpop0 |= 1 << r;
1546 } else {
1547 c1dra |= dra << (r*8);
1548 rankpop1 |= 1 << r;
1549 }
1550 }
1551 MCHBAR32(0x208) = c0dra;
1552 MCHBAR32(0x608) = c1dra;
1553
Felix Held432575c2018-07-29 18:09:30 +02001554 MCHBAR8_AND_OR(0x262, ~0xf0, (rankpop0 << 4) & 0xf0);
1555 MCHBAR8_AND_OR(0x662, ~0xf0, (rankpop1 << 4) & 0xf0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001556
Arthur Heymansb4a78042017-12-25 20:17:41 +01001557 if (s->spd_type == DDR3) {
1558 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1559 /* ZQCAL enable */
Felix Held432575c2018-07-29 18:09:30 +02001560 MCHBAR32_OR(0x269 + 0x400 * ch, 1 << 26);
Arthur Heymansb4a78042017-12-25 20:17:41 +01001561 }
1562 }
1563
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001564 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1565 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001566 MCHBAR8_OR(0x260, 1);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001567 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1568 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001569 MCHBAR8_OR(0x660, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001570
1571 // DRB
Arthur Heymans0602ce62018-05-26 14:44:42 +02001572 lastrank_ch1 = 0;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001573 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001574 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001575 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1576 dra0 = (c0dra >> (8*r)) & 0x7f;
1577 c0drb = (u16)(c0drb + drbtab[dra0]);
1578 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001579 MCHBAR16(0x200 + 2*r) = c0drb;
1580 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001581 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001582 lastrank_ch1 = r;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001583 dra1 = (c1dra >> (8*r)) & 0x7f;
1584 c1drb = (u16)(c1drb + drbtab[dra1]);
1585 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001586 MCHBAR16(0x600 + 2*r) = c1drb;
1587 }
1588 }
1589
1590 s->channel_capacity[0] = c0drb << 6;
1591 s->channel_capacity[1] = c1drb << 6;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001592
1593 /*
1594 * In stacked mode the last present rank on ch1 needs to have its
1595 * size doubled in c1drbx. All subsequent ranks need the same setting
1596 * according to: "Intel 4 Series Chipset Family Datasheet"
1597 */
1598 if (s->stacked_mode) {
1599 for (r = lastrank_ch1; r < 4; r++)
1600 MCHBAR16(0x600 + 2*r) = 2 * c1drb;
1601 }
1602
Damien Zammit4b513a62015-08-20 00:37:05 +10001603 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1604 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1605 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1606
Damien Zammit9fb08f52016-01-22 18:56:23 +11001607 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001608 size_ch0 = s->channel_capacity[0];
1609 size_ch1 = s->channel_capacity[1];
1610 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001611
Arthur Heymans0602ce62018-05-26 14:44:42 +02001612 if (s->stacked_mode) {
Felix Held432575c2018-07-29 18:09:30 +02001613 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001614 } else {
Felix Held432575c2018-07-29 18:09:30 +02001615 MCHBAR8_AND(0x111, ~STACKED_MEM);
1616 MCHBAR8_OR(0x111, 1 << 4);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001617 }
Damien Zammit9fb08f52016-01-22 18:56:23 +11001618
Arthur Heymans0602ce62018-05-26 14:44:42 +02001619 if (s->stacked_mode) {
1620 dual_channel_size = 0;
1621 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001622 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1623 } else {
1624 if (size_ch0 == 0) {
Elyes HAOUASef906092020-02-20 19:41:17 +01001625 /* ME needs RAM on CH0 */
Arthur Heymans701da392017-12-16 22:56:19 +01001626 size_me = 0;
1627 /* TOTEST: bailout? */
1628 } else {
1629 /* Set ME UMA size in MiB */
1630 MCHBAR16(0x100) = size_me;
1631 /* Set ME UMA Present bit */
Felix Held432575c2018-07-29 18:09:30 +02001632 MCHBAR32_OR(0x111, 1);
Arthur Heymans701da392017-12-16 22:56:19 +01001633 }
1634 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1635 }
Arthur Heymans0602ce62018-05-26 14:44:42 +02001636
Arthur Heymans701da392017-12-16 22:56:19 +01001637 MCHBAR16(0x104) = dual_channel_size;
1638 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1639 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001640
Damien Zammit4b513a62015-08-20 00:37:05 +10001641 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001642 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001643 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001644 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001645 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001646 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001647 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001648
Arthur Heymans701da392017-12-16 22:56:19 +01001649 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001650 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001651 /* Enable flex mode, we hardcode this everywhere */
1652 if (size_me == 0) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001653 if (!(s->stacked_mode && size_ch0 != 0 && size_ch1 != 0)) {
1654 map |= 0x04;
1655 if (size_ch0 <= size_ch1)
1656 map |= 0x01;
1657 }
Arthur Heymans701da392017-12-16 22:56:19 +01001658 } else {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001659 if (s->stacked_mode == 0 && size_ch0 - size_me < size_ch1)
Arthur Heymans701da392017-12-16 22:56:19 +01001660 map |= 0x04;
1661 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001662
Damien Zammit4b513a62015-08-20 00:37:05 +10001663 MCHBAR8(0x110) = map;
1664 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001665
Arthur Heymans701da392017-12-16 22:56:19 +01001666 /*
1667 * "108h[15:0] Single Channel Offset for Ch0"
1668 * This is the 'limit' of the part on CH0 that cannot be matched
1669 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1670 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1671 * channel size on ch0.
1672 */
Arthur Heymans0602ce62018-05-26 14:44:42 +02001673 if (s->stacked_mode && size_ch1 != 0) {
1674 single_channel_offset = 0;
1675 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001676 if (size_ch0 > size_ch1)
1677 single_channel_offset = dual_channel_size / 2
1678 + single_channel_size;
1679 else
1680 single_channel_offset = dual_channel_size / 2;
1681 } else {
1682 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
1683 single_channel_offset = dual_channel_size / 2
1684 + single_channel_size;
1685 else
1686 single_channel_offset = dual_channel_size / 2
1687 + size_me;
1688 }
1689
1690 MCHBAR16(0x108) = single_channel_offset;
1691 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001692}
1693
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001694static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001695{
Damien Zammitd63115d2016-01-22 19:11:44 +11001696 bool reclaim;
1697 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1698 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001699 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001700 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001701 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1702 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001703 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1704
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001705 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001706 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1707 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymansd522db02018-08-06 15:50:54 +02001708 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
1709 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
1710 tsegsize = 2;
Damien Zammit523e90f2016-09-05 02:32:40 +10001711 mmiosize = 0x800; // 2GB MMIO
Arthur Heymans16a70a42017-09-22 12:22:24 +02001712 umasizem = gfxsize + gttsize + tsegsize;
1713 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001714 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001715 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001716
1717 reclaim = false;
1718 if ((tom - tolud) > 0x40)
1719 reclaim = true;
1720
1721 if (reclaim) {
1722 tolud = tolud & ~0x3f;
1723 tom = tom & ~0x3f;
1724 reclaimbase = MAX(0x1000, tom);
1725 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1726 }
1727
Damien Zammit4b513a62015-08-20 00:37:05 +10001728 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001729 if (reclaim)
1730 touud = reclaimlimit + 0x40;
1731
Damien Zammit4b513a62015-08-20 00:37:05 +10001732 gfxbase = tolud - gfxsize;
1733 gttbase = gfxbase - gttsize;
1734 tsegbase = gttbase - tsegsize;
1735
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001736 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1737 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001738 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001739 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001740 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001741 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001742 (u16)(reclaimlimit >> 6));
1743 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001744 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1745 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1746 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
Angel Pons4a9569a2020-06-08 01:39:25 +02001747 /* Enable and set TSEG size to 2M */
1748 pci_update_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC, ~0x07, (1 << 1) | (1 << 0));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001749 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001750}
1751
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001752static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001753{
1754 u8 ch, reg8;
Arthur Heymans7345a172018-05-26 15:08:06 +02001755 u32 reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001756
1757 MCHBAR32(0xfb0) = 0x1000d024;
1758 MCHBAR32(0xfb4) = 0xc842;
1759 MCHBAR32(0xfbc) = 0xf;
1760 MCHBAR32(0xfc4) = 0xfe22244;
1761 MCHBAR8(0x12f) = 0x5c;
Felix Held432575c2018-07-29 18:09:30 +02001762 MCHBAR8_OR(0xfb0, 1);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001763 if (s->selected_timings.mem_clk <= MEM_CLOCK_800MHz)
Felix Held432575c2018-07-29 18:09:30 +02001764 MCHBAR8_OR(0x12f, 0x2);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001765 else
Felix Held432575c2018-07-29 18:09:30 +02001766 MCHBAR8_AND(0x12f, ~0x2);
1767 MCHBAR8_AND_OR(0x6c0, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001768 MCHBAR32(0xfa8) = 0x30d400;
1769
1770 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02001771 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001772 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1773 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1774 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02001775 MCHBAR16_OR(0x400*ch + 0x272, 0x100);
1776 MCHBAR8_AND_OR(0x400*ch + 0x243, ~0x2, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001777 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1778 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1779 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1780 }
1781
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001782 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1783 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Felix Held3a2f9002018-07-29 18:51:22 +02001784 MCHBAR32_AND_OR(0xfa0, ~0x20002, 0x2 | (s->selected_timings.fsb_clk ==
1785 FSB_CLOCK_1333MHz ? 0x20000 : 0));
Arthur Heymans7345a172018-05-26 15:08:06 +02001786 reg32 = 0x219100c2;
1787 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz) {
1788 reg32 |= 1;
1789 if (s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
1790 reg32 &= ~0x10000;
1791 } else if (s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz) {
1792 reg32 &= ~0x10000;
1793 }
Felix Held432575c2018-07-29 18:09:30 +02001794 MCHBAR32_AND_OR(0xfa4, ~0x219100c3, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001795 reg32 = 0x44a00;
1796 switch (s->selected_timings.fsb_clk) {
1797 case FSB_CLOCK_1333MHz:
1798 reg32 |= 0x62;
1799 break;
1800 case FSB_CLOCK_1066MHz:
1801 reg32 |= 0x5a;
1802 break;
1803 default:
1804 case FSB_CLOCK_800MHz:
1805 reg32 |= 0x53;
1806 break;
1807 }
1808
1809 MCHBAR32(0x2c) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001810 MCHBAR32(0x30) = 0x1f5a86;
1811 MCHBAR32(0x34) = 0x1902810;
1812 MCHBAR32(0x38) = 0xf7000000;
Arthur Heymans7345a172018-05-26 15:08:06 +02001813 reg32 = 0x23014410;
1814 if (s->selected_timings.fsb_clk > FSB_CLOCK_800MHz)
1815 reg32 = (reg32 & ~0x2000000) | 0x44000000;
1816 MCHBAR32(0x3c) = reg32;
1817 reg32 = 0x8f038000;
1818 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz)
1819 reg32 &= ~0x4000000;
Felix Held432575c2018-07-29 18:09:30 +02001820 MCHBAR32_AND_OR(0x40, ~0x8f038000, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001821 reg32 = 0x00013001;
1822 if (s->selected_timings.fsb_clk < FSB_CLOCK_1333MHz)
1823 reg32 |= 0x20000;
1824 MCHBAR32(0x20) = reg32;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001825 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001826}
1827
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001828static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001829{
1830 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1831 u8 lane, ch;
1832 u8 twl = 0;
1833 u16 x264, x23c;
1834
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001835 if (s->spd_type == DDR2) {
1836 twl = s->selected_timings.CAS - 1;
1837 x264 = 0x78;
1838
1839 switch (s->selected_timings.mem_clk) {
1840 default:
1841 case MEM_CLOCK_667MHz:
1842 reg1 = 0x99;
1843 reg2 = 0x1048a9;
1844 clkgate = 0x230000;
1845 x23c = 0x7a89;
1846 break;
1847 case MEM_CLOCK_800MHz:
1848 if (s->selected_timings.CAS == 5) {
1849 reg1 = 0x19a;
1850 reg2 = 0x1048aa;
1851 } else {
1852 reg1 = 0x9a;
1853 reg2 = 0x2158aa;
Damien Zammit4b513a62015-08-20 00:37:05 +10001854 x264 = 0x89;
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001855 }
1856 clkgate = 0x280000;
1857 x23c = 0x7b89;
1858 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001859 }
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001860 reg3 = 0x232;
1861 reg4 = 0x2864;
1862 } else { /* DDR3 */
1863 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1864 int cas_idx = s->selected_timings.CAS - 5;
1865
1866 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
1867 reg1 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][0];
1868 reg2 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][1];
1869 reg3 = 0x764;
1870 reg4 = 0x78c8;
1871 x264 = ddr3_c2_x264[ddr3_idx][cas_idx];
1872 x23c = ddr3_c2_x23c[ddr3_idx][cas_idx];
1873 switch (s->selected_timings.mem_clk) {
1874 case MEM_CLOCK_800MHz:
1875 default:
1876 clkgate = 0x280000;
1877 break;
1878 case MEM_CLOCK_1066MHz:
1879 clkgate = 0x350000;
1880 break;
1881 case MEM_CLOCK_1333MHz:
1882 clkgate = 0xff0000;
1883 break;
1884 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001885 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001886
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001887 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001888 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001889 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001890 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001891 MCHBAR32(0x18) = 0xdf6437f7;
1892 MCHBAR32(0x1c) = 0x0;
Felix Held432575c2018-07-29 18:09:30 +02001893 MCHBAR32_AND_OR(0x24, ~0xe0000000, 0x60000000);
1894 MCHBAR32_AND_OR(0x44, ~0x1fef0000, 0x6b0000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001895 MCHBAR16(0x115) = (u16) reg1;
Felix Held432575c2018-07-29 18:09:30 +02001896 MCHBAR32_AND_OR(0x117, ~0xffffff, reg2);
Damien Zammit4b513a62015-08-20 00:37:05 +10001897 MCHBAR8(0x124) = 0x7;
Felix Held432575c2018-07-29 18:09:30 +02001898 // not sure if dummy reads are needed
1899 MCHBAR16_AND_OR(0x12a, 0, 0x80);
1900 MCHBAR8_AND_OR(0x12c, 0, 0xa0);
1901 MCHBAR16_AND(0x174, ~(1 << 15));
1902 MCHBAR16_AND_OR(0x188, ~0x1f00, 0x1f00);
1903 MCHBAR8_AND(0x18c, ~0x8);
1904 MCHBAR8_OR(0x192, 1);
1905 MCHBAR8_OR(0x193, 0xf);
1906 MCHBAR16_AND_OR(0x1b4, ~0x480, 0x80);
1907 MCHBAR16_AND_OR(0x210, ~0x1fff, 0x3f); // | clockgatingiii
1908 // non-aligned access: possible bug?
1909 MCHBAR32_AND_OR(0x6d1, ~0xff03ff, 0x100 | clkgate);
1910 MCHBAR8_AND_OR(0x212, ~0x7f, 0x7f);
1911 MCHBAR32_AND_OR(0x2c0, ~0xffff0, 0xcc5f0);
1912 MCHBAR8_AND_OR(0x2c4, ~0x70, 0x70);
1913 // non-aligned access: possible bug?
1914 MCHBAR32_AND_OR(0x2d1, ~0xffffff, 0xff2831); // | clockgatingi
Damien Zammit4b513a62015-08-20 00:37:05 +10001915 MCHBAR32(0x2d4) = 0x40453600;
1916 MCHBAR32(0x300) = 0xc0b0a08;
1917 MCHBAR32(0x304) = 0x6040201;
Felix Held432575c2018-07-29 18:09:30 +02001918 MCHBAR32_AND_OR(0x30c, ~0x43c0f, 0x41405);
Arthur Heymans7345a172018-05-26 15:08:06 +02001919 MCHBAR16(0x610) = reg3;
1920 MCHBAR16(0x612) = reg4;
Felix Held432575c2018-07-29 18:09:30 +02001921 MCHBAR32_AND_OR(0x62c, ~0xc000000, 0x4000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001922 MCHBAR32(0xae4) = 0;
Felix Held432575c2018-07-29 18:09:30 +02001923 MCHBAR32_AND_OR(0xc00, ~0xf0000, 0x10000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001924 MCHBAR32(0xf00) = 0x393a3b3c;
1925 MCHBAR32(0xf04) = 0x3d3e3f40;
1926 MCHBAR32(0xf08) = 0x393a3b3c;
1927 MCHBAR32(0xf0c) = 0x3d3e3f40;
Felix Held432575c2018-07-29 18:09:30 +02001928 MCHBAR32_AND(0xf18, ~0xfff00001);
Damien Zammit4b513a62015-08-20 00:37:05 +10001929 MCHBAR32(0xf48) = 0xfff0ffe0;
1930 MCHBAR32(0xf4c) = 0xffc0ff00;
1931 MCHBAR32(0xf50) = 0xfc00f000;
1932 MCHBAR32(0xf54) = 0xc0008000;
Felix Held432575c2018-07-29 18:09:30 +02001933 MCHBAR32_AND_OR(0xf6c, ~0xffff0000, 0xffff0000);
1934 MCHBAR32_AND(0xfac, ~0x80000000);
1935 MCHBAR32_AND(0xfb8, ~0xff000000);
1936 MCHBAR32_AND_OR(0xfbc, ~0x7f800, 0xf000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001937 MCHBAR32(0x1104) = 0x3003232;
1938 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001939 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001940 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001941 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001942 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001943 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1944 MCHBAR32(0x1114) = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001945 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001946 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001947 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001948
Damien Zammit4b513a62015-08-20 00:37:05 +10001949 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1950 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1951 MCHBAR16(0x400*ch + 0x23c) = x23c;
Felix Held432575c2018-07-29 18:09:30 +02001952 MCHBAR32_AND_OR(0x400*ch + 0x248, ~0x706033, 0x406033);
1953 MCHBAR32_AND_OR(0x400*ch + 0x260, ~(1 << 16), 1 << 16);
Damien Zammit4b513a62015-08-20 00:37:05 +10001954 MCHBAR8(0x400*ch + 0x264) = x264;
Felix Held432575c2018-07-29 18:09:30 +02001955 MCHBAR8_AND_OR(0x400*ch + 0x592, ~0x3f, 0x3c & x592);
1956 MCHBAR8_AND_OR(0x400*ch + 0x593, ~0x1f, 0x1e);
Damien Zammit4b513a62015-08-20 00:37:05 +10001957 }
1958
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001959 for (lane = 0; lane < 8; lane++)
Felix Held432575c2018-07-29 18:09:30 +02001960 MCHBAR8_AND(0x561 + (lane << 2), ~(1 << 3));
Damien Zammit4b513a62015-08-20 00:37:05 +10001961}
1962
Arthur Heymansb5170c32017-12-25 20:13:28 +01001963static void software_ddr3_reset(struct sysinfo *s)
1964{
1965 printk(BIOS_DEBUG, "Software initiated DDR3 reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02001966 MCHBAR8_OR(0x1a8, 0x02);
1967 MCHBAR8_AND(0x5da, ~0x80);
1968 MCHBAR8_AND(0x1a8, ~0x02);
1969 MCHBAR8_AND_OR(0x5da, ~0x03, 1);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001970 udelay(200);
Felix Held432575c2018-07-29 18:09:30 +02001971 MCHBAR8_AND(0x1a8, ~0x02);
1972 MCHBAR8_OR(0x5da, 0x80);
1973 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001974 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02001975 MCHBAR8_OR(0x5da, 0x03);
1976 MCHBAR8_AND(0x5da, ~0x03);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001977 /* After write leveling the dram needs to be reset and reinitialised */
1978 jedec_ddr3(s);
1979}
1980
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001981void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001982{
1983 u8 ch;
1984 u8 r, bank;
1985 u32 reg32;
1986
Arthur Heymans97e13d82016-11-30 18:40:38 +01001987 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1988 // Clear self refresh
1989 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1990 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001991
Arthur Heymans97e13d82016-11-30 18:40:38 +01001992 // Clear host clk gate reg
Felix Held432575c2018-07-29 18:09:30 +02001993 MCHBAR32_OR(0x1c, 0xffffffff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001994
Arthur Heymans840c27e2017-05-15 10:21:37 +02001995 // Select type
1996 if (s->spd_type == DDR2)
Felix Held432575c2018-07-29 18:09:30 +02001997 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans840c27e2017-05-15 10:21:37 +02001998 else
Felix Held432575c2018-07-29 18:09:30 +02001999 MCHBAR8_OR(0x1a8, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002000
Arthur Heymans97e13d82016-11-30 18:40:38 +01002001 // Set freq
Felix Held432575c2018-07-29 18:09:30 +02002002 MCHBAR32_AND_OR(0xc00, ~0x70,
2003 (s->selected_timings.mem_clk << 4) | (1 << 10));
Damien Zammit4b513a62015-08-20 00:37:05 +10002004
Arthur Heymans97e13d82016-11-30 18:40:38 +01002005 // Overwrite freq if chipset rejects it
2006 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
2007 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
2008 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002009 }
2010
Damien Zammit4b513a62015-08-20 00:37:05 +10002011 // Program clock crossing
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002012 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002013 printk(BIOS_DEBUG, "Done clk crossing\n");
2014
Arthur Heymans97e13d82016-11-30 18:40:38 +01002015 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002016 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002017 printk(BIOS_DEBUG, "Done I/O clk\n");
2018 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002019
2020 // Grant to launch
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002021 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002022 printk(BIOS_DEBUG, "Done launch\n");
2023
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002024 // Program DRAM timings
2025 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002026 printk(BIOS_DEBUG, "Done timings\n");
2027
2028 // Program DLL
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002029 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01002030 if (!fast_boot)
2031 select_default_dq_dqs_settings(s);
2032 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002033
2034 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01002035 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002036 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002037 printk(BIOS_DEBUG, "RCOMP\n");
2038 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002039
2040 // ODT
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002041 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002042 printk(BIOS_DEBUG, "Done ODT\n");
2043
2044 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01002045 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Felix Held432575c2018-07-29 18:09:30 +02002046 while (MCHBAR8(0x130) & 1)
Arthur Heymans97e13d82016-11-30 18:40:38 +01002047 ;
2048 printk(BIOS_DEBUG, "Done RCOMP update\n");
2049 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002050
Arthur Heymans1994e4482017-11-04 07:52:23 +01002051 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10002052
2053 // IOBUFACT
2054 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
Felix Held432575c2018-07-29 18:09:30 +02002055 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2056 MCHBAR8_OR(0x5d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002057 }
2058 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002059 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Felix Held432575c2018-07-29 18:09:30 +02002060 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2061 MCHBAR8_OR(0x5d8, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002062 }
Felix Held432575c2018-07-29 18:09:30 +02002063 MCHBAR8_OR(0x9dd, 0x3f);
2064 MCHBAR8_OR(0x9d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002065 }
2066
Arthur Heymansb5170c32017-12-25 20:13:28 +01002067 /* DDR3 reset */
2068 if ((s->spd_type == DDR3) && (s->boot_path != BOOT_PATH_RESUME)) {
2069 printk(BIOS_DEBUG, "DDR3 Reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02002070 MCHBAR8_AND(0x1a8, ~0x2);
2071 MCHBAR8_OR(0x5da, 0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002072 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02002073 MCHBAR8_AND(0x1a8, ~0x2);
2074 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002075 udelay(500);
2076 }
2077
Damien Zammit4b513a62015-08-20 00:37:05 +10002078 // Pre jedec
Felix Held432575c2018-07-29 18:09:30 +02002079 MCHBAR8_OR(0x40, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002080 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002081 MCHBAR32_OR(0x400*ch + 0x260, 1 << 27);
Damien Zammit4b513a62015-08-20 00:37:05 +10002082 }
Felix Held432575c2018-07-29 18:09:30 +02002083 MCHBAR16_OR(0x212, 0xf000);
2084 MCHBAR16_OR(0x212, 0xf00);
Damien Zammit4b513a62015-08-20 00:37:05 +10002085 printk(BIOS_DEBUG, "Done pre-jedec\n");
2086
2087 // JEDEC reset
Arthur Heymansf1287262017-12-25 18:30:01 +01002088 if (s->boot_path != BOOT_PATH_RESUME) {
2089 if (s->spd_type == DDR2)
2090 jedec_ddr2(s);
2091 else /* DDR3 */
2092 jedec_ddr3(s);
2093 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002094
2095 printk(BIOS_DEBUG, "Done jedec steps\n");
2096
Arthur Heymansb5170c32017-12-25 20:13:28 +01002097 if (s->spd_type == DDR3) {
2098 if (!fast_boot)
2099 search_write_leveling(s);
2100 if (s->boot_path == BOOT_PATH_NORMAL)
2101 software_ddr3_reset(s);
2102 }
2103
Damien Zammit4b513a62015-08-20 00:37:05 +10002104 // After JEDEC reset
Felix Held432575c2018-07-29 18:09:30 +02002105 MCHBAR8_AND(0x40, ~0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002106 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans0d284952017-05-25 19:55:52 +02002107 reg32 = (2 << 18);
2108 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2109 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][0]
2110 << 13;
2111 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
2112 s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz &&
2113 ch == 1) {
2114 reg32 |= (post_jedec_tab[s->selected_timings.fsb_clk]
2115 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2116 - 1) << 8;
2117 } else {
2118 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2119 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2120 << 8;
2121 }
Felix Held432575c2018-07-29 18:09:30 +02002122 MCHBAR32_AND_OR(0x400*ch + 0x274, ~0xfff00, reg32);
2123 MCHBAR8_AND(0x400*ch + 0x274, ~0x80);
2124 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002125 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2126 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2127 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02002128 MCHBAR8_OR(0x400*ch + 0x271, 0xe);
Damien Zammit4b513a62015-08-20 00:37:05 +10002129 }
Felix Held432575c2018-07-29 18:09:30 +02002130 MCHBAR8_OR(0x2c4, 0x8);
2131 MCHBAR8_OR(0x2c3, 0x40);
2132 MCHBAR8_OR(0x2c4, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002133
2134 printk(BIOS_DEBUG, "Done post-jedec\n");
2135
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002136 // Set DDR init complete
Damien Zammit4b513a62015-08-20 00:37:05 +10002137 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002138 MCHBAR32_OR(0x400*ch + 0x268, 0xc0000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10002139 }
2140
Arthur Heymans8bb2bac2019-08-10 20:34:17 +02002141 // Dummy reads
2142 if (s->boot_path == BOOT_PATH_NORMAL) {
2143 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2144 for (bank = 0; bank < 4; bank++)
2145 read32((u32 *)(test_address(ch, r) | 0x800000 | (bank << 12)));
2146 }
2147 }
2148 printk(BIOS_DEBUG, "Done dummy reads\n");
2149
Damien Zammit4b513a62015-08-20 00:37:05 +10002150 // Receive enable
Arthur Heymansadc571a2017-09-25 09:40:54 +02002151 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10002152 printk(BIOS_DEBUG, "Done rcven\n");
2153
2154 // Finish rcven
2155 FOR_EACH_CHANNEL(ch) {
Felix Held432575c2018-07-29 18:09:30 +02002156 MCHBAR8_AND(0x400*ch + 0x5d8, ~0xe);
2157 MCHBAR8_OR(0x400*ch + 0x5d8, 0x2);
2158 MCHBAR8_OR(0x400*ch + 0x5d8, 0x4);
2159 MCHBAR8_OR(0x400*ch + 0x5d8, 0x8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002160 }
Felix Held432575c2018-07-29 18:09:30 +02002161 MCHBAR8_OR(0x5dc, 0x80);
2162 MCHBAR8_AND(0x5dc, ~0x80);
2163 MCHBAR8_OR(0x5dc, 0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +10002164
Damien Zammit4b513a62015-08-20 00:37:05 +10002165 // XXX tRD
2166
Arthur Heymans95c48cb2017-11-04 08:07:06 +01002167 if (!fast_boot) {
2168 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
2169 if(do_write_training(s))
2170 die("DQ write training failed!");
2171 }
2172 if (do_read_training(s))
2173 die("DQS read training failed!");
2174 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002175
2176 // DRADRB
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002177 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002178 printk(BIOS_DEBUG, "Done DRADRB\n");
2179
2180 // Memory map
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002181 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002182 printk(BIOS_DEBUG, "Done memory map\n");
2183
2184 // Enhanced mode
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002185 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002186 printk(BIOS_DEBUG, "Done enhanced mode\n");
2187
2188 // Periodic RCOMP
Felix Held432575c2018-07-29 18:09:30 +02002189 MCHBAR16_AND_OR(0x160, ~0xfff, 0x999);
2190 MCHBAR16_OR(0x1b4, 0x3000);
2191 MCHBAR8_OR(0x130, 0x82);
Damien Zammit4b513a62015-08-20 00:37:05 +10002192 printk(BIOS_DEBUG, "Done PRCOMP\n");
2193
2194 // Power settings
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002195 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002196 printk(BIOS_DEBUG, "Done power settings\n");
2197
2198 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01002199 /*
2200 * FIXME: This locks some registers like bit1 of GGC
2201 * and is only needed in case of ME being used.
2202 */
2203 if (ME_UMA_SIZEMB != 0) {
2204 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2205 || RANK_IS_POPULATED(s->dimms, 1, 0))
Felix Held432575c2018-07-29 18:09:30 +02002206 MCHBAR8_OR(0xa2f, 1 << 0);
Arthur Heymansddc88282017-02-27 16:27:21 +01002207 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2208 || RANK_IS_POPULATED(s->dimms, 1, 1))
Felix Held432575c2018-07-29 18:09:30 +02002209 MCHBAR8_OR(0xa2f, 1 << 1);
2210 MCHBAR32_OR(0xa30, 1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002211 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002212
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002213 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002214}