blob: 240232182622c38b628d039d122c8c0b821e9aea [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
23#include <northbridge/intel/x4x/x4x.h>
24
25static inline void barrier(void)
26{
27 asm volatile("mfence":::);
28}
29
30static u32 fsb2mhz(u32 speed)
31{
32 return (speed * 267) + 800;
33}
34
35static u32 ddr2mhz(u32 speed)
36{
37 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
38
39 if (speed >= ARRAY_SIZE(mhz))
40 return 0;
41
42 return mhz[speed];
43}
44
45static u8 msbpos(u8 val) //Reverse
46{
47 u8 i;
48 for (i = 7; i >= 0; i--) {
49 if ((val & (1 << i)) == 0)
50 break;
51 }
52 return i;
53}
54
55static void sdram_detect_smallest_params2(struct sysinfo *s)
56{
57 u16 mult[6] = {
58 5000, // 400
59 3750, // 533
60 3000, // 667
61 2500, // 800
62 1875, // 1066
63 1500, // 1333
64 };
65
66 u8 i;
67 u32 tmp;
68 u32 maxtras = 0;
69 u32 maxtrp = 0;
70 u32 maxtrcd = 0;
71 u32 maxtwr = 0;
72 u32 maxtrfc = 0;
73 u32 maxtwtr = 0;
74 u32 maxtrrd = 0;
75 u32 maxtrtp = 0;
76
77 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
78 maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000);
79 maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2);
80 maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2);
81 maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2);
82 maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 +
83 (s->dimms[i].spd_data[40] & 0xf));
84 maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2);
85 maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2);
86 maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2);
87 }
88 for (i = 9; i < 24; i++) {
89 tmp = mult[s->selected_timings.mem_clk] * i;
90 if (tmp >= maxtras) {
91 s->selected_timings.tRAS = i;
92 break;
93 }
94 }
95 for (i = 3; i < 10; i++) {
96 tmp = mult[s->selected_timings.mem_clk] * i;
97 if (tmp >= maxtrp) {
98 s->selected_timings.tRP = i;
99 break;
100 }
101 }
102 for (i = 3; i < 10; i++) {
103 tmp = mult[s->selected_timings.mem_clk] * i;
104 if (tmp >= maxtrcd) {
105 s->selected_timings.tRCD = i;
106 break;
107 }
108 }
109 for (i = 3; i < 15; i++) {
110 tmp = mult[s->selected_timings.mem_clk] * i;
111 if (tmp >= maxtwr) {
112 s->selected_timings.tWR = i;
113 break;
114 }
115 }
116 for (i = 15; i < 78; i++) {
117 tmp = mult[s->selected_timings.mem_clk] * i;
118 if (tmp >= maxtrfc) {
119 s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15;
120 break;
121 }
122 }
123 for (i = 4; i < 15; i++) {
124 tmp = mult[s->selected_timings.mem_clk] * i;
125 if (tmp >= maxtwtr) {
126 s->selected_timings.tWTR = i;
127 break;
128 }
129 }
130 for (i = 2; i < 15; i++) {
131 tmp = mult[s->selected_timings.mem_clk] * i;
132 if (tmp >= maxtrrd) {
133 s->selected_timings.tRRD = i;
134 break;
135 }
136 }
137 for (i = 4; i < 15; i++) {
138 tmp = mult[s->selected_timings.mem_clk] * i;
139 if (tmp >= maxtrtp) {
140 s->selected_timings.tRTP = i;
141 break;
142 }
143 }
144
145 s->selected_timings.fsb_clk = s->max_fsb;
146
147 printk(BIOS_DEBUG, "Selected timings:\n");
148 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk));
149 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk));
150
151 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
152 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
153 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
154 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
155 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
156 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
157 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
158 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
159 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
160}
161
162static void clkcross_ddr2(struct sysinfo *s)
163{
164 u8 i, j;
165 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
166
167#define TAB_M667F800 {0x1f1f1f1f, 0x1a07070b, 0x0, 0x10000000, 0x20010208, \
168 0x04080000, 0x10010002, 0x0, 0x0, 0x02000000, \
169 0x04000100, 0x08000000, 0x10200204}
170#define TAB_M800F800 {0xffffffff, 0x05030305, 0x0000ffff, 0x0, 0x08010204, \
171 0x0, 0x08010204, 0x0, 0x0, 0x0, 0x00020001, 0x0, 0x04080102}
172#define TAB_M667F1067 {0x6d5b1f1f, 0x0f0f0f0f, 0x0, 0x20000000, 0x80020410, \
173 0x02040008, 0x10000100, 0x0, 0x0, 0x04000000, \
174 0x08000102, 0x20000000, 0x40010208}
175#define TAB_M800F1067 {0x07070707, 0x06030303, 0x0, 0x0, 0x08010200, \
176 0x0, 0x04000102, 0x0, 0x0, 0x0, 0x00020001, \
177 0x0, 0x02040801}
178#define TAB_M1067F1067 {0xffffffff, 0x05030305, 0x0000ffff, 0x0, 0x04080102, \
179 0x0, 0x08010204, 0x0, 0x0, 0x0, 0x00020001, \
180 0x0, 0x02040801}
181#define TAB_M667F1333 {0x05050303, 0xffffffff, 0xffff0000, 0x0, 0x08020000, \
182 0x0, 0x00020001, 0x0, 0x0, 0x0, 0x08010204, \
183 0x0, 0x04010000}
184#define TAB_M800F1333 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x0, 0x10020400, \
185 0x02000000, 0x00040100, 0x0, 0x0, 0x04080000, \
186 0x00100102, 0x0, 0x08100200}
187#define TAB_M1067F1333 {0x0f0f0f0f, 0x5b1f1f6d, 0x0, 0x0, 0x08010204, \
188 0x04000000, 0x00080102, 0x0, 0x0, 0x02000408, \
189 0x00100001, 0x0, 0x04080102}
190#define TAB_M1333F1333 {0xffffffff, 0x05030305, 0x0000ffff, 0x0, 0x04080102, \
191 0x0, 0x04080102, 0x0, 0x0, 0x0, 0x0, 0x0, 0x02040801}
192
193 static const u32 clkxtab[6][3][13] = {
194 {{}, {}, {}}, // MEMCLK 400 N/A
195 {{}, {}, {}}, // MEMCLK 533 N/A
196 {TAB_M667F800, TAB_M667F1067, TAB_M667F1333, },
197 {TAB_M800F800, TAB_M800F1067, TAB_M800F1333, },
198 {{}, TAB_M1067F1067, TAB_M1067F1333, },
199 {{}, {}, TAB_M1333F1333, },
200 };
201
202 i = (u8)s->selected_timings.mem_clk;
203 j = (u8)s->selected_timings.fsb_clk;
204
205 MCHBAR32(0xc04) = clkxtab[i][j][0];
206 MCHBAR32(0xc50) = clkxtab[i][j][1];
207 MCHBAR32(0xc54) = clkxtab[i][j][2];
208 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
209 MCHBAR32(0x6d8) = clkxtab[i][j][3];
210 MCHBAR32(0x6e0) = clkxtab[i][j][3];
211 MCHBAR32(0x6dc) = clkxtab[i][j][4];
212 MCHBAR32(0x6e4) = clkxtab[i][j][4];
213 MCHBAR32(0x6e8) = clkxtab[i][j][5];
214 MCHBAR32(0x6f0) = clkxtab[i][j][5];
215 MCHBAR32(0x6ec) = clkxtab[i][j][6];
216 MCHBAR32(0x6f4) = clkxtab[i][j][6];
217 MCHBAR32(0x6f8) = clkxtab[i][j][7];
218 MCHBAR32(0x6fc) = clkxtab[i][j][8];
219 MCHBAR32(0x708) = clkxtab[i][j][11];
220 MCHBAR32(0x70c) = clkxtab[i][j][12];
221}
222
223static void checkreset_ddr2(struct sysinfo *s)
224{
225 u8 pmcon2;
226 u8 reset = 0;
227
228 pmcon2 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa2);
229 if (!(pmcon2 & 0x80)) {
230 pmcon2 |= 0x80;
231 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2);
232 reset = 1;
233
234 /* do magic 0xf0 thing. */
235 u8 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
236 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~(1 << 2));
237 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
238 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | (1 << 2));
239 }
240 if (reset) {
241 printk(BIOS_DEBUG, "Reset...\n");
242 outb(0xe, 0xcf9);
243 asm ("hlt");
244 }
245 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2 | 0x80);
246}
247
248static void setioclk_ddr2(struct sysinfo *s)
249{
250 MCHBAR32(0x1bc) = 0x08060402;
251 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
252 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
253 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
254 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
255 switch (s->selected_timings.mem_clk) {
256 default:
257 case MEM_CLOCK_800MHz:
258 case MEM_CLOCK_1066MHz:
259 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
260 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
261 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
262 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
263 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
264 break;
265 case MEM_CLOCK_667MHz:
266 case MEM_CLOCK_1333MHz:
267 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
268 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
269 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
270 break;
271 }
272 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
273 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
274}
275
276static void launch_ddr2(struct sysinfo *s)
277{
278 u8 i;
279 u32 launch1 = 0x58001117;
280 u32 launch2 = 0;
281 u32 launch3 = 0;
282
283 if (s->selected_timings.CAS == 5) {
284 launch2 = 0x00220201;
285 } else if ((s->selected_timings.mem_clk == MEM_CLOCK_800MHz) &&
286 (s->selected_timings.CAS == 6)) {
287 launch2 = 0x00230302;
288 } else {
289 die("Unsupported CAS & Frequency combination detected\n");
290 }
291
292 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
293 MCHBAR32(0x400*i + 0x220) = launch1;
294 MCHBAR32(0x400*i + 0x224) = launch2;
295 MCHBAR32(0x400*i + 0x21c) = launch3;
296 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
297 }
298
299 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
300 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
301 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
302}
303
304static void clkset0(u8 ch, u8 setting[5])
305{
306 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
307 (setting[4] << 14) |
308 (setting[3] << 6) |
309 (setting[2] << 10);
310 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
311 (setting[1] << 4);
312 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
313 setting[0];
314}
315
316static void clkset1(u8 ch, u8 setting[5])
317{
318 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
319 (setting[4] << 16) |
320 (setting[3] << 7) |
321 (setting[2] << 11);
322 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
323 (setting[1] << 4);
324 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
325 setting[0];
326}
327
328static void ctrlset0(u8 ch, u8 setting[5])
329{
330 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
331 (setting[4] << 24) |
332 (setting[3] << 20) |
333 (setting[2] << 21);
334 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
335 (setting[1] << 4);
336 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
337 setting[0];
338}
339
340static void ctrlset1(u8 ch, u8 setting[5])
341{
342 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
343 (setting[4] << 27) |
344 (setting[3] << 22) |
345 (setting[2] << 23);
346 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
347 (setting[1] << 4);
348 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
349 setting[0];
350}
351
352static void ctrlset2(u8 ch, u8 setting[5])
353{
354 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
355 (setting[4] << 14) |
356 (setting[3] << 12) |
357 (setting[2] << 13);
358 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
359 (setting[1] << 4);
360 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
361 setting[0];
362}
363
364static void ctrlset3(u8 ch, u8 setting[5])
365{
366 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
367 (setting[4] << 10) |
368 (setting[3] << 8) |
369 (setting[2] << 9);
370 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
371 (setting[1] << 4);
372 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
373 setting[0];
374}
375
376static void cmdset(u8 ch, u8 setting[5])
377{
378 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
379 (setting[4] << 4);
380 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
381 (setting[3] << 5) |
382 (setting[2] << 6);
383 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
384 (setting[1] << 4);
385 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
386 setting[0];
387}
388
389static void dqsset(u8 ch, u8 lane, u8 setting[5])
390{
391 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(2 << (lane*4));
392
393 MCHBAR32(0x400*ch + 0x5b4) = (MCHBAR32(0x400*ch + 0x5b4) & ~(0x201 << lane)) |
394 (setting[2] << (9 + lane)) |
395 (setting[3] << lane);
396 MCHBAR32(0x400*ch + 0x5b8) = (MCHBAR32(0x400*ch + 0x5b8) & ~(0x201 << lane)) |
397 (setting[2] << (9 + lane)) |
398 (setting[3] << lane);
399 MCHBAR32(0x400*ch + 0x5bc) = (MCHBAR32(0x400*ch + 0x5bc) & ~(0x201 << lane)) |
400 (setting[2] << (9 + lane)) |
401 (setting[3] << lane);
402 MCHBAR32(0x400*ch + 0x5c0) = (MCHBAR32(0x400*ch + 0x5c0) & ~(0x201 << lane)) |
403 (setting[2] << (9 + lane)) |
404 (setting[3] << lane);
405
406 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (16+lane*2))) |
407 (setting[4] << (16+lane*2));
408 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (16+lane*2))) |
409 (setting[4] << (16+lane*2));
410 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (16+lane*2))) |
411 (setting[4] << (16+lane*2));
412 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (16+lane*2))) |
413 (setting[4] << (16+lane*2));
414
415 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x70) |
416 (setting[1] << 4);
417 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0xf) |
418 setting[0];
419 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0x70) |
420 (setting[1] << 4);
421 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0xf) |
422 setting[0];
423 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0x70) |
424 (setting[1] << 4);
425 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0xf) |
426 setting[0];
427 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0x70) |
428 (setting[1] << 4);
429 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0xf) |
430 setting[0];
431}
432
433static void dqset(u8 ch, u8 lane, u8 setting[5])
434{
435 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(1 << (lane*4));
436
437 MCHBAR32(0x400*ch + 0x5a4) = (MCHBAR32(0x400*ch + 0x5a4) & ~(0x201 << lane)) |
438 (setting[2] << (9+lane)) |
439 (setting[3] << lane);
440 MCHBAR32(0x400*ch + 0x5a8) = (MCHBAR32(0x400*ch + 0x5a8) & ~(0x201 << lane)) |
441 (setting[2] << (9+lane)) |
442 (setting[3] << lane);
443 MCHBAR32(0x400*ch + 0x5ac) = (MCHBAR32(0x400*ch + 0x5ac) & ~(0x201 << lane)) |
444 (setting[2] << (9+lane)) |
445 (setting[3] << lane);
446 MCHBAR32(0x400*ch + 0x5b0) = (MCHBAR32(0x400*ch + 0x5b0) & ~(0x201 << lane)) |
447 (setting[2] << (9+lane)) |
448 (setting[3] << lane);
449
450 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (lane*2))) |
451 (setting[4] << (2*lane));
452 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (lane*2))) |
453 (setting[4] << (2*lane));
454 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (lane*2))) |
455 (setting[4] << (2*lane));
456 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (lane*2))) |
457 (setting[4] << (2*lane));
458
459 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0x70) |
460 (setting[1] << 4);
461 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0xf) |
462 setting[0];
463 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0x70) |
464 (setting[1] << 4);
465 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0xf) |
466 setting[0];
467 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0x70) |
468 (setting[1] << 4);
469 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0xf) |
470 setting[0];
471 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0x70) |
472 (setting[1] << 4);
473 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0xf) |
474 setting[0];
475}
476
477static void timings_ddr2(struct sysinfo *s)
478{
479 u8 i;
480 u8 twl, ta1, ta2, ta3, ta4;
481 u8 reg8;
482 u8 flag1 = 0;
483 u8 flag2 = 0;
484 u16 reg16;
485 u32 reg32;
486 u16 ddr, fsb;
487 u8 trpmod = 0;
488 u8 bankmod = 1;
489 u8 pagemod = 0;
490
491 u16 fsb2ps[3] = {
492 5000, // 800
493 3750, // 1067
494 3000 // 1333
495 };
496
497 u16 ddr2ps[6] = {
498 5000, // 400
499 3750, // 533
500 3000, // 667
501 2500, // 800
502 1875, // 1067
503 1500 // 1333
504 };
505
506 u16 lut1[6] = {
507 0,
508 0,
509 2600,
510 3120,
511 4171,
512 5200
513 };
514
515 ta1 = 6;
516 ta2 = 6;
517 ta3 = 5;
518 ta4 = 8;
519
520 twl = s->selected_timings.CAS - 1;
521
522 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
523 if (s->dimms[i].banks == 1) { // 8 banks
524 trpmod = 1;
525 bankmod = 0;
526 }
527 if (s->dimms[i].page_size == 2048) {
528 pagemod = 1;
529 }
530 }
531
532 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
533 MCHBAR8(0x400*i + 0x2f6) = MCHBAR8(0x400*i + 0x2f6) | 0x3;
534 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
535 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0) | (twl << 4);
536 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
537 s->selected_timings.CAS;
538 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
539 ((s->selected_timings.CAS + 9) << 8);
540
541 reg16 = (s->selected_timings.tRAS << 11) |
542 ((twl + 4 + s->selected_timings.tWR) << 6) |
543 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
544 MCHBAR16(0x400*i + 0x250) = reg16;
545
546 reg32 = (bankmod << 21) |
547 (s->selected_timings.tRRD << 17) |
548 (s->selected_timings.tRP << 13) |
549 ((s->selected_timings.tRP + trpmod) << 9) |
550 s->selected_timings.tRFC;
551 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
552 if (bankmod) {
553 switch (s->selected_timings.mem_clk) {
554 default:
555 case MEM_CLOCK_667MHz:
556 if (reg8) {
557 if (pagemod) {
558 reg32 |= 16 << 22;
559 } else {
560 reg32 |= 12 << 22;
561 }
562 } else {
563 if (pagemod) {
564 reg32 |= 18 << 22;
565 } else {
566 reg32 |= 14 << 22;
567 }
568 }
569 break;
570 case MEM_CLOCK_800MHz:
571 if (reg8) {
572 if (pagemod) {
573 reg32 |= 18 << 22;
574 } else {
575 reg32 |= 14 << 22;
576 }
577 } else {
578 if (pagemod) {
579 reg32 |= 20 << 22;
580 } else {
581 reg32 |= 16 << 22;
582 }
583 }
584 break;
585 }
586 }
587 MCHBAR32(0x400*i + 0x252) = reg32;
588
589 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
590 (0x4 << 8) | (ta2 << 4) | ta4;
591
592 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
593 ((twl + 4 + s->selected_timings.tWTR) << 12) |
594 (ta3 << 8) | (4 << 4) | ta1;
595
596 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
597 s->selected_timings.tRFC;
598
599 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
600 MCHBAR8(0x400*i + 0x264) = 0xff;
601 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
602 s->selected_timings.tRAS;
603 MCHBAR16(0x400*i + 0x244) = 0x2310;
604
605 switch (s->selected_timings.mem_clk) {
606 case MEM_CLOCK_667MHz:
607 reg8 = 0;
608 break;
609 default:
610 reg8 = 1;
611 break;
612 }
613
614 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
615 (reg8 << 2) | 1;
616
617 fsb = fsb2ps[s->selected_timings.fsb_clk];
618 ddr = ddr2ps[s->selected_timings.mem_clk];
619 reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr);
620 reg32 = (u32)((reg32 / fsb) << 8);
621 reg32 |= 0x0e000000;
622 if ((fsb2mhz(s->selected_timings.fsb_clk) /
623 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
624 reg32 |= 1 << 24;
625 }
626 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
627 reg32;
628
629 if (twl > 2) {
630 flag1 = 1;
631 }
632 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz) {
633 flag2 = 1;
634 }
635 reg16 = (u8)(twl - 1 - flag1 - flag2);
636 reg16 |= reg16 << 4;
637 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
638 if (reg16) {
639 reg16--;
640 }
641 }
642 reg16 |= flag1 << 8;
643 reg16 |= flag2 << 9;
644 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
645 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
646 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
647 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
648 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
649 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
650 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
651
652 reg16 = 0;
653 switch (s->selected_timings.mem_clk) {
654 default:
655 case MEM_CLOCK_667MHz:
656 reg16 = 0x99;
657 break;
658 case MEM_CLOCK_800MHz:
659 if (s->selected_timings.CAS == 5) {
660 reg16 = 0x19a;
661 } else if (s->selected_timings.CAS == 6) {
662 reg16 = 0x9a;
663 }
664 break;
665 }
666 reg16 &= 0x7;
667 reg16 += twl + 9;
668 reg16 <<= 10;
669 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
670 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
671 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
672
673 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
674 reg16 += 2 << 12;
675 reg16 |= (0x15 << 6) | 0x1f;
676 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
677
678 reg32 = (1 << 25) | (6 << 27);
679 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
680 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
681 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
682 } // END EACH POPULATED CHANNEL
683
684 reg16 = 0x1f << 5;
685 reg16 |= 0xe << 10;
686 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
687 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
688 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
689 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
690 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
691 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
692 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
693 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
694 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
695 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
696 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
697 reg8 = (u8)((MCHBAR32(0x258) & ~0x1e0000) >> 17);
698 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
699 MCHBAR8(0x12f) = 0x4c;
700 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
701 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
702 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
703}
704
705static void dll_ddr2(struct sysinfo *s)
706{
707 u8 i, j, r, reg8, clk, async;
708 u16 reg16 = 0;
709 u32 reg32 = 0;
710 u8 lane;
711
712 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
713 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
714 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
715 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
716 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
717 switch (s->selected_timings.mem_clk) {
718 default:
719 case MEM_CLOCK_667MHz:
720 reg16 = (0xa << 9) | 0xa;
721 break;
722 case MEM_CLOCK_800MHz:
723 reg16 = (0x9 << 9) | 0x9;
724 break;
725 }
726 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
727 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
728 udelay(1);
729 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
730
731 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
732
733 udelay(1);
734 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
735 udelay(1); // 533ns
736 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
737 udelay(1);
738 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
739 udelay(1);
740 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
741 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
742 udelay(1); // 533ns
743 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
744 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
745 udelay(1); // 533ns
746
747 // ME related
748 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
749
750 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
751 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
752
753 FOR_EACH_CHANNEL(i) {
754 reg16 = 0;
755 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
756
757 reg32 = 0;
758 FOR_EACH_RANK_IN_CHANNEL(r) if (!RANK_IS_POPULATED(s->dimms, i, r)) {
759 reg32 |= 0x111 << r;
760 }
761 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
762 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
763
764 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
765 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
766 reg8 = 0x3f;
767 } else if(ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
768 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
769 reg8 = 0x38;
770 } else if(ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
771 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
772 reg8 = 0x7;
773 } else if(BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
774 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
775 reg8 = 0;
776 } else {
777 die("Unhandled case\n");
778 }
779
780 //reg8 = 0x00; // FIXME dont switch on all clocks anyway
781
782 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
783 ((u32)(reg8 << 24));
784 } // END EACH CHANNEL
785
786 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
787 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
788
789 // Update DLL timing
790 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
791 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
792 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
793
794 u8 dll_setting_667[23][5] = {
795 // tap pi db delay
796 {13, 0, 1,0, 0},
797 {4, 1, 0,0, 0},
798 {13, 0, 1,0, 0},
799 {4, 5, 0,0, 0},
800 {4, 1, 0,0, 0},
801 {4, 1, 0,0, 0},
802 {4, 1, 0,0, 0},
803 {1, 5, 1,1, 1},
804 {1, 6, 1,1, 1},
805 {2, 0, 1,1, 1},
806 {2, 1, 1,1, 1},
807 {2, 1, 1,1, 1},
808 {14, 6, 1,0, 0},
809 {14, 3, 1,0, 0},
810 {14, 0, 1,0, 0},
811 {9, 0, 0,0, 1},
812 {9, 1, 0,0, 1},
813 {9, 2, 0,0, 1},
814 {9, 2, 0,0, 1},
815 {9, 1, 0,0, 1},
816 {6, 4, 0,0, 1},
817 {6, 2, 0,0, 1},
818 {5, 4, 0,0, 1}
819 };
820
821 u8 dll_setting_800[23][5] = {
822 // tap pi db delay
823 {11, 5, 1,0, 0},
824 {0, 5, 1,1, 0},
825 {11, 5, 1,0, 0},
826 {1, 4, 1,1, 0},
827 {0, 5, 1,1, 0},
828 {0, 5, 1,1, 0},
829 {0, 5, 1,1, 0},
830 {2, 5, 1,1, 1},
831 {2, 6, 1,1, 1},
832 {3, 0, 1,1, 1},
833 {3, 0, 1,1, 1},
834 {3, 3, 1,1, 1},
835 {2, 0, 1,1, 1},
836 {1, 3, 1,1, 1},
837 {0, 3, 1,1, 1},
838 {9, 3, 0,0, 1},
839 {9, 4, 0,0, 1},
840 {9, 5, 0,0, 1},
841 {9, 6, 0,0, 1},
842 {10, 0, 0,0, 1},
843 {8, 1, 0,0, 1},
844 {7, 5, 0,0, 1},
845 {6, 2, 0,0, 1}
846 };
847
848 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
849 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
850 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
851 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
852 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
853 }
854
855 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
856 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
857 clkset0(i, &dll_setting_667[CLKSET0][0]);
858 clkset1(i, &dll_setting_667[CLKSET1][0]);
859 ctrlset0(i, &dll_setting_667[CTRL0][0]);
860 ctrlset1(i, &dll_setting_667[CTRL1][0]);
861 ctrlset2(i, &dll_setting_667[CTRL2][0]);
862 ctrlset3(i, &dll_setting_667[CTRL3][0]);
863 cmdset(i, &dll_setting_667[CMD][0]);
864 } else {
865 clkset0(i, &dll_setting_800[CLKSET0][0]);
866 clkset1(i, &dll_setting_800[CLKSET1][0]);
867 ctrlset0(i, &dll_setting_800[CTRL0][0]);
868 ctrlset1(i, &dll_setting_800[CTRL1][0]);
869 ctrlset2(i, &dll_setting_800[CTRL2][0]);
870 ctrlset3(i, &dll_setting_800[CTRL3][0]);
871 cmdset(i, &dll_setting_800[CMD][0]);
872 }
873 }
874
875 // XXX if not async mode
876 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
877 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
878 j = 0;
879 for (i = 0; i < 16; i++) {
880 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
881 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
882 while (MCHBAR8(0x180) & 0x10);
883 if (MCHBAR32(0x184) == 0xffffffff) {
884 j++;
885 if (j >= 2)
886 break;
887
888 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
889 j = 2;
890 break;
891 }
892 } else {
893 j = 0;
894 }
895 }
896 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
897 j = 0;
898 i++;
899 for (; i < 16; i++) {
900 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
901 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
902 while (MCHBAR8(0x180) & 0x10);
903 if (MCHBAR32(0x184) == 0) {
904 i++;
905 break;
906 }
907 }
908 for (; i < 16; i++) {
909 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
910 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
911 while (MCHBAR8(0x180) & 0x10);
912 if (MCHBAR32(0x184) == 0xffffffff) {
913 j++;
914 if (j >= 2)
915 break;
916 } else {
917 j = 0;
918 }
919 }
920 if (j < 2) {
921 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
922 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
923 while (MCHBAR8(0x180) & 0x10);
924 j = 2;
925 }
926 }
927
928 if (j < 2) {
929 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
930 async = 1;
931 }
932
933 clk = 0x1a;
934 if (async != 1) {
935 reg8 = MCHBAR8(0x188) & 0x1e;
936 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
937 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
938 clk = 0x10;
939 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
940 clk = 0x10;
941 } else {
942 clk = 0x1a;
943 }
944 }
945 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
946
947 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
948 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
949 i = MCHBAR8(0x180) & 0xf;
950 i = (i + 10) % 14;
951 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
952 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
953 while(MCHBAR8(0x180) & 0x10);
954 }
955
956 reg8 = MCHBAR8(0x188) & ~1;
957 MCHBAR8(0x188) = reg8;
958 reg8 &= ~0x3e;
959 reg8 |= clk;
960 MCHBAR8(0x188) = reg8;
961 reg8 |= 1;
962 MCHBAR8(0x188) = reg8;
963
964 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
965 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
966 }
967
968 // Program DQ/DQS dll settings
969 reg32 = 0;
970 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
971 for (lane = 0; lane < 8; lane++) {
972 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
973 reg32 = 0x06db7777;
974 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
975 reg32 = 0x00007777;
976 }
977 MCHBAR32(0x400*i + 0x540 + lane*4) =
978 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
979 reg32;
980 }
981 }
982
983 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
984 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
985 for (lane = 0; lane < 8; lane++) {
986 dqsset(i, lane, &dll_setting_667[DQS1+lane][0]);
987 }
988 for (lane = 0; lane < 8; lane++) {
989 dqset(i, lane, &dll_setting_667[DQ1+lane][0]);
990 }
991 } else {
992 for (lane = 0; lane < 8; lane++) {
993 dqsset(i, lane, &dll_setting_800[DQS1+lane][0]);
994 }
995 for (lane = 0; lane < 8; lane++) {
996 dqset(i, lane, &dll_setting_800[DQ1+lane][0]);
997 }
998 }
999 }
1000}
1001
1002static void rcomp_ddr2(struct sysinfo *s)
1003{
1004 u8 i, j, k;
1005 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A, 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
1006 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1007 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1008 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1009 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1010 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1011 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1012 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1013 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1014 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1015 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
1016 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1017
1018 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1019 for (j = 0; j < 6; j++) {
1020 if (j == 0) {
1021 MCHBAR32(0x400*i + addr[j]) =
1022 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
1023 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
1024 for (k = 0; k < 8; k++) {
1025 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
1026 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1027 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
1028 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1029 }
1030 } else {
1031 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1032 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1033 x378[j];
1034 MCHBAR32(0x400*i + addr[j] + 0xe) =
1035 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1036 MCHBAR32(0x400*i + addr[j] + 0x12) =
1037 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1038 MCHBAR32(0x400*i + addr[j] + 0x16) =
1039 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1040 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1041 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1042 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1043 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1044 MCHBAR32(0x400*i + addr[j] + 0x22) =
1045 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1046 MCHBAR32(0x400*i + addr[j] + 0x26) =
1047 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1048 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1049 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1050 }
1051 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1052 }
1053 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1054 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1055 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1056 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1057 } // END EACH POPULATED CHANNEL
1058
1059 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1060 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1061 MCHBAR16(0x178) = 0x0135;
1062 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1063
1064 if (!CHANNEL_IS_POPULATED(s->dimms, 0)) {
1065 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
1066 }
1067 if (!CHANNEL_IS_POPULATED(s->dimms, 1)) {
1068 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
1069 }
1070
1071 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1072}
1073
1074static void odt_ddr2(struct sysinfo *s)
1075{
1076 u8 i;
1077 u16 odt[16][2] = {
1078 { 0x0000,0x0000 }, // NC_NC
1079 { 0x0000,0x0001 }, // x8SS_NC
1080 { 0x0000,0x0011 }, // x8DS_NC
1081 { 0x0000,0x0001 }, // x16SS_NC
1082 { 0x0004,0x0000 }, // NC_x8SS
1083 { 0x0101,0x0404 }, // x8SS_x8SS
1084 { 0x0101,0x4444 }, // x8DS_x8SS
1085 { 0x0101,0x0404 }, // x16SS_x8SS
1086 { 0x0044,0x0000 }, // NC_x8DS
1087 { 0x1111,0x0404 }, // x8SS_x8DS
1088 { 0x1111,0x4444 }, // x8DS_x8DS
1089 { 0x1111,0x0404 }, // x16SS_x8DS
1090 { 0x0004,0x0000 }, // NC_x16SS
1091 { 0x0101,0x0404 }, // x8SS_x16SS
1092 { 0x0101,0x4444 }, // x8DS_x16SS
1093 { 0x0101,0x0404 }, // x16SS_x16SS
1094 };
1095
1096 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1097 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1098 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1099 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1100 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1101 }
1102}
1103
1104static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1105{
1106 u32 addr = (ch << 29) | (r*0x08000000);
1107 volatile u32 rubbish;
1108
1109 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1110 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
1111 rubbish = read32((void*)((val<<3) | addr));
1112 udelay(10);
1113 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1114 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1115}
1116
1117static void jedec_ddr2(struct sysinfo *s)
1118{
1119 u8 i;
1120 u16 mrsval, ch, r, v;
1121
1122 u8 odt[16][4] = {
1123 {0x00, 0x00, 0x00, 0x00},
1124 {0x01, 0x00, 0x00, 0x00},
1125 {0x01, 0x01, 0x00, 0x00},
1126 {0x01, 0x00, 0x00, 0x00},
1127 {0x00, 0x00, 0x01, 0x00},
1128 {0x11, 0x00, 0x11, 0x00},
1129 {0x11, 0x11, 0x11, 0x00},
1130 {0x11, 0x00, 0x11, 0x00},
1131 {0x00, 0x00, 0x01, 0x01},
1132 {0x11, 0x00, 0x11, 0x11},
1133 {0x11, 0x11, 0x11, 0x11},
1134 {0x11, 0x00, 0x11, 0x11},
1135 {0x00, 0x00, 0x01, 0x00},
1136 {0x11, 0x00, 0x11, 0x00},
1137 {0x11, 0x11, 0x11, 0x00},
1138 {0x11, 0x00, 0x11, 0x00}
1139 };
1140
1141 u16 jedec[12][2] = {
1142 {NOP_CMD, 0x0},
1143 {PRECHARGE_CMD, 0x0},
1144 {EMRS2_CMD, 0x0},
1145 {EMRS3_CMD, 0x0},
1146 {EMRS1_CMD, 0x0},
1147 {MRS_CMD, 0x100}, // DLL Reset
1148 {PRECHARGE_CMD, 0x0},
1149 {CBR_CMD, 0x0},
1150 {CBR_CMD, 0x0},
1151 {MRS_CMD, 0x0}, // DLL out of reset
1152 {EMRS1_CMD, 0x380}, // OCD calib default
1153 {EMRS1_CMD, 0x0}
1154 };
1155
1156 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1157
1158 printk(BIOS_DEBUG, "MRS...\n");
1159
1160 udelay(200);
1161
1162 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1163 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1164 for (i = 0; i < 12; i++) {
1165 v = jedec[i][1];
1166 switch (jedec[i][0]) {
1167 case EMRS1_CMD:
1168 v |= (odt[s->dimm_config[ch]][r] << 2);
1169 break;
1170 case MRS_CMD:
1171 v |= mrsval;
1172 break;
1173 default:
1174 break;
1175 }
1176 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1177 udelay(1);
1178 //printk(BIOS_DEBUG, "Jedec step %d\n", i);
1179 }
1180 }
1181 printk(BIOS_DEBUG, "MRS done\n");
1182}
1183
1184static u8 sampledqs(u16 mchloc, u32 addr, u8 hilow, u8 repeat)
1185{
1186 u8 dqsmatch = 1;
1187 volatile u32 strobe;
1188
1189 while (repeat-- > 0) {
1190 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0x2;
1191 udelay(2);
1192 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x2;
1193 udelay(2);
1194 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0x2;
1195 udelay(2);
1196 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x2;
1197 udelay(2);
1198 barrier();
1199 strobe = read32((u32 *)addr);
1200 barrier();
1201 if (((MCHBAR32(mchloc) & 0x40) >> 6) != hilow) {
1202 dqsmatch = 0;
1203 }
1204 }
1205 return dqsmatch;
1206}
1207
1208static void rcven_ddr2(struct sysinfo *s)
1209{
1210 u8 i, reg8, ch, lane;
1211 u32 addr;
1212 u8 tap = 0;
1213 u8 savecc, savemedium, savetap, coarsecommon, medium;
1214 u8 lanecoarse[8] = {0};
1215 u8 mincoarse = 0xff;
1216 u8 pitap[2][8];
1217 u16 coarsectrl[2];
1218 u16 coarsedelay[2];
1219 u16 mediumphase[2];
1220 u16 readdelay[2];
1221 u16 mchbar;
1222 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0xc;
1223 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0xc;
1224 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1225
1226 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1227 addr = (ch << 29);
1228 for (i = 0; !RANK_IS_POPULATED(s->dimms, ch, i); i++) {
1229 addr += 128*1024*1024;
1230 }
1231 for (lane = 0; lane < 8; lane++) {
1232 printk(BIOS_DEBUG, "Channel %d, Lane %d addr=0x%08x\n", ch, lane, addr);
1233 coarsecommon = (s->selected_timings.CAS - 1);
1234 switch (lane) {
1235 case 0: case 1: medium = 0; break;
1236 case 2: case 3: medium = 1; break;
1237 case 4: case 5: medium = 2; break;
1238 case 6: case 7: medium = 3; break;
1239 default: medium = 0; break;
1240 }
1241 mchbar = 0x400*ch + 0x561 + (lane << 2);
1242 tap = 0;
1243 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1244 (coarsecommon << 16);
1245 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1246 (medium << (lane*2));
1247 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf;
1248 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70;
1249 savecc = coarsecommon;
1250 savemedium = medium;
1251 savetap = 0;
1252
1253 MCHBAR16(0x400*ch + 0x588) = (MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2))) |
1254 (1 << (lane*2));
1255
1256 printk(BIOS_DEBUG, "rcven 0.1 coarse=%d\n", coarsecommon);
1257 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1258 if (medium < 3) {
1259 medium++;
1260 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1261 ~(3 << (lane*2))) | (medium << (lane*2));
1262 } else {
1263 medium = 0;
1264 coarsecommon++;
1265 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1266 ~0xf0000) | (coarsecommon << 16);
1267 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1268 ~(3 << (lane*2))) | (medium << (lane*2));
1269 }
1270 if (coarsecommon > 16) {
1271 die("Coarse > 16: DQS tuning failed, halt\n");
1272 break;
1273 }
1274 }
1275 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1276
1277 savemedium = medium;
1278 savecc = coarsecommon;
1279 if (medium < 3) {
1280 medium++;
1281 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1282 ~(3 << (lane*2))) | (medium << (lane*2));
1283 } else {
1284 medium = 0;
1285 coarsecommon++;
1286
1287 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1288 (coarsecommon << 16);
1289 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1290 (medium << (lane*2));
1291 }
1292
1293 printk(BIOS_DEBUG, "rcven 0.2\n");
1294 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1295 savemedium = medium;
1296 savecc = coarsecommon;
1297 if (medium < 3) {
1298 medium++;
1299 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1300 ~(3 << (lane*2))) | (medium << (lane*2));
1301 } else {
1302 medium = 0;
1303 coarsecommon++;
1304 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1305 ~0xf0000) | (coarsecommon << 16);
1306 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1307 ~(3 << (lane*2))) | (medium << (lane*2));
1308 }
1309 if (coarsecommon > 16) {
1310 die("Coarse DQS tuning 2 failed, halt\n");
1311 break;
1312 }
1313 }
1314 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1315
1316
1317 coarsecommon = savecc;
1318 medium = savemedium;
1319 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1320 ~0xf0000) | (coarsecommon << 16);
1321 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1322 ~(3 << (lane*2))) | (medium << (lane*2));
1323
1324 printk(BIOS_DEBUG, "rcven 0.3\n");
1325 tap = 0;
1326 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1327 savetap = tap;
1328 tap++;
1329 if (tap > 14) {
1330 break;
1331 }
1332 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1333 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1334 }
1335
1336 tap = savetap;
1337 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1338 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1339 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1340 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0x70) | 0x30;
1341 if (medium < 3) {
1342 medium++;
1343 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1344 ~(3 << (lane*2))) | (medium << (lane*2));
1345 } else {
1346 medium = 0;
1347 coarsecommon++;
1348 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1349 ~0xf0000) | (coarsecommon << 16);
1350 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1351 ~(3 << (lane*2))) | (medium << (lane*2));
1352 }
1353 if (sampledqs(mchbar, addr, 1, 1) == 0) {
1354 die("Not at DQS high, doh\n");
1355 }
1356
1357 printk(BIOS_DEBUG, "rcven 0.4\n");
1358 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1359 coarsecommon--;
1360 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1361 ~0xf0000) | (coarsecommon << 16);
1362 if (coarsecommon == 0) {
1363 die("Couldn't find DQS-high 0 indicator, halt\n");
1364 break;
1365 }
1366 }
1367 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1368
1369 printk(BIOS_DEBUG, "rcven 0.5\n");
1370 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1371 savemedium = medium;
1372 savecc = coarsecommon;
1373 if (medium < 3) {
1374 medium++;
1375 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1376 ~(3 << (lane*2))) | (medium << (lane*2));
1377 } else {
1378 medium = 0;
1379 coarsecommon++;
1380 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1381 ~0xf0000) | (coarsecommon << 16);
1382 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1383 ~(3 << (lane*2))) | (medium << (lane*2));
1384 }
1385 if (coarsecommon > 16) {
1386 die("Coarse DQS tuning 5 failed, halt\n");
1387 break;
1388 }
1389 }
1390 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1391
1392 printk(BIOS_DEBUG, "rcven 0.6\n");
1393 coarsecommon = savecc;
1394 medium = savemedium;
1395 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1396 ~0xf0000) | (coarsecommon << 16);
1397 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1398 ~(3 << (lane*2))) | (medium << (lane*2));
1399 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1400 savetap = tap;
1401 tap++;
1402 if (tap > 14) {
1403 break;
1404 }
1405 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1406 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1407 }
1408 tap = savetap;
1409 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1410 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1411 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1412 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70) | 0x70;
1413
1414 pitap[ch][lane] = 0x70 | tap;
1415
1416 MCHBAR16(0x400*ch + 0x588) = MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2));
1417 lanecoarse[lane] = coarsecommon;
1418 printk(BIOS_DEBUG, "rcven 0.7\n");
1419 } // END EACH LANE
1420
1421 // Find minimum coarse value
1422 for (lane = 0; lane < 8; lane++) {
1423 if (mincoarse > lanecoarse[lane]) {
1424 mincoarse = lanecoarse[lane];
1425 }
1426 }
1427
1428 printk(BIOS_DEBUG, "Found min coarse value = %d\n", mincoarse);
1429
1430 for (lane = 0; lane < 8; lane++) {
1431 reg8 = (lanecoarse[lane] == 0) ? 0 : lanecoarse[lane] - mincoarse;
1432 MCHBAR16(0x400*ch + 0x5fa) = (MCHBAR16(0x400*ch + 0x5fa) & ~(3 << (lane*2))) |
1433 (reg8 << (lane*2));
1434 }
1435 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | (mincoarse << 16);
1436 coarsectrl[ch] = mincoarse;
1437 coarsedelay[ch] = MCHBAR16(0x400*ch + 0x5fa);
1438 mediumphase[ch] = MCHBAR16(0x400*ch + 0x58c);
1439 readdelay[ch] = MCHBAR16(0x400*ch + 0x588);
1440 } // END EACH POPULATED CHANNEL
1441
1442 /* TODO: Resume support using this */
1443 FOR_EACH_CHANNEL(ch) {
1444 for (lane = 0; lane < 8; lane++) {
1445 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1446 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | pitap[ch][lane];
1447 }
1448 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1449 (coarsectrl[ch] << 16);
1450 MCHBAR16(0x400*ch + 0x5fa) = coarsedelay[ch];
1451 MCHBAR16(0x400*ch + 0x58c) = mediumphase[ch];
1452 }
1453 printk(BIOS_DEBUG, "End rcven\n");
1454}
1455
1456static void dradrb_ddr2(struct sysinfo *s)
1457{
1458 u8 map, i, ch, r, rankpop0, rankpop1;
1459 u32 c0dra = 0;
1460 u32 c1dra = 0;
1461 u32 c0drb = 0;
1462 u32 c1drb = 0;
1463 u32 dra;
1464 u32 dra0;
1465 u32 dra1;
1466 u16 totalmemorymb;
1467 u16 size, offset;
1468 u8 dratab[2][2][2][4] = {
1469 {
1470 {
1471 {0xff, 0xff, 0xff, 0xff},
1472 {0xff, 0x00, 0x02, 0xff}
1473 },
1474 {
1475 {0xff, 0x01, 0xff, 0xff},
1476 {0xff, 0x03, 0xff, 0xff}
1477 }
1478 },
1479 {
1480 {
1481 {0xff, 0xff, 0xff, 0xff},
1482 {0xff, 0x04, 0x06, 0x08}
1483 },
1484 {
1485 {0xff, 0xff, 0xff, 0xff},
1486 {0x05, 0x07, 0x09, 0xff}
1487 }
1488 }
1489 };
1490
1491 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1492
1493 // DRA
1494 rankpop0 = 0;
1495 rankpop1 = 0;
1496 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1497 if ((s->dimms[ch<<1].card_type && ((r) < s->dimms[ch<<1].ranks))) {
1498 i = ch << 1;
1499 } else {
1500 i = (ch << 1) + 1;
1501 }
1502 dra = dratab[s->dimms[i].banks]
1503 [s->dimms[i].width]
1504 [s->dimms[i].cols-9]
1505 [s->dimms[i].rows-12];
1506 if (s->dimms[i].banks == 1) {
1507 dra |= 0x80;
1508 }
1509 if (ch == 0) {
1510 c0dra |= dra << (r*8);
1511 rankpop0 |= 1 << r;
1512 } else {
1513 c1dra |= dra << (r*8);
1514 rankpop1 |= 1 << r;
1515 }
1516 }
1517 MCHBAR32(0x208) = c0dra;
1518 MCHBAR32(0x608) = c1dra;
1519
1520 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1521 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1522
1523 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) || ONLY_DIMMB_IS_POPULATED(s->dimms, 0)) {
1524 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
1525 }
1526 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) || ONLY_DIMMB_IS_POPULATED(s->dimms, 1)) {
1527 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
1528 }
1529
1530 // DRB
1531 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1532 if ((s->dimms[ch<<1].card_type && ((r) < s->dimms[ch<<1].ranks))) {
1533 i = ch << 1;
1534 } else {
1535 i = (ch << 1) + 1;
1536 }
1537 if (ch == 0) {
1538 dra0 = (c0dra >> (8*r)) & 0x7f;
1539 c0drb = (u16)(c0drb + drbtab[dra0]);
1540 s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6;
1541 MCHBAR16(0x200 + 2*r) = c0drb;
1542 } else {
1543 dra1 = (c1dra >> (8*r)) & 0x7f;
1544 c1drb = (u16)(c1drb + drbtab[dra1]);
1545 s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6;
1546 MCHBAR16(0x600 + 2*r) = c1drb;
1547 }
1548 }
1549
1550 s->channel_capacity[0] = c0drb << 6;
1551 s->channel_capacity[1] = c1drb << 6;
1552 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1553 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1554 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1555
1556 rankpop1 >>= 4;
1557 if (rankpop1) {
1558 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1559 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1560 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1561 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1562 }
1563
1564 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
1565 MCHBAR16(0x104) = 0;
1566 size = s->channel_capacity[0] + s->channel_capacity[1];
1567 MCHBAR16(0x102) = size;
1568 map = 0;
1569 if (s->channel_capacity[0] == 0) {
1570 map = 0;
1571 } else if (s->channel_capacity[1] == 0) {
1572 map |= 0x20;
1573 } else {
1574 map |= 0x40;
1575 }
1576 map |= 0x18;
1577 if (s->channel_capacity[0] <= s->channel_capacity[1]) {
1578 map |= 0x5;
1579 } else if (s->channel_capacity[0] > s->channel_capacity[1]) {
1580 map |= 0x4;
1581 }
1582 MCHBAR8(0x110) = map;
1583 MCHBAR16(0x10e) = 0;
1584 if (s->channel_capacity[1] != 0) {
1585 offset = 0;
1586 } else if (s->channel_capacity[0] > s->channel_capacity[1]) {
1587 offset = size;
1588 } else {
1589 offset = 0;
1590 }
1591 MCHBAR16(0x108) = offset;
1592 MCHBAR16(0x10a) = 0;
1593}
1594
1595static void mmap_ddr2(struct sysinfo *s)
1596{
1597 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud, gfxbase, gttbase, tsegbase;
1598 u16 ggc;
1599 u16 ggc2uma[] = { 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352 };
1600 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1601
1602 ggc = pci_read_config16(PCI_DEV(0,0,0), 0x52);
1603 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1604 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1605 tsegsize = 1; // 1MB TSEG
1606 mmiosize = 0x400; // 1GB MMIO
1607 tom = s->channel_capacity[0] + s->channel_capacity[1];
1608 tolud = MIN(0x1000 - mmiosize, tom);
1609 touud = tom;
1610 gfxbase = tolud - gfxsize;
1611 gttbase = gfxbase - gttsize;
1612 tsegbase = gttbase - tsegsize;
1613
1614 pci_write_config16(PCI_DEV(0,0,0), 0xb0, tolud << 4);
1615 pci_write_config16(PCI_DEV(0,0,0), 0xa0, tom >> 6);
1616 pci_write_config16(PCI_DEV(0,0,0), 0xa2, touud);
1617 pci_write_config32(PCI_DEV(0,0,0), 0xa4, gfxbase << 20);
1618 pci_write_config32(PCI_DEV(0,0,0), 0xa8, gttbase << 20);
1619 pci_write_config32(PCI_DEV(0,0,0), 0xac, tsegbase << 20);
1620}
1621
1622static void enhanced_ddr2(struct sysinfo *s)
1623{
1624 u8 ch, reg8;
1625
1626 MCHBAR32(0xfb0) = 0x1000d024;
1627 MCHBAR32(0xfb4) = 0xc842;
1628 MCHBAR32(0xfbc) = 0xf;
1629 MCHBAR32(0xfc4) = 0xfe22244;
1630 MCHBAR8(0x12f) = 0x5c;
1631 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1632 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1633 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1634 MCHBAR32(0xfa8) = 0x30d400;
1635
1636 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1637 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1638 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1639 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1640 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1641 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1642 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1643 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1644 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1645 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1646 }
1647
1648 reg8 = pci_read_config8(PCI_DEV(0,0,0), 0xf0);
1649 pci_write_config8(PCI_DEV(0,0,0), 0xf0, reg8 | 1);
1650 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1651 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1652 MCHBAR32(0x2c) = 0x44a53;
1653 MCHBAR32(0x30) = 0x1f5a86;
1654 MCHBAR32(0x34) = 0x1902810;
1655 MCHBAR32(0x38) = 0xf7000000;
1656 MCHBAR32(0x3c) = 0x23014410;
1657 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1658 MCHBAR32(0x20) = 0x33001;
1659 pci_write_config8(PCI_DEV(0,0,0), 0xf0, reg8 & ~1);
1660}
1661
1662static void power_ddr2(struct sysinfo *s)
1663{
1664 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1665 u8 lane, ch;
1666 u8 twl = 0;
1667 u16 x264, x23c;
1668
1669 twl = s->selected_timings.CAS - 1;
1670 x264 = 0x78;
1671 switch (s->selected_timings.mem_clk) {
1672 default:
1673 case MEM_CLOCK_667MHz:
1674 reg1 = 0x99;
1675 reg2 = 0x1048a9;
1676 clkgate = 0x230000;
1677 x23c = 0x7a89;
1678 break;
1679 case MEM_CLOCK_800MHz:
1680 if (s->selected_timings.CAS == 5) {
1681 reg1 = 0x19a;
1682 reg2 = 0x1048aa;
1683 } else {
1684 reg1 = 0x9a;
1685 reg2 = 0x2158aa;
1686 x264 = 0x89;
1687 }
1688 clkgate = 0x280000;
1689 x23c = 0x7b89;
1690 break;
1691 }
1692 reg3 = 0x232;
1693 reg4 = 0x2864;
1694
1695 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1)) {
1696 MCHBAR32(0x14) = 0x0010461f;
1697 } else {
1698 MCHBAR32(0x14) = 0x0010691f;
1699 }
1700 MCHBAR32(0x18) = 0xdf6437f7;
1701 MCHBAR32(0x1c) = 0x0;
1702 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1703 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1704 MCHBAR16(0x115) = (u16) reg1;
1705 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1706 MCHBAR8(0x124) = 0x7;
1707 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1708 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1709 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1710 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1711 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1712 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1713 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1714 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1715 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1716 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1717 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1718 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1719 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1720 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1721 MCHBAR32(0x2d4) = 0x40453600;
1722 MCHBAR32(0x300) = 0xc0b0a08;
1723 MCHBAR32(0x304) = 0x6040201;
1724 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1725 MCHBAR16(0x610) = 0x232;
1726 MCHBAR16(0x612) = 0x2864;
1727 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1728 MCHBAR32(0xae4) = 0;
1729 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1730 MCHBAR32(0xf00) = 0x393a3b3c;
1731 MCHBAR32(0xf04) = 0x3d3e3f40;
1732 MCHBAR32(0xf08) = 0x393a3b3c;
1733 MCHBAR32(0xf0c) = 0x3d3e3f40;
1734 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1735 MCHBAR32(0xf48) = 0xfff0ffe0;
1736 MCHBAR32(0xf4c) = 0xffc0ff00;
1737 MCHBAR32(0xf50) = 0xfc00f000;
1738 MCHBAR32(0xf54) = 0xc0008000;
1739 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1740 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1741 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1742 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1743 MCHBAR32(0x1104) = 0x3003232;
1744 MCHBAR32(0x1108) = 0x74;
1745 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
1746 MCHBAR32(0x110c) = 0xaa;
1747 } else {
1748 MCHBAR32(0x110c) = 0x100;
1749 }
1750 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1751 MCHBAR32(0x1114) = 0;
1752 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
1753 twl = 5;
1754 } else {
1755 twl = 6;
1756 }
1757 x592 = 0xff;
1758 if (pci_read_config8(PCI_DEV(0,0,0), 0x8) < 3) {
1759 x592 = ~0x4;
1760 }
1761 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1762 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1763 MCHBAR16(0x400*ch + 0x23c) = x23c;
1764 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1765 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1766 MCHBAR8(0x400*ch + 0x264) = x264;
1767 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1768 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1769 }
1770
1771 for (lane = 0; lane < 8; lane++) {
1772 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
1773 }
1774}
1775
1776void raminit_ddr2(struct sysinfo *s)
1777{
1778 u8 ch;
1779 u8 r, bank;
1780 u32 reg32;
1781
1782 // Select timings based on SPD info
1783 sdram_detect_smallest_params2(s);
1784
1785 // Reset if required
1786 checkreset_ddr2(s);
1787
1788 // Clear self refresh
1789 MCHBAR32(0xf14) = MCHBAR32(0xf14) | 0x3;
1790
1791 // Clear host clk gate reg
1792 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
1793
1794 // Select DDR2
1795 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
1796
1797 // Set freq
1798 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1799 (s->selected_timings.mem_clk << 4) | (1 << 10);
1800
1801 // Overwrite freq if chipset rejects it
1802 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1803 if (s->selected_timings.mem_clk > (s->max_fsb + 3)) {
1804 die("Error: DDR is faster than FSB, halt\n");
1805 }
1806
1807 udelay(250000);
1808
1809 // Program clock crossing
1810 clkcross_ddr2(s);
1811 printk(BIOS_DEBUG, "Done clk crossing\n");
1812
1813 // DDR2 IO
1814 setioclk_ddr2(s);
1815 printk(BIOS_DEBUG, "Done I/O clk\n");
1816
1817 // Grant to launch
1818 launch_ddr2(s);
1819 printk(BIOS_DEBUG, "Done launch\n");
1820
1821 // Program DDR2 timings
1822 timings_ddr2(s);
1823 printk(BIOS_DEBUG, "Done timings\n");
1824
1825 // Program DLL
1826 dll_ddr2(s);
1827
1828 // RCOMP
1829 rcomp_ddr2(s);
1830 printk(BIOS_DEBUG, "RCOMP\n");
1831
1832 // ODT
1833 odt_ddr2(s);
1834 printk(BIOS_DEBUG, "Done ODT\n");
1835
1836 // RCOMP update
1837 while ((MCHBAR8(0x130) & 1) != 0 );
1838 printk(BIOS_DEBUG, "Done RCOMP update\n");
1839
1840 // Set defaults
1841 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
1842 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
1843 MCHBAR32(0x208) = 0x01010101;
1844 MCHBAR32(0x608) = 0x01010101;
1845 MCHBAR32(0x200) = 0x00040002;
1846 MCHBAR32(0x204) = 0x00080006;
1847 MCHBAR32(0x600) = 0x00040002;
1848 MCHBAR32(0x604) = 0x00100006;
1849 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
1850 MCHBAR32(0x104) = 0;
1851 MCHBAR16(0x102) = 0x400;
1852 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
1853 MCHBAR16(0x10e) = 0;
1854 MCHBAR32(0x108) = 0;
1855 pci_write_config16(PCI_DEV(0,0,0), 0xb0, 0x4000);
1856 pci_write_config16(PCI_DEV(0,0,0), 0xa0, 0x0010);
1857 pci_write_config16(PCI_DEV(0,0,0), 0xa2, 0x0400);
1858 pci_write_config32(PCI_DEV(0,0,0), 0xa4, 0x40000000);
1859 pci_write_config32(PCI_DEV(0,0,0), 0xa8, 0x40000000);
1860 pci_write_config32(PCI_DEV(0,0,0), 0xac, 0x40000000);
1861
1862 // IOBUFACT
1863 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1864 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1865 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1866 }
1867 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
1868 if (pci_read_config8(PCI_DEV(0,0,0), 0x8) < 2) {
1869 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1870 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1871 }
1872 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1873 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1874 }
1875
1876 // Pre jedec
1877 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1878 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1879 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1880 }
1881 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1882 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1883 printk(BIOS_DEBUG, "Done pre-jedec\n");
1884
1885 // JEDEC reset
1886 jedec_ddr2(s);
1887
1888 printk(BIOS_DEBUG, "Done jedec steps\n");
1889
1890 // After JEDEC reset
1891 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1892 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1893 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
1894 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
1895 } else {
1896 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
1897 }
1898 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1899 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1900 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1901 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1902 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1903 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1904 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1905 }
1906 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
1907 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
1908 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
1909
1910 printk(BIOS_DEBUG, "Done post-jedec\n");
1911
1912 // Set DDR2 init complete
1913 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1914 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
1915 }
1916
1917 // Receive enable
1918 rcven_ddr2(s);
1919 printk(BIOS_DEBUG, "Done rcven\n");
1920
1921 // Finish rcven
1922 FOR_EACH_CHANNEL(ch) {
1923 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
1924 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
1925 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
1926 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
1927 }
1928 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1929 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1930 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1931
1932 // Dummy writes / reads
1933 volatile u32 data;
1934 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1935 for (bank = 0; bank < 4; bank++) {
1936 reg32 = (ch << 29) | (r*0x8000000) | (bank << 12);
1937 write32((u32 *)reg32, 0xffffffff);
1938 data = read32((u32 *)reg32);
1939 printk(BIOS_DEBUG, "Wrote ones, Read: [0x%08x]=0x%08x\n", reg32, data);
1940 write32((u32 *)reg32, 0x00000000);
1941 data = read32((u32 *)reg32);
1942 printk(BIOS_DEBUG, "Wrote zeros, Read: [0x%08x]=0x%08x\n", reg32, data);
1943 }
1944 }
1945 printk(BIOS_DEBUG, "Done dummy reads\n");
1946
1947 // XXX tRD
1948
1949 // XXX Write training
1950
1951 // XXX Read training
1952
1953 // DRADRB
1954 dradrb_ddr2(s);
1955 printk(BIOS_DEBUG, "Done DRADRB\n");
1956
1957 // Memory map
1958 mmap_ddr2(s);
1959 printk(BIOS_DEBUG, "Done memory map\n");
1960
1961 // Enhanced mode
1962 enhanced_ddr2(s);
1963 printk(BIOS_DEBUG, "Done enhanced mode\n");
1964
1965 // Periodic RCOMP
1966 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
1967 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
1968 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
1969 printk(BIOS_DEBUG, "Done PRCOMP\n");
1970
1971 // Power settings
1972 power_ddr2(s);
1973 printk(BIOS_DEBUG, "Done power settings\n");
1974
1975 // ME related
1976 //MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
1977
1978 printk(BIOS_DEBUG, "Done ddr2\n");
1979}