blob: 784a6d70a4920f75c8cfa0870fd2ee240f823d8b [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans1994e4482017-11-04 07:52:23 +010017#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +100018#include <stdint.h>
19#include <arch/io.h>
20#include <arch/cpu.h>
21#include <console/console.h>
22#include <commonlib/helpers.h>
23#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010025#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020027#else
28#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010029#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010030#include <string.h>
Martin Rothcbe38922016-01-05 19:40:41 -070031#include "iomap.h"
32#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100033
Damien Zammit9fb08f52016-01-22 18:56:23 +110034#define ME_UMA_SIZEMB 0
35
Arthur Heymans3cf94032017-04-05 16:17:26 +020036u32 fsb2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100037{
38 return (speed * 267) + 800;
39}
40
Arthur Heymans3cf94032017-04-05 16:17:26 +020041u32 ddr2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100042{
43 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
44
45 if (speed >= ARRAY_SIZE(mhz))
46 return 0;
47
48 return mhz[speed];
49}
50
Arthur Heymansa2cc2312017-05-15 10:13:36 +020051
52static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100053{
54 u8 i, j;
Arthur Heymans840c27e2017-05-15 10:21:37 +020055 u32 reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +100056 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
57
Damien Zammit4b513a62015-08-20 00:37:05 +100058 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020059 /* MEMCLK 400 N/A */
60 {{}, {}, {} },
61 /* MEMCLK 533 N/A */
62 {{}, {}, {} },
63 /* MEMCLK 667
64 * FSB 800 */
Arthur Heymans840c27e2017-05-15 10:21:37 +020065 {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000,
Arthur Heymans8a3514d2016-10-27 23:56:08 +020066 0x20010208, 0x04080000, 0x10010002, 0x00000000,
67 0x00000000, 0x02000000, 0x04000100, 0x08000000,
68 0x10200204},
69 /* FSB 1067 */
70 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
71 0x80020410, 0x02040008, 0x10000100, 0x00000000,
72 0x00000000, 0x04000000, 0x08000102, 0x20000000,
73 0x40010208},
74 /* FSB 1333 */
75 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
76 0x08020000, 0x00000000, 0x00020001, 0x00000000,
77 0x00000000, 0x00000000, 0x08010204, 0x00000000,
78 0x04010000} },
79 /* MEMCLK 800
80 * FSB 800 */
81 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
82 0x08010204, 0x00000000, 0x08010204, 0x0000000,
83 0x00000000, 0x00000000, 0x00020001, 0x0000000,
84 0x04080102},
85 /* FSB 1067 */
86 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
87 0x08010200, 0x00000000, 0x04000102, 0x00000000,
Arthur Heymans840c27e2017-05-15 10:21:37 +020088 0x00000000, 0x00000000, 0x00020100, 0x00000000,
89 0x04080100},
Arthur Heymans8a3514d2016-10-27 23:56:08 +020090 /* FSB 1333 */
91 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
92 0x10020400, 0x02000000, 0x00040100, 0x00000000,
93 0x00000000, 0x04080000, 0x00100102, 0x00000000,
94 0x08100200} },
95 /* MEMCLK 1067 */
96 {{},
97 /* FSB 1067 */
98 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
99 0x04080102, 0x00000000, 0x08010204, 0x00000000,
100 0x00000000, 0x00000000, 0x00020001, 0x00000000,
101 0x02040801},
102 /* FSB 1333 */
103 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
104 0x08010204, 0x04000000, 0x00080102, 0x00000000,
105 0x00000000, 0x02000408, 0x00100001, 0x00000000,
106 0x04080102} },
107 /* MEMCLK 1333 */
108 {{}, {},
109 /* FSB 1333 */
110 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
111 0x04080102, 0x00000000, 0x04080102, 0x00000000,
112 0x00000000, 0x00000000, 0x00000000, 0x00000000,
113 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000114 };
115
116 i = (u8)s->selected_timings.mem_clk;
117 j = (u8)s->selected_timings.fsb_clk;
118
119 MCHBAR32(0xc04) = clkxtab[i][j][0];
Arthur Heymans840c27e2017-05-15 10:21:37 +0200120 reg32 = clkxtab[i][j][1];
121 if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz
122 && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
123 reg32 &= ~(0xff << 24);
124 reg32 |= 0x3d << 24;
125 }
126 MCHBAR32(0xc50) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +1000127 MCHBAR32(0xc54) = clkxtab[i][j][2];
128 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
129 MCHBAR32(0x6d8) = clkxtab[i][j][3];
130 MCHBAR32(0x6e0) = clkxtab[i][j][3];
131 MCHBAR32(0x6dc) = clkxtab[i][j][4];
132 MCHBAR32(0x6e4) = clkxtab[i][j][4];
133 MCHBAR32(0x6e8) = clkxtab[i][j][5];
134 MCHBAR32(0x6f0) = clkxtab[i][j][5];
135 MCHBAR32(0x6ec) = clkxtab[i][j][6];
136 MCHBAR32(0x6f4) = clkxtab[i][j][6];
137 MCHBAR32(0x6f8) = clkxtab[i][j][7];
138 MCHBAR32(0x6fc) = clkxtab[i][j][8];
139 MCHBAR32(0x708) = clkxtab[i][j][11];
140 MCHBAR32(0x70c) = clkxtab[i][j][12];
141}
142
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200143static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000144{
145 MCHBAR32(0x1bc) = 0x08060402;
146 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
147 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
148 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
149 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
150 switch (s->selected_timings.mem_clk) {
151 default:
152 case MEM_CLOCK_800MHz:
153 case MEM_CLOCK_1066MHz:
154 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
155 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
156 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
157 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
158 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
159 break;
160 case MEM_CLOCK_667MHz:
161 case MEM_CLOCK_1333MHz:
162 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
163 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
164 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
165 break;
166 }
167 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
168 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
169}
170
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200171static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000172{
173 u8 i;
174 u32 launch1 = 0x58001117;
175 u32 launch2 = 0;
176 u32 launch3 = 0;
177
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100178 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000179 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100180 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000181 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100182 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000183 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000184
185 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
186 MCHBAR32(0x400*i + 0x220) = launch1;
187 MCHBAR32(0x400*i + 0x224) = launch2;
188 MCHBAR32(0x400*i + 0x21c) = launch3;
189 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
190 }
191
192 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
193 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
194 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
195}
196
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200197static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000198{
199 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200200 (setting->clk_delay << 14) |
201 (setting->db_sel << 6) |
202 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000203 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200204 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000205 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200206 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000207}
208
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200209static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000210{
211 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200212 (setting->clk_delay << 16) |
213 (setting->db_sel << 7) |
214 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000215 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200216 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000217 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200218 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000219}
220
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200221static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000222{
223 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200224 (setting->clk_delay << 24) |
225 (setting->db_sel << 20) |
226 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000227 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200228 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000229 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200230 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000231}
232
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200233static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000234{
235 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200236 (setting->clk_delay << 27) |
237 (setting->db_sel << 22) |
238 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000239 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200240 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000241 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200242 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000243}
244
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200245static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000246{
247 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200248 (setting->clk_delay << 14) |
249 (setting->db_sel << 12) |
250 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000251 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200252 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000253 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200254 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000255}
256
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200257static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000258{
259 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200260 (setting->clk_delay << 10) |
261 (setting->db_sel << 8) |
262 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000263 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200264 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000265 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200266 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000267}
268
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200269static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000270{
271 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200272 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000273 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200274 (setting->db_sel << 5) |
275 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000276 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200277 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000278 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200279 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000280}
281
Arthur Heymans3876f242017-06-09 22:55:22 +0200282/**
283 * All finer DQ and DQS DLL settings are set to the same value
284 * for each rank in a channel, while coarse is common.
285 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100286void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000287{
Arthur Heymans3876f242017-06-09 22:55:22 +0200288 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000289
Arthur Heymans3876f242017-06-09 22:55:22 +0200290 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
291 & ~(1 << (lane * 4 + 1)))
292 | (setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000293
Arthur Heymans3876f242017-06-09 22:55:22 +0200294 for (rank = 0; rank < 4; rank++) {
295 MCHBAR32(0x400 * ch + 0x5b4 + rank * 4) =
296 (MCHBAR32(0x400 * ch + 0x5b4 + rank * 4)
297 & ~(0x201 << lane))
298 | (setting->db_en << (9 + lane))
299 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000300
Arthur Heymans3876f242017-06-09 22:55:22 +0200301 MCHBAR32(0x400*ch + 0x5c8 + rank * 4) =
302 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
303 & ~(0x3 << (16 + lane * 2)))
304 | (setting->clk_delay << (16+lane * 2));
305
306 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
307 (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x7f)
308 | (setting->pi << 4)
309 | setting->tap;
310 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000311}
312
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100313void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000314{
Arthur Heymans3876f242017-06-09 22:55:22 +0200315 int rank;
316 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
317 & ~(1 << (lane * 4)))
318 | (setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000319
Arthur Heymans3876f242017-06-09 22:55:22 +0200320 for (rank = 0; rank < 4; rank++) {
321 MCHBAR32(0x400 * ch + 0x5a4 + rank * 4) =
322 (MCHBAR32(0x400 * ch + 0x5a4 + rank * 4)
323 & ~(0x201 << lane))
324 | (setting->db_en << (9 + lane))
325 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000326
Arthur Heymans3876f242017-06-09 22:55:22 +0200327 MCHBAR32(0x400 * ch + 0x5c8 + rank * 4) =
328 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
329 & ~(0x3 << (lane * 2)))
330 | (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000331
Arthur Heymans3876f242017-06-09 22:55:22 +0200332 MCHBAR8(0x400*ch + 0x500 + lane * 4 + rank) =
333 (MCHBAR8(0x400 * ch + 0x500 + lane * 4 + rank) & ~0x7f)
334 | (setting->pi << 4)
335 | setting->tap;
336 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000337}
338
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100339void rt_set_dqs(u8 channel, u8 lane, u8 rank,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100340 struct rt_dqs_setting *dqs_setting)
341{
342 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
343 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100344 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100345 dqs_setting->tap,
346 dqs_setting->pi);
347
348 saved_tap &= ~(0xf << (rank * 4));
349 saved_tap |= dqs_setting->tap << (rank * 4);
350 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
351
352 saved_pi &= ~(0x7 << (rank * 3));
353 saved_pi |= dqs_setting->pi << (rank * 3);
354 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
355}
356
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200357static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000358{
359 u8 i;
360 u8 twl, ta1, ta2, ta3, ta4;
361 u8 reg8;
362 u8 flag1 = 0;
363 u8 flag2 = 0;
364 u16 reg16;
365 u32 reg32;
366 u16 ddr, fsb;
367 u8 trpmod = 0;
368 u8 bankmod = 1;
369 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100370 u8 adjusted_cas;
371
372 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000373
374 u16 fsb2ps[3] = {
375 5000, // 800
376 3750, // 1067
377 3000 // 1333
378 };
379
380 u16 ddr2ps[6] = {
381 5000, // 400
382 3750, // 533
383 3000, // 667
384 2500, // 800
385 1875, // 1067
386 1500 // 1333
387 };
388
389 u16 lut1[6] = {
390 0,
391 0,
392 2600,
393 3120,
394 4171,
395 5200
396 };
397
398 ta1 = 6;
399 ta2 = 6;
400 ta3 = 5;
401 ta4 = 8;
402
403 twl = s->selected_timings.CAS - 1;
404
405 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200406 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000407 trpmod = 1;
408 bankmod = 0;
409 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100410 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000411 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000412 }
413
414 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100415 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000416 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100417 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
418 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000419 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100420 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000421 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100422 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000423
424 reg16 = (s->selected_timings.tRAS << 11) |
425 ((twl + 4 + s->selected_timings.tWR) << 6) |
426 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
427 MCHBAR16(0x400*i + 0x250) = reg16;
428
429 reg32 = (bankmod << 21) |
430 (s->selected_timings.tRRD << 17) |
431 (s->selected_timings.tRP << 13) |
432 ((s->selected_timings.tRP + trpmod) << 9) |
433 s->selected_timings.tRFC;
434 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
435 if (bankmod) {
436 switch (s->selected_timings.mem_clk) {
437 default:
438 case MEM_CLOCK_667MHz:
439 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100440 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000441 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100442 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000443 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000444 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100445 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000446 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100447 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000448 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000449 }
450 break;
451 case MEM_CLOCK_800MHz:
452 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100453 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000454 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100455 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000456 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000457 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100458 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000459 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100460 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000461 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000462 }
463 break;
464 }
465 }
466 MCHBAR32(0x400*i + 0x252) = reg32;
467
468 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
469 (0x4 << 8) | (ta2 << 4) | ta4;
470
471 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
472 ((twl + 4 + s->selected_timings.tWTR) << 12) |
473 (ta3 << 8) | (4 << 4) | ta1;
474
475 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
476 s->selected_timings.tRFC;
477
478 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
479 MCHBAR8(0x400*i + 0x264) = 0xff;
480 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
481 s->selected_timings.tRAS;
482 MCHBAR16(0x400*i + 0x244) = 0x2310;
483
484 switch (s->selected_timings.mem_clk) {
485 case MEM_CLOCK_667MHz:
486 reg8 = 0;
487 break;
488 default:
489 reg8 = 1;
490 break;
491 }
492
493 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
494 (reg8 << 2) | 1;
495
496 fsb = fsb2ps[s->selected_timings.fsb_clk];
497 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100498 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000499 reg32 = (u32)((reg32 / fsb) << 8);
500 reg32 |= 0x0e000000;
501 if ((fsb2mhz(s->selected_timings.fsb_clk) /
502 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
503 reg32 |= 1 << 24;
504 }
505 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
506 reg32;
507
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100508 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000509 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100510
511 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000512 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100513
Damien Zammit4b513a62015-08-20 00:37:05 +1000514 reg16 = (u8)(twl - 1 - flag1 - flag2);
515 reg16 |= reg16 << 4;
516 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100517 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000518 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000519 }
520 reg16 |= flag1 << 8;
521 reg16 |= flag2 << 9;
522 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
523 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
524 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
525 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
526 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
527 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
528 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
529
530 reg16 = 0;
531 switch (s->selected_timings.mem_clk) {
532 default:
533 case MEM_CLOCK_667MHz:
534 reg16 = 0x99;
535 break;
536 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100537 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000538 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100539 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000540 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000541 break;
542 }
543 reg16 &= 0x7;
544 reg16 += twl + 9;
545 reg16 <<= 10;
546 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
547 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
548 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
549
550 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
551 reg16 += 2 << 12;
552 reg16 |= (0x15 << 6) | 0x1f;
553 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
554
555 reg32 = (1 << 25) | (6 << 27);
556 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
557 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
558 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
559 } // END EACH POPULATED CHANNEL
560
561 reg16 = 0x1f << 5;
562 reg16 |= 0xe << 10;
563 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
564 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
565 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
566 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
567 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
568 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
569 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
570 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
571 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
572 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
573 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100574 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000575 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
576 MCHBAR8(0x12f) = 0x4c;
577 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
578 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
579 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
580}
581
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200582static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000583{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200584 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000585 u16 reg16 = 0;
586 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000587
588 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
589 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
590 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
591 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
592 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
593 switch (s->selected_timings.mem_clk) {
594 default:
595 case MEM_CLOCK_667MHz:
596 reg16 = (0xa << 9) | 0xa;
597 break;
598 case MEM_CLOCK_800MHz:
599 reg16 = (0x9 << 9) | 0x9;
600 break;
601 }
602 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
603 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
604 udelay(1);
605 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
606
607 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
608
609 udelay(1);
610 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
611 udelay(1); // 533ns
612 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
613 udelay(1);
614 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
615 udelay(1);
616 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
617 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
618 udelay(1); // 533ns
619 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
620 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
621 udelay(1); // 533ns
622
623 // ME related
624 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
625
626 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
627 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
628
629 FOR_EACH_CHANNEL(i) {
630 reg16 = 0;
631 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
632
633 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100634 FOR_EACH_RANK_IN_CHANNEL(r) {
635 if (!RANK_IS_POPULATED(s->dimms, i, r))
636 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000637 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100638
Damien Zammit4b513a62015-08-20 00:37:05 +1000639 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
640 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
641
642 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
643 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
644 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200645 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000646 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
647 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200648 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000649 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
650 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200651 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000652 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
653 reg8 = 0;
654 } else {
655 die("Unhandled case\n");
656 }
657
Martin Roth128c1042016-11-18 09:29:03 -0700658 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000659
660 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
661 ((u32)(reg8 << 24));
662 } // END EACH CHANNEL
663
664 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
665 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
666
667 // Update DLL timing
668 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
669 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
670 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
671
Damien Zammit4b513a62015-08-20 00:37:05 +1000672 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
673 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
674 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
675 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
676 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
677 }
678
679 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100680 const struct dll_setting *setting;
681
682 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100683 setting = default_ddr2_667_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100684 else
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100685 setting = default_ddr2_800_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100686
687 clkset0(i, &setting[CLKSET0]);
688 clkset1(i, &setting[CLKSET1]);
689 ctrlset0(i, &setting[CTRL0]);
690 ctrlset1(i, &setting[CTRL1]);
691 ctrlset2(i, &setting[CTRL2]);
692 ctrlset3(i, &setting[CTRL3]);
693 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000694 }
695
696 // XXX if not async mode
697 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
698 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
699 j = 0;
700 for (i = 0; i < 16; i++) {
701 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
702 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100703 while (MCHBAR8(0x180) & 0x10)
704 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000705 if (MCHBAR32(0x184) == 0xffffffff) {
706 j++;
707 if (j >= 2)
708 break;
709
710 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
711 j = 2;
712 break;
713 }
714 } else {
715 j = 0;
716 }
717 }
718 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
719 j = 0;
720 i++;
721 for (; i < 16; i++) {
722 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
723 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100724 while (MCHBAR8(0x180) & 0x10)
725 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000726 if (MCHBAR32(0x184) == 0) {
727 i++;
728 break;
729 }
730 }
731 for (; i < 16; i++) {
732 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
733 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100734 while (MCHBAR8(0x180) & 0x10)
735 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000736 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100737 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000738 if (j >= 2)
739 break;
740 } else {
741 j = 0;
742 }
743 }
744 if (j < 2) {
745 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
746 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100747 while (MCHBAR8(0x180) & 0x10)
748 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000749 j = 2;
750 }
751 }
752
753 if (j < 2) {
754 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
755 async = 1;
756 }
757
758 clk = 0x1a;
759 if (async != 1) {
760 reg8 = MCHBAR8(0x188) & 0x1e;
761 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100762 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000763 clk = 0x10;
764 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
765 clk = 0x10;
766 } else {
767 clk = 0x1a;
768 }
769 }
770 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
771
772 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
773 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200774 i = MCHBAR8(0x1c8) & 0xf;
Damien Zammit4b513a62015-08-20 00:37:05 +1000775 i = (i + 10) % 14;
776 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
777 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100778 while (MCHBAR8(0x180) & 0x10)
779 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000780 }
781
782 reg8 = MCHBAR8(0x188) & ~1;
783 MCHBAR8(0x188) = reg8;
784 reg8 &= ~0x3e;
785 reg8 |= clk;
786 MCHBAR8(0x188) = reg8;
787 reg8 |= 1;
788 MCHBAR8(0x188) = reg8;
789
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100790 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000791 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100792}
Damien Zammit4b513a62015-08-20 00:37:05 +1000793
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100794static void select_default_dq_dqs_settings(struct sysinfo *s)
795{
796 int ch, lane;
797
Arthur Heymans276049f2017-11-05 05:56:34 +0100798 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
799 switch (s->selected_timings.mem_clk) {
800 case MEM_CLOCK_667MHz:
801 memcpy(s->dqs_settings[ch],
802 default_ddr2_667_dqs,
803 sizeof(s->dqs_settings[ch]));
804 memcpy(s->dq_settings[ch],
805 default_ddr2_667_dq,
806 sizeof(s->dq_settings[ch]));
807 s->rt_dqs[ch][lane].tap = 7;
808 s->rt_dqs[ch][lane].pi = 2;
809 break;
810 case MEM_CLOCK_800MHz:
811 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100812 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100813 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100814 sizeof(s->dqs_settings[ch]));
815 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100816 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100817 sizeof(s->dq_settings[ch]));
818 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100819 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100820 } else { /* DDR3 */
821 /* TODO: DDR3 write DQ-DQS */
822 s->rt_dqs[ch][lane].tap = 6;
823 s->rt_dqs[ch][lane].pi = 2;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100824 }
Arthur Heymans276049f2017-11-05 05:56:34 +0100825 break;
826 case MEM_CLOCK_1066MHz:
827 /* TODO: DDR3 write DQ-DQS */
828 s->rt_dqs[ch][lane].tap = 5;
829 s->rt_dqs[ch][lane].pi = 2;
830 break;
831 case MEM_CLOCK_1333MHz:
832 /* TODO: DDR3 write DQ-DQS */
833 s->rt_dqs[ch][lane].tap = 7;
834 s->rt_dqs[ch][lane].pi = 0;
835 break;
836 default: /* not supported */
837 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000838 }
839 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100840}
Damien Zammit4b513a62015-08-20 00:37:05 +1000841
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100842/*
843 * It looks like only the RT DQS register for the first rank
844 * is used for all ranks. Just set all the 'unused' RT DQS registers
845 * to the same as rank 0, out of precaution.
846 */
847static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
848{
849 // Program DQ/DQS dll settings
850 int ch, lane, rank;
851
852 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +0100853 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100854 FOR_EACH_RANK_IN_CHANNEL(rank) {
855 rt_set_dqs(ch, lane, rank,
856 &s->rt_dqs[ch][lane]);
857 }
858 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
859 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000860 }
861 }
862}
863
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200864static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000865{
866 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100867 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
868 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +1000869 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
870 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
871 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
872 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
873 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
874 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
875 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
876 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
877 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
878 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
879 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
880
881 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
882 for (j = 0; j < 6; j++) {
883 if (j == 0) {
884 MCHBAR32(0x400*i + addr[j]) =
885 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
886 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
887 for (k = 0; k < 8; k++) {
888 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
889 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
890 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
891 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
892 }
893 } else {
894 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
895 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
896 x378[j];
897 MCHBAR32(0x400*i + addr[j] + 0xe) =
898 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
899 MCHBAR32(0x400*i + addr[j] + 0x12) =
900 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
901 MCHBAR32(0x400*i + addr[j] + 0x16) =
902 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
903 MCHBAR32(0x400*i + addr[j] + 0x1a) =
904 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
905 MCHBAR32(0x400*i + addr[j] + 0x1e) =
906 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
907 MCHBAR32(0x400*i + addr[j] + 0x22) =
908 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
909 MCHBAR32(0x400*i + addr[j] + 0x26) =
910 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
911 MCHBAR32(0x400*i + addr[j] + 0x2a) =
912 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
913 }
914 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
915 }
916 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
917 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
918 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
919 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
920 } // END EACH POPULATED CHANNEL
921
922 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
923 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
924 MCHBAR16(0x178) = 0x0135;
925 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
926
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100927 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +1000928 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100929 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +1000930 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +1000931
932 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
933}
934
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200935static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000936{
937 u8 i;
938 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100939 { 0x0000, 0x0000 }, // NC_NC
940 { 0x0000, 0x0001 }, // x8SS_NC
941 { 0x0000, 0x0011 }, // x8DS_NC
942 { 0x0000, 0x0001 }, // x16SS_NC
943 { 0x0004, 0x0000 }, // NC_x8SS
944 { 0x0101, 0x0404 }, // x8SS_x8SS
945 { 0x0101, 0x4444 }, // x8DS_x8SS
946 { 0x0101, 0x0404 }, // x16SS_x8SS
947 { 0x0044, 0x0000 }, // NC_x8DS
948 { 0x1111, 0x0404 }, // x8SS_x8DS
949 { 0x1111, 0x4444 }, // x8DS_x8DS
950 { 0x1111, 0x0404 }, // x16SS_x8DS
951 { 0x0004, 0x0000 }, // NC_x16SS
952 { 0x0101, 0x0404 }, // x8SS_x16SS
953 { 0x0101, 0x4444 }, // x8DS_x16SS
954 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +1000955 };
956
957 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
958 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
959 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
960 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
961 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
962 }
963}
964
Arthur Heymans1994e4482017-11-04 07:52:23 +0100965static void pre_jedec_memory_map(void)
966{
967 /*
968 * Configure the memory mapping in stacked mode (channel 1 being mapped
969 * above channel 0) and with 128M per rank.
970 * This simplifies dram trainings a lot since those need a test address.
971 *
972 * +-------------+ => 0
973 * | ch 0, rank 0|
974 * +-------------+ => 0x8000000 (128M)
975 * | ch 0, rank 1|
976 * +-------------+ => 0x10000000 (256M)
977 * | ch 0, rank 2|
978 * +-------------+ => 0x18000000 (384M)
979 * | ch 0, rank 3|
980 * +-------------+ => 0x20000000 (512M)
981 * | ch 1, rank 0|
982 * +-------------+ => 0x28000000 (640M)
983 * | ch 1, rank 1|
984 * +-------------+ => 0x30000000 (768M)
985 * | ch 1, rank 2|
986 * +-------------+ => 0x38000000 (896M)
987 * | ch 1, rank 3|
988 * +-------------+
989 *
990 * After all trainings are done this is set to the real values specified
991 * by the SPD.
992 */
993 /* Set rank 0-3 populated */
994 MCHBAR32(C0CKECTRL) = (MCHBAR32(C0CKECTRL) & ~1) | 0xf00000;
995 MCHBAR32(C1CKECTRL) = (MCHBAR32(C1CKECTRL) & ~1) | 0xf00000;
996 /* Set size of each rank to 128M */
997 MCHBAR16(C0DRA01) = 0x0101;
998 MCHBAR16(C0DRA23) = 0x0101;
999 MCHBAR16(C1DRA01) = 0x0101;
1000 MCHBAR16(C1DRA23) = 0x0101;
1001 MCHBAR16(C0DRB0) = 0x0002;
1002 MCHBAR16(C0DRB1) = 0x0004;
1003 MCHBAR16(C0DRB2) = 0x0006;
1004 MCHBAR16(C0DRB3) = 0x0008;
1005 MCHBAR16(C1DRB0) = 0x0002;
1006 MCHBAR16(C1DRB1) = 0x0004;
1007 MCHBAR16(C1DRB2) = 0x0006;
1008 /*
1009 * For some reason the boundary needs to be 0x10 instead of 0x8 here.
1010 * Vendor does this too...
1011 */
1012 MCHBAR16(C1DRB3) = 0x0010;
1013 MCHBAR8(0x111) = MCHBAR8(0x111) | STACKED_MEM;
1014 MCHBAR32(0x104) = 0;
1015 MCHBAR16(0x102) = 0x400;
1016 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1017 MCHBAR16(0x10e) = 0;
1018 MCHBAR32(0x108) = 0;
1019 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000);
1020 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1021 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10);
1022 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1023 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400);
1024 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000);
1025 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000);
1026 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000);
1027}
1028
1029u32 test_address(int channel, int rank)
1030{
1031 ASSERT(channel <= 1 && rank < 4);
1032 return channel * 512 * MiB + rank * 128 * MiB;
1033}
1034
Damien Zammit4b513a62015-08-20 00:37:05 +10001035static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1036{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001037 u32 addr = test_address(ch, r);
Damien Zammit4b513a62015-08-20 00:37:05 +10001038 volatile u32 rubbish;
1039
1040 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1041 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001042 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001043 udelay(10);
1044 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1045 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1046}
1047
1048static void jedec_ddr2(struct sysinfo *s)
1049{
1050 u8 i;
1051 u16 mrsval, ch, r, v;
1052
1053 u8 odt[16][4] = {
1054 {0x00, 0x00, 0x00, 0x00},
1055 {0x01, 0x00, 0x00, 0x00},
1056 {0x01, 0x01, 0x00, 0x00},
1057 {0x01, 0x00, 0x00, 0x00},
1058 {0x00, 0x00, 0x01, 0x00},
1059 {0x11, 0x00, 0x11, 0x00},
1060 {0x11, 0x11, 0x11, 0x00},
1061 {0x11, 0x00, 0x11, 0x00},
1062 {0x00, 0x00, 0x01, 0x01},
1063 {0x11, 0x00, 0x11, 0x11},
1064 {0x11, 0x11, 0x11, 0x11},
1065 {0x11, 0x00, 0x11, 0x11},
1066 {0x00, 0x00, 0x01, 0x00},
1067 {0x11, 0x00, 0x11, 0x00},
1068 {0x11, 0x11, 0x11, 0x00},
1069 {0x11, 0x00, 0x11, 0x00}
1070 };
1071
1072 u16 jedec[12][2] = {
1073 {NOP_CMD, 0x0},
1074 {PRECHARGE_CMD, 0x0},
1075 {EMRS2_CMD, 0x0},
1076 {EMRS3_CMD, 0x0},
1077 {EMRS1_CMD, 0x0},
1078 {MRS_CMD, 0x100}, // DLL Reset
1079 {PRECHARGE_CMD, 0x0},
1080 {CBR_CMD, 0x0},
1081 {CBR_CMD, 0x0},
1082 {MRS_CMD, 0x0}, // DLL out of reset
1083 {EMRS1_CMD, 0x380}, // OCD calib default
1084 {EMRS1_CMD, 0x0}
1085 };
1086
1087 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1088
1089 printk(BIOS_DEBUG, "MRS...\n");
1090
1091 udelay(200);
1092
1093 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1094 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1095 for (i = 0; i < 12; i++) {
1096 v = jedec[i][1];
1097 switch (jedec[i][0]) {
1098 case EMRS1_CMD:
1099 v |= (odt[s->dimm_config[ch]][r] << 2);
1100 break;
1101 case MRS_CMD:
1102 v |= mrsval;
1103 break;
1104 default:
1105 break;
1106 }
Arthur Heymans1994e4482017-11-04 07:52:23 +01001107 dojedec_ddr2(r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001108 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001109 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001110 }
1111 }
1112 printk(BIOS_DEBUG, "MRS done\n");
1113}
1114
Arthur Heymansadc571a2017-09-25 09:40:54 +02001115static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001116{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001117 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001118 u16 medium, coarse_offset;
1119 u8 pi_tap;
1120 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001121
Arthur Heymansadc571a2017-09-25 09:40:54 +02001122 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1123 medium = 0;
1124 coarse_offset = 0;
1125 reg32 = MCHBAR32(0x400 * channel + 0x248);
1126 reg32 &= ~0xf0000;
1127 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1128 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001129
Arthur Heymans276049f2017-11-05 05:56:34 +01001130 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001131 medium |= s->rcven_t[channel].medium[lane]
1132 << (lane * 2);
1133 coarse_offset |=
1134 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1135 << (lane * 2);
1136
1137 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1138 pi_tap &= ~0x7f;
1139 pi_tap |= s->rcven_t[channel].tap[lane];
1140 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1141 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001142 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001143 MCHBAR16(0x400 * channel + 0x58c) = medium;
1144 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001145 }
1146}
1147
Arthur Heymansadc571a2017-09-25 09:40:54 +02001148static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001149{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001150 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001151 if (fast_boot)
1152 sdram_recover_receive_enable(s);
1153 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001154 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001155}
1156
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001157static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001158{
1159 u8 map, i, ch, r, rankpop0, rankpop1;
1160 u32 c0dra = 0;
1161 u32 c1dra = 0;
1162 u32 c0drb = 0;
1163 u32 c1drb = 0;
1164 u32 dra;
1165 u32 dra0;
1166 u32 dra1;
1167 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001168 u32 dual_channel_size, single_channel_size, single_channel_offset;
1169 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001170 u8 dratab[2][2][2][4] = {
1171 {
1172 {
1173 {0xff, 0xff, 0xff, 0xff},
1174 {0xff, 0x00, 0x02, 0xff}
1175 },
1176 {
1177 {0xff, 0x01, 0xff, 0xff},
1178 {0xff, 0x03, 0xff, 0xff}
1179 }
1180 },
1181 {
1182 {
1183 {0xff, 0xff, 0xff, 0xff},
1184 {0xff, 0x04, 0x06, 0x08}
1185 },
1186 {
1187 {0xff, 0xff, 0xff, 0xff},
1188 {0x05, 0x07, 0x09, 0xff}
1189 }
1190 }
1191 };
1192
1193 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1194
1195 // DRA
1196 rankpop0 = 0;
1197 rankpop1 = 0;
1198 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001199 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1200 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001201 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001202 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001203 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001204
1205 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001206 [s->dimms[i].width]
1207 [s->dimms[i].cols-9]
1208 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001209 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001210 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001211 if (ch == 0) {
1212 c0dra |= dra << (r*8);
1213 rankpop0 |= 1 << r;
1214 } else {
1215 c1dra |= dra << (r*8);
1216 rankpop1 |= 1 << r;
1217 }
1218 }
1219 MCHBAR32(0x208) = c0dra;
1220 MCHBAR32(0x608) = c1dra;
1221
1222 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1223 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1224
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001225 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1226 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001227 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001228 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1229 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001230 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001231
1232 // DRB
Arthur Heymansdfce9322017-12-16 19:48:00 +01001233 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001234 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001235 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1236 dra0 = (c0dra >> (8*r)) & 0x7f;
1237 c0drb = (u16)(c0drb + drbtab[dra0]);
1238 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001239 MCHBAR16(0x200 + 2*r) = c0drb;
1240 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001241 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1242 dra1 = (c1dra >> (8*r)) & 0x7f;
1243 c1drb = (u16)(c1drb + drbtab[dra1]);
1244 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001245 MCHBAR16(0x600 + 2*r) = c1drb;
1246 }
1247 }
1248
1249 s->channel_capacity[0] = c0drb << 6;
1250 s->channel_capacity[1] = c1drb << 6;
1251 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1252 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1253 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1254
Damien Zammit9fb08f52016-01-22 18:56:23 +11001255 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001256 size_ch0 = s->channel_capacity[0];
1257 size_ch1 = s->channel_capacity[1];
1258 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001259
1260 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1261 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1262
Arthur Heymans701da392017-12-16 22:56:19 +01001263 if (size_me == 0) {
1264 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1265 } else {
1266 if (size_ch0 == 0) {
1267 /* ME needs ram on CH0 */
1268 size_me = 0;
1269 /* TOTEST: bailout? */
1270 } else {
1271 /* Set ME UMA size in MiB */
1272 MCHBAR16(0x100) = size_me;
1273 /* Set ME UMA Present bit */
1274 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1275 }
1276 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1277 }
1278 MCHBAR16(0x104) = dual_channel_size;
1279 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1280 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001281
Damien Zammit4b513a62015-08-20 00:37:05 +10001282 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001283 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001284 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001285 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001286 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001287 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001288 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001289
Arthur Heymans701da392017-12-16 22:56:19 +01001290 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001291 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001292 /* Enable flex mode, we hardcode this everywhere */
1293 if (size_me == 0) {
1294 map |= 0x04;
1295 if (size_ch0 <= size_ch1)
1296 map |= 0x01;
1297 } else {
1298 if (size_ch0 - size_me < size_ch1)
1299 map |= 0x04;
1300 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001301
Damien Zammit4b513a62015-08-20 00:37:05 +10001302 MCHBAR8(0x110) = map;
1303 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001304
Arthur Heymans701da392017-12-16 22:56:19 +01001305 /*
1306 * "108h[15:0] Single Channel Offset for Ch0"
1307 * This is the 'limit' of the part on CH0 that cannot be matched
1308 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1309 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1310 * channel size on ch0.
1311 */
1312 if (size_me == 0) {
1313 if (size_ch0 > size_ch1)
1314 single_channel_offset = dual_channel_size / 2
1315 + single_channel_size;
1316 else
1317 single_channel_offset = dual_channel_size / 2;
1318 } else {
1319 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
1320 single_channel_offset = dual_channel_size / 2
1321 + single_channel_size;
1322 else
1323 single_channel_offset = dual_channel_size / 2
1324 + size_me;
1325 }
1326
1327 MCHBAR16(0x108) = single_channel_offset;
1328 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001329}
1330
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001331static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001332{
Damien Zammitd63115d2016-01-22 19:11:44 +11001333 bool reclaim;
1334 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1335 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001336 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001337 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001338 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1339 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001340 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
Arthur Heymans16a70a42017-09-22 12:22:24 +02001341 u8 reg8;
Damien Zammit4b513a62015-08-20 00:37:05 +10001342
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001343 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001344 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1345 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymans16a70a42017-09-22 12:22:24 +02001346 tsegsize = 8; // 8MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001347 mmiosize = 0x800; // 2GB MMIO
Arthur Heymans16a70a42017-09-22 12:22:24 +02001348 umasizem = gfxsize + gttsize + tsegsize;
1349 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001350 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001351 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001352
1353 reclaim = false;
1354 if ((tom - tolud) > 0x40)
1355 reclaim = true;
1356
1357 if (reclaim) {
1358 tolud = tolud & ~0x3f;
1359 tom = tom & ~0x3f;
1360 reclaimbase = MAX(0x1000, tom);
1361 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1362 }
1363
Damien Zammit4b513a62015-08-20 00:37:05 +10001364 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001365 if (reclaim)
1366 touud = reclaimlimit + 0x40;
1367
Damien Zammit4b513a62015-08-20 00:37:05 +10001368 gfxbase = tolud - gfxsize;
1369 gttbase = gfxbase - gttsize;
1370 tsegbase = gttbase - tsegsize;
1371
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001372 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1373 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001374 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001375 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001376 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001377 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001378 (u16)(reclaimlimit >> 6));
1379 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001380 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1381 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1382 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
Arthur Heymans16a70a42017-09-22 12:22:24 +02001383 /* Enable and set tseg size to 8M */
1384 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC);
1385 reg8 &= ~0x7;
1386 reg8 |= (2 << 1) | (1 << 0); /* 8M and TSEG_Enable */
1387 pci_write_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC, reg8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001388 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001389}
1390
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001391static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001392{
1393 u8 ch, reg8;
1394
1395 MCHBAR32(0xfb0) = 0x1000d024;
1396 MCHBAR32(0xfb4) = 0xc842;
1397 MCHBAR32(0xfbc) = 0xf;
1398 MCHBAR32(0xfc4) = 0xfe22244;
1399 MCHBAR8(0x12f) = 0x5c;
1400 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1401 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1402 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1403 MCHBAR32(0xfa8) = 0x30d400;
1404
1405 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1406 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1407 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1408 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1409 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1410 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1411 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1412 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1413 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1414 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1415 }
1416
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001417 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1418 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001419 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1420 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1421 MCHBAR32(0x2c) = 0x44a53;
1422 MCHBAR32(0x30) = 0x1f5a86;
1423 MCHBAR32(0x34) = 0x1902810;
1424 MCHBAR32(0x38) = 0xf7000000;
1425 MCHBAR32(0x3c) = 0x23014410;
1426 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1427 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001428 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001429}
1430
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001431static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001432{
1433 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1434 u8 lane, ch;
1435 u8 twl = 0;
1436 u16 x264, x23c;
1437
1438 twl = s->selected_timings.CAS - 1;
1439 x264 = 0x78;
1440 switch (s->selected_timings.mem_clk) {
1441 default:
1442 case MEM_CLOCK_667MHz:
1443 reg1 = 0x99;
1444 reg2 = 0x1048a9;
1445 clkgate = 0x230000;
1446 x23c = 0x7a89;
1447 break;
1448 case MEM_CLOCK_800MHz:
1449 if (s->selected_timings.CAS == 5) {
1450 reg1 = 0x19a;
1451 reg2 = 0x1048aa;
1452 } else {
1453 reg1 = 0x9a;
1454 reg2 = 0x2158aa;
1455 x264 = 0x89;
1456 }
1457 clkgate = 0x280000;
1458 x23c = 0x7b89;
1459 break;
1460 }
1461 reg3 = 0x232;
1462 reg4 = 0x2864;
1463
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001464 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001465 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001466 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001467 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001468 MCHBAR32(0x18) = 0xdf6437f7;
1469 MCHBAR32(0x1c) = 0x0;
1470 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1471 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1472 MCHBAR16(0x115) = (u16) reg1;
1473 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1474 MCHBAR8(0x124) = 0x7;
1475 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1476 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1477 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1478 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1479 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1480 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1481 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1482 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1483 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1484 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1485 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1486 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1487 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1488 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1489 MCHBAR32(0x2d4) = 0x40453600;
1490 MCHBAR32(0x300) = 0xc0b0a08;
1491 MCHBAR32(0x304) = 0x6040201;
1492 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1493 MCHBAR16(0x610) = 0x232;
1494 MCHBAR16(0x612) = 0x2864;
1495 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1496 MCHBAR32(0xae4) = 0;
1497 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1498 MCHBAR32(0xf00) = 0x393a3b3c;
1499 MCHBAR32(0xf04) = 0x3d3e3f40;
1500 MCHBAR32(0xf08) = 0x393a3b3c;
1501 MCHBAR32(0xf0c) = 0x3d3e3f40;
1502 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1503 MCHBAR32(0xf48) = 0xfff0ffe0;
1504 MCHBAR32(0xf4c) = 0xffc0ff00;
1505 MCHBAR32(0xf50) = 0xfc00f000;
1506 MCHBAR32(0xf54) = 0xc0008000;
1507 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1508 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1509 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1510 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1511 MCHBAR32(0x1104) = 0x3003232;
1512 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001513 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001514 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001515 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001516 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001517 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1518 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001519 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001520 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001521 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001522 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001523 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001524 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001525 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001526
Damien Zammit4b513a62015-08-20 00:37:05 +10001527 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1528 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1529 MCHBAR16(0x400*ch + 0x23c) = x23c;
1530 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1531 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1532 MCHBAR8(0x400*ch + 0x264) = x264;
1533 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1534 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1535 }
1536
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001537 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001538 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001539}
1540
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001541void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001542{
1543 u8 ch;
1544 u8 r, bank;
1545 u32 reg32;
1546
Arthur Heymans97e13d82016-11-30 18:40:38 +01001547 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1548 // Clear self refresh
1549 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1550 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001551
Arthur Heymans97e13d82016-11-30 18:40:38 +01001552 // Clear host clk gate reg
1553 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001554
Arthur Heymans840c27e2017-05-15 10:21:37 +02001555 // Select type
1556 if (s->spd_type == DDR2)
1557 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
1558 else
1559 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001560
Arthur Heymans97e13d82016-11-30 18:40:38 +01001561 // Set freq
1562 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1563 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001564
Arthur Heymans97e13d82016-11-30 18:40:38 +01001565 // Overwrite freq if chipset rejects it
1566 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1567 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1568 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001569 }
1570
Damien Zammit4b513a62015-08-20 00:37:05 +10001571 // Program clock crossing
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001572 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001573 printk(BIOS_DEBUG, "Done clk crossing\n");
1574
Arthur Heymans97e13d82016-11-30 18:40:38 +01001575 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001576 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001577 printk(BIOS_DEBUG, "Done I/O clk\n");
1578 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001579
1580 // Grant to launch
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001581 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001582 printk(BIOS_DEBUG, "Done launch\n");
1583
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001584 // Program DRAM timings
1585 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001586 printk(BIOS_DEBUG, "Done timings\n");
1587
1588 // Program DLL
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001589 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001590 if (!fast_boot)
1591 select_default_dq_dqs_settings(s);
1592 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001593
1594 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001595 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001596 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001597 printk(BIOS_DEBUG, "RCOMP\n");
1598 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001599
1600 // ODT
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001601 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001602 printk(BIOS_DEBUG, "Done ODT\n");
1603
1604 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001605 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1606 while ((MCHBAR8(0x130) & 1) != 0)
1607 ;
1608 printk(BIOS_DEBUG, "Done RCOMP update\n");
1609 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001610
Arthur Heymans1994e4482017-11-04 07:52:23 +01001611 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10001612
1613 // IOBUFACT
1614 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1615 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1616 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1617 }
1618 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001619 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001620 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1621 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1622 }
1623 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1624 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1625 }
1626
1627 // Pre jedec
1628 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1629 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1630 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1631 }
1632 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1633 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1634 printk(BIOS_DEBUG, "Done pre-jedec\n");
1635
1636 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001637 if (s->boot_path != BOOT_PATH_RESUME)
1638 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001639
1640 printk(BIOS_DEBUG, "Done jedec steps\n");
1641
1642 // After JEDEC reset
1643 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1644 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001645 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001646 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001647 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001648 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001649 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1650 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1651 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1652 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1653 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1654 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1655 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1656 }
1657 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
1658 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
1659 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
1660
1661 printk(BIOS_DEBUG, "Done post-jedec\n");
1662
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001663 // Set DDR init complete
Damien Zammit4b513a62015-08-20 00:37:05 +10001664 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1665 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
1666 }
1667
1668 // Receive enable
Arthur Heymansadc571a2017-09-25 09:40:54 +02001669 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10001670 printk(BIOS_DEBUG, "Done rcven\n");
1671
1672 // Finish rcven
1673 FOR_EACH_CHANNEL(ch) {
1674 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
1675 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
1676 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
1677 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
1678 }
1679 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1680 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1681 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1682
1683 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01001684 if (s->boot_path == BOOT_PATH_NORMAL) {
1685 volatile u32 data;
1686 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1687 for (bank = 0; bank < 4; bank++) {
Arthur Heymans1994e4482017-11-04 07:52:23 +01001688 reg32 = test_address(ch, r) |
Arthur Heymans97e13d82016-11-30 18:40:38 +01001689 (bank << 12);
1690 write32((u32 *)reg32, 0xffffffff);
1691 data = read32((u32 *)reg32);
1692 printk(BIOS_DEBUG, "Wrote ones,");
1693 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1694 reg32, data);
1695 write32((u32 *)reg32, 0x00000000);
1696 data = read32((u32 *)reg32);
1697 printk(BIOS_DEBUG, "Wrote zeros,");
1698 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1699 reg32, data);
1700 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001701 }
1702 }
1703 printk(BIOS_DEBUG, "Done dummy reads\n");
1704
1705 // XXX tRD
1706
Arthur Heymans95c48cb2017-11-04 08:07:06 +01001707 if (!fast_boot) {
1708 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
1709 if(do_write_training(s))
1710 die("DQ write training failed!");
1711 }
1712 if (do_read_training(s))
1713 die("DQS read training failed!");
1714 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001715
1716 // DRADRB
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001717 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001718 printk(BIOS_DEBUG, "Done DRADRB\n");
1719
1720 // Memory map
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001721 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001722 printk(BIOS_DEBUG, "Done memory map\n");
1723
1724 // Enhanced mode
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001725 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001726 printk(BIOS_DEBUG, "Done enhanced mode\n");
1727
1728 // Periodic RCOMP
1729 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
1730 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
1731 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
1732 printk(BIOS_DEBUG, "Done PRCOMP\n");
1733
1734 // Power settings
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001735 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001736 printk(BIOS_DEBUG, "Done power settings\n");
1737
1738 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01001739 /*
1740 * FIXME: This locks some registers like bit1 of GGC
1741 * and is only needed in case of ME being used.
1742 */
1743 if (ME_UMA_SIZEMB != 0) {
1744 if (RANK_IS_POPULATED(s->dimms, 0, 0)
1745 || RANK_IS_POPULATED(s->dimms, 1, 0))
1746 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
1747 if (RANK_IS_POPULATED(s->dimms, 0, 1)
1748 || RANK_IS_POPULATED(s->dimms, 1, 1))
1749 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
1750 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11001751 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001752
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001753 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001754}