blob: ff0d244eb58680fc918bed0d1c4a5ef1edd6faeb [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
25#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020026#else
27#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010028#endif
Martin Rothcbe38922016-01-05 19:40:41 -070029#include "iomap.h"
30#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100031
Damien Zammit9fb08f52016-01-22 18:56:23 +110032#define ME_UMA_SIZEMB 0
33
Damien Zammit4b513a62015-08-20 00:37:05 +100034static inline void barrier(void)
35{
36 asm volatile("mfence":::);
37}
38
39static u32 fsb2mhz(u32 speed)
40{
41 return (speed * 267) + 800;
42}
43
44static u32 ddr2mhz(u32 speed)
45{
46 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
47
48 if (speed >= ARRAY_SIZE(mhz))
49 return 0;
50
51 return mhz[speed];
52}
53
Damien Zammitd63115d2016-01-22 19:11:44 +110054/* Find MSB bitfield location using bit scan reverse instruction */
55static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100056{
Damien Zammitd63115d2016-01-22 19:11:44 +110057 u32 pos;
58
59 if (val == 0) {
60 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
61 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100062 }
Damien Zammitd63115d2016-01-22 19:11:44 +110063
64 asm ("bsrl %1, %0"
Arthur Heymans70a1dda2017-03-09 01:58:24 +010065 : "=r"(pos)
66 : "r"(val)
Damien Zammitd63115d2016-01-22 19:11:44 +110067 );
68
69 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100070}
71
72static void sdram_detect_smallest_params2(struct sysinfo *s)
73{
74 u16 mult[6] = {
75 5000, // 400
76 3750, // 533
77 3000, // 667
78 2500, // 800
79 1875, // 1066
80 1500, // 1333
81 };
82
83 u8 i;
84 u32 tmp;
85 u32 maxtras = 0;
86 u32 maxtrp = 0;
87 u32 maxtrcd = 0;
88 u32 maxtwr = 0;
89 u32 maxtrfc = 0;
90 u32 maxtwtr = 0;
91 u32 maxtrrd = 0;
92 u32 maxtrtp = 0;
93
94 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
95 maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000);
96 maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2);
97 maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2);
98 maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2);
99 maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 +
100 (s->dimms[i].spd_data[40] & 0xf));
101 maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2);
102 maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2);
103 maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2);
104 }
105 for (i = 9; i < 24; i++) {
106 tmp = mult[s->selected_timings.mem_clk] * i;
107 if (tmp >= maxtras) {
108 s->selected_timings.tRAS = i;
109 break;
110 }
111 }
112 for (i = 3; i < 10; i++) {
113 tmp = mult[s->selected_timings.mem_clk] * i;
114 if (tmp >= maxtrp) {
115 s->selected_timings.tRP = i;
116 break;
117 }
118 }
119 for (i = 3; i < 10; i++) {
120 tmp = mult[s->selected_timings.mem_clk] * i;
121 if (tmp >= maxtrcd) {
122 s->selected_timings.tRCD = i;
123 break;
124 }
125 }
126 for (i = 3; i < 15; i++) {
127 tmp = mult[s->selected_timings.mem_clk] * i;
128 if (tmp >= maxtwr) {
129 s->selected_timings.tWR = i;
130 break;
131 }
132 }
133 for (i = 15; i < 78; i++) {
134 tmp = mult[s->selected_timings.mem_clk] * i;
135 if (tmp >= maxtrfc) {
136 s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15;
137 break;
138 }
139 }
140 for (i = 4; i < 15; i++) {
141 tmp = mult[s->selected_timings.mem_clk] * i;
142 if (tmp >= maxtwtr) {
143 s->selected_timings.tWTR = i;
144 break;
145 }
146 }
147 for (i = 2; i < 15; i++) {
148 tmp = mult[s->selected_timings.mem_clk] * i;
149 if (tmp >= maxtrrd) {
150 s->selected_timings.tRRD = i;
151 break;
152 }
153 }
154 for (i = 4; i < 15; i++) {
155 tmp = mult[s->selected_timings.mem_clk] * i;
156 if (tmp >= maxtrtp) {
157 s->selected_timings.tRTP = i;
158 break;
159 }
160 }
161
162 s->selected_timings.fsb_clk = s->max_fsb;
163
164 printk(BIOS_DEBUG, "Selected timings:\n");
165 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk));
166 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk));
167
168 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
169 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
170 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
171 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
172 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
173 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
174 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
175 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
176 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
177}
178
179static void clkcross_ddr2(struct sysinfo *s)
180{
181 u8 i, j;
182 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
183
Damien Zammit4b513a62015-08-20 00:37:05 +1000184 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +0200185 /* MEMCLK 400 N/A */
186 {{}, {}, {} },
187 /* MEMCLK 533 N/A */
188 {{}, {}, {} },
189 /* MEMCLK 667
190 * FSB 800 */
191 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
192 0x20010208, 0x04080000, 0x10010002, 0x00000000,
193 0x00000000, 0x02000000, 0x04000100, 0x08000000,
194 0x10200204},
195 /* FSB 1067 */
196 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
197 0x80020410, 0x02040008, 0x10000100, 0x00000000,
198 0x00000000, 0x04000000, 0x08000102, 0x20000000,
199 0x40010208},
200 /* FSB 1333 */
201 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
202 0x08020000, 0x00000000, 0x00020001, 0x00000000,
203 0x00000000, 0x00000000, 0x08010204, 0x00000000,
204 0x04010000} },
205 /* MEMCLK 800
206 * FSB 800 */
207 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
208 0x08010204, 0x00000000, 0x08010204, 0x0000000,
209 0x00000000, 0x00000000, 0x00020001, 0x0000000,
210 0x04080102},
211 /* FSB 1067 */
212 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
213 0x08010200, 0x00000000, 0x04000102, 0x00000000,
214 0x00000000, 0x00000000, 0x00020001, 0x00000000,
215 0x02040801},
216 /* FSB 1333 */
217 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
218 0x10020400, 0x02000000, 0x00040100, 0x00000000,
219 0x00000000, 0x04080000, 0x00100102, 0x00000000,
220 0x08100200} },
221 /* MEMCLK 1067 */
222 {{},
223 /* FSB 1067 */
224 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
225 0x04080102, 0x00000000, 0x08010204, 0x00000000,
226 0x00000000, 0x00000000, 0x00020001, 0x00000000,
227 0x02040801},
228 /* FSB 1333 */
229 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
230 0x08010204, 0x04000000, 0x00080102, 0x00000000,
231 0x00000000, 0x02000408, 0x00100001, 0x00000000,
232 0x04080102} },
233 /* MEMCLK 1333 */
234 {{}, {},
235 /* FSB 1333 */
236 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
237 0x04080102, 0x00000000, 0x04080102, 0x00000000,
238 0x00000000, 0x00000000, 0x00000000, 0x00000000,
239 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000240 };
241
242 i = (u8)s->selected_timings.mem_clk;
243 j = (u8)s->selected_timings.fsb_clk;
244
245 MCHBAR32(0xc04) = clkxtab[i][j][0];
246 MCHBAR32(0xc50) = clkxtab[i][j][1];
247 MCHBAR32(0xc54) = clkxtab[i][j][2];
248 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
249 MCHBAR32(0x6d8) = clkxtab[i][j][3];
250 MCHBAR32(0x6e0) = clkxtab[i][j][3];
251 MCHBAR32(0x6dc) = clkxtab[i][j][4];
252 MCHBAR32(0x6e4) = clkxtab[i][j][4];
253 MCHBAR32(0x6e8) = clkxtab[i][j][5];
254 MCHBAR32(0x6f0) = clkxtab[i][j][5];
255 MCHBAR32(0x6ec) = clkxtab[i][j][6];
256 MCHBAR32(0x6f4) = clkxtab[i][j][6];
257 MCHBAR32(0x6f8) = clkxtab[i][j][7];
258 MCHBAR32(0x6fc) = clkxtab[i][j][8];
259 MCHBAR32(0x708) = clkxtab[i][j][11];
260 MCHBAR32(0x70c) = clkxtab[i][j][12];
261}
262
Damien Zammit4b513a62015-08-20 00:37:05 +1000263static void setioclk_ddr2(struct sysinfo *s)
264{
265 MCHBAR32(0x1bc) = 0x08060402;
266 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
267 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
268 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
269 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
270 switch (s->selected_timings.mem_clk) {
271 default:
272 case MEM_CLOCK_800MHz:
273 case MEM_CLOCK_1066MHz:
274 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
275 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
276 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
277 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
278 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
279 break;
280 case MEM_CLOCK_667MHz:
281 case MEM_CLOCK_1333MHz:
282 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
283 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
284 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
285 break;
286 }
287 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
288 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
289}
290
291static void launch_ddr2(struct sysinfo *s)
292{
293 u8 i;
294 u32 launch1 = 0x58001117;
295 u32 launch2 = 0;
296 u32 launch3 = 0;
297
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100298 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000299 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100300 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000301 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100302 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000303 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000304
305 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
306 MCHBAR32(0x400*i + 0x220) = launch1;
307 MCHBAR32(0x400*i + 0x224) = launch2;
308 MCHBAR32(0x400*i + 0x21c) = launch3;
309 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
310 }
311
312 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
313 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
314 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
315}
316
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200317static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000318{
319 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200320 (setting->clk_delay << 14) |
321 (setting->db_sel << 6) |
322 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000323 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200324 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000325 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200326 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000327}
328
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200329static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000330{
331 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200332 (setting->clk_delay << 16) |
333 (setting->db_sel << 7) |
334 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000335 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200336 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000337 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200338 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000339}
340
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200341static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000342{
343 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200344 (setting->clk_delay << 24) |
345 (setting->db_sel << 20) |
346 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000347 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200348 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000349 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200350 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000351}
352
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200353static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000354{
355 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200356 (setting->clk_delay << 27) |
357 (setting->db_sel << 22) |
358 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000359 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200360 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000361 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200362 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000363}
364
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200365static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000366{
367 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200368 (setting->clk_delay << 14) |
369 (setting->db_sel << 12) |
370 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000371 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200372 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000373 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200374 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000375}
376
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200377static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000378{
379 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200380 (setting->clk_delay << 10) |
381 (setting->db_sel << 8) |
382 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000383 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200384 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000385 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200386 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000387}
388
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200389static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000390{
391 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200392 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000393 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200394 (setting->db_sel << 5) |
395 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000396 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200397 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000398 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200399 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000400}
401
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200402static void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000403{
404 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(2 << (lane*4));
405
406 MCHBAR32(0x400*ch + 0x5b4) = (MCHBAR32(0x400*ch + 0x5b4) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200407 (setting->db_en << (9 + lane)) |
408 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000409 MCHBAR32(0x400*ch + 0x5b8) = (MCHBAR32(0x400*ch + 0x5b8) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200410 (setting->db_en << (9 + lane)) |
411 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000412 MCHBAR32(0x400*ch + 0x5bc) = (MCHBAR32(0x400*ch + 0x5bc) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200413 (setting->db_en << (9 + lane)) |
414 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000415 MCHBAR32(0x400*ch + 0x5c0) = (MCHBAR32(0x400*ch + 0x5c0) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200416 (setting->db_en << (9 + lane)) |
417 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000418
419 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200420 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000421 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200422 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000423 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200424 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000425 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200426 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000427
428 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200429 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000430 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200431 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000432 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200433 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000434 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200435 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000436 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200437 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000438 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200439 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000440 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200441 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000442 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200443 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000444}
445
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200446static void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000447{
448 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(1 << (lane*4));
449
450 MCHBAR32(0x400*ch + 0x5a4) = (MCHBAR32(0x400*ch + 0x5a4) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200451 (setting->db_en << (9 + lane)) |
452 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000453 MCHBAR32(0x400*ch + 0x5a8) = (MCHBAR32(0x400*ch + 0x5a8) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200454 (setting->db_en << (9 + lane)) |
455 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000456 MCHBAR32(0x400*ch + 0x5ac) = (MCHBAR32(0x400*ch + 0x5ac) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200457 (setting->db_en << (9 + lane)) |
458 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000459 MCHBAR32(0x400*ch + 0x5b0) = (MCHBAR32(0x400*ch + 0x5b0) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200460 (setting->db_en << (9 + lane)) |
461 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000462
463 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200464 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000465 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200466 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000467 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200468 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000469 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200470 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000471
472 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200473 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000474 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200475 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000476 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200477 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000478 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200479 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000480 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200481 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000482 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200483 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000484 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200485 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000486 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200487 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000488}
489
490static void timings_ddr2(struct sysinfo *s)
491{
492 u8 i;
493 u8 twl, ta1, ta2, ta3, ta4;
494 u8 reg8;
495 u8 flag1 = 0;
496 u8 flag2 = 0;
497 u16 reg16;
498 u32 reg32;
499 u16 ddr, fsb;
500 u8 trpmod = 0;
501 u8 bankmod = 1;
502 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100503 u8 adjusted_cas;
504
505 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000506
507 u16 fsb2ps[3] = {
508 5000, // 800
509 3750, // 1067
510 3000 // 1333
511 };
512
513 u16 ddr2ps[6] = {
514 5000, // 400
515 3750, // 533
516 3000, // 667
517 2500, // 800
518 1875, // 1067
519 1500 // 1333
520 };
521
522 u16 lut1[6] = {
523 0,
524 0,
525 2600,
526 3120,
527 4171,
528 5200
529 };
530
531 ta1 = 6;
532 ta2 = 6;
533 ta3 = 5;
534 ta4 = 8;
535
536 twl = s->selected_timings.CAS - 1;
537
538 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100539 if (s->dimms[i].banks == 1) {
540 /* 8 banks */
Damien Zammit4b513a62015-08-20 00:37:05 +1000541 trpmod = 1;
542 bankmod = 0;
543 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100544 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000545 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000546 }
547
548 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100549 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000550 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100551 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
552 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000553 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100554 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000555 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100556 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000557
558 reg16 = (s->selected_timings.tRAS << 11) |
559 ((twl + 4 + s->selected_timings.tWR) << 6) |
560 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
561 MCHBAR16(0x400*i + 0x250) = reg16;
562
563 reg32 = (bankmod << 21) |
564 (s->selected_timings.tRRD << 17) |
565 (s->selected_timings.tRP << 13) |
566 ((s->selected_timings.tRP + trpmod) << 9) |
567 s->selected_timings.tRFC;
568 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
569 if (bankmod) {
570 switch (s->selected_timings.mem_clk) {
571 default:
572 case MEM_CLOCK_667MHz:
573 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100574 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000575 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100576 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000577 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000578 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100579 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000580 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100581 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000582 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000583 }
584 break;
585 case MEM_CLOCK_800MHz:
586 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100587 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000588 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100589 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000590 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000591 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100592 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000593 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100594 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000595 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000596 }
597 break;
598 }
599 }
600 MCHBAR32(0x400*i + 0x252) = reg32;
601
602 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
603 (0x4 << 8) | (ta2 << 4) | ta4;
604
605 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
606 ((twl + 4 + s->selected_timings.tWTR) << 12) |
607 (ta3 << 8) | (4 << 4) | ta1;
608
609 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
610 s->selected_timings.tRFC;
611
612 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
613 MCHBAR8(0x400*i + 0x264) = 0xff;
614 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
615 s->selected_timings.tRAS;
616 MCHBAR16(0x400*i + 0x244) = 0x2310;
617
618 switch (s->selected_timings.mem_clk) {
619 case MEM_CLOCK_667MHz:
620 reg8 = 0;
621 break;
622 default:
623 reg8 = 1;
624 break;
625 }
626
627 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
628 (reg8 << 2) | 1;
629
630 fsb = fsb2ps[s->selected_timings.fsb_clk];
631 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100632 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000633 reg32 = (u32)((reg32 / fsb) << 8);
634 reg32 |= 0x0e000000;
635 if ((fsb2mhz(s->selected_timings.fsb_clk) /
636 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
637 reg32 |= 1 << 24;
638 }
639 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
640 reg32;
641
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100642 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000643 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100644
645 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000646 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100647
Damien Zammit4b513a62015-08-20 00:37:05 +1000648 reg16 = (u8)(twl - 1 - flag1 - flag2);
649 reg16 |= reg16 << 4;
650 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100651 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000652 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000653 }
654 reg16 |= flag1 << 8;
655 reg16 |= flag2 << 9;
656 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
657 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
658 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
659 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
660 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
661 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
662 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
663
664 reg16 = 0;
665 switch (s->selected_timings.mem_clk) {
666 default:
667 case MEM_CLOCK_667MHz:
668 reg16 = 0x99;
669 break;
670 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100671 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000672 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100673 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000674 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000675 break;
676 }
677 reg16 &= 0x7;
678 reg16 += twl + 9;
679 reg16 <<= 10;
680 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
681 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
682 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
683
684 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
685 reg16 += 2 << 12;
686 reg16 |= (0x15 << 6) | 0x1f;
687 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
688
689 reg32 = (1 << 25) | (6 << 27);
690 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
691 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
692 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
693 } // END EACH POPULATED CHANNEL
694
695 reg16 = 0x1f << 5;
696 reg16 |= 0xe << 10;
697 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
698 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
699 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
700 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
701 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
702 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
703 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
704 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
705 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
706 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
707 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100708 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000709 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
710 MCHBAR8(0x12f) = 0x4c;
711 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
712 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
713 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
714}
715
716static void dll_ddr2(struct sysinfo *s)
717{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200718 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000719 u16 reg16 = 0;
720 u32 reg32 = 0;
721 u8 lane;
722
723 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
724 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
725 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
726 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
727 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
728 switch (s->selected_timings.mem_clk) {
729 default:
730 case MEM_CLOCK_667MHz:
731 reg16 = (0xa << 9) | 0xa;
732 break;
733 case MEM_CLOCK_800MHz:
734 reg16 = (0x9 << 9) | 0x9;
735 break;
736 }
737 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
738 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
739 udelay(1);
740 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
741
742 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
743
744 udelay(1);
745 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
746 udelay(1); // 533ns
747 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
748 udelay(1);
749 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
750 udelay(1);
751 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
752 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
753 udelay(1); // 533ns
754 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
755 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
756 udelay(1); // 533ns
757
758 // ME related
759 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
760
761 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
762 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
763
764 FOR_EACH_CHANNEL(i) {
765 reg16 = 0;
766 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
767
768 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100769 FOR_EACH_RANK_IN_CHANNEL(r) {
770 if (!RANK_IS_POPULATED(s->dimms, i, r))
771 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000772 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100773
Damien Zammit4b513a62015-08-20 00:37:05 +1000774 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
775 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
776
777 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
778 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
779 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200780 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000781 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
782 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200783 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000784 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
785 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200786 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000787 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
788 reg8 = 0;
789 } else {
790 die("Unhandled case\n");
791 }
792
Martin Roth128c1042016-11-18 09:29:03 -0700793 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000794
795 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
796 ((u32)(reg8 << 24));
797 } // END EACH CHANNEL
798
799 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
800 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
801
802 // Update DLL timing
803 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
804 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
805 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
806
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200807 const struct dll_setting dll_setting_667[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000808 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100809 {13, 0, 1, 0, 0},
810 {4, 1, 0, 0, 0},
811 {13, 0, 1, 0, 0},
812 {4, 5, 0, 0, 0},
813 {4, 1, 0, 0, 0},
814 {4, 1, 0, 0, 0},
815 {4, 1, 0, 0, 0},
816 {1, 5, 1, 1, 1},
817 {1, 6, 1, 1, 1},
818 {2, 0, 1, 1, 1},
819 {2, 1, 1, 1, 1},
820 {2, 1, 1, 1, 1},
821 {14, 6, 1, 0, 0},
822 {14, 3, 1, 0, 0},
823 {14, 0, 1, 0, 0},
824 {9, 0, 0, 0, 1},
825 {9, 1, 0, 0, 1},
826 {9, 2, 0, 0, 1},
827 {9, 2, 0, 0, 1},
828 {9, 1, 0, 0, 1},
829 {6, 4, 0, 0, 1},
830 {6, 2, 0, 0, 1},
831 {5, 4, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000832 };
833
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200834 const struct dll_setting dll_setting_800[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000835 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100836 {11, 5, 1, 0, 0},
837 {0, 5, 1, 1, 0},
838 {11, 5, 1, 0, 0},
839 {1, 4, 1, 1, 0},
840 {0, 5, 1, 1, 0},
841 {0, 5, 1, 1, 0},
842 {0, 5, 1, 1, 0},
843 {2, 5, 1, 1, 1},
844 {2, 6, 1, 1, 1},
845 {3, 0, 1, 1, 1},
846 {3, 0, 1, 1, 1},
847 {3, 3, 1, 1, 1},
848 {2, 0, 1, 1, 1},
849 {1, 3, 1, 1, 1},
850 {0, 3, 1, 1, 1},
851 {9, 3, 0, 0, 1},
852 {9, 4, 0, 0, 1},
853 {9, 5, 0, 0, 1},
854 {9, 6, 0, 0, 1},
855 {10, 0, 0, 0, 1},
856 {8, 1, 0, 0, 1},
857 {7, 5, 0, 0, 1},
858 {6, 2, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000859 };
860
861 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
862 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
863 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
864 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
865 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
866 }
867
868 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
869 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200870 clkset0(i, &dll_setting_667[CLKSET0]);
871 clkset1(i, &dll_setting_667[CLKSET1]);
872 ctrlset0(i, &dll_setting_667[CTRL0]);
873 ctrlset1(i, &dll_setting_667[CTRL1]);
874 ctrlset2(i, &dll_setting_667[CTRL2]);
875 ctrlset3(i, &dll_setting_667[CTRL3]);
876 cmdset(i, &dll_setting_667[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000877 } else {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200878 clkset0(i, &dll_setting_800[CLKSET0]);
879 clkset1(i, &dll_setting_800[CLKSET1]);
880 ctrlset0(i, &dll_setting_800[CTRL0]);
881 ctrlset1(i, &dll_setting_800[CTRL1]);
882 ctrlset2(i, &dll_setting_800[CTRL2]);
883 ctrlset3(i, &dll_setting_800[CTRL3]);
884 cmdset(i, &dll_setting_800[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000885 }
886 }
887
888 // XXX if not async mode
889 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
890 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
891 j = 0;
892 for (i = 0; i < 16; i++) {
893 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
894 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100895 while (MCHBAR8(0x180) & 0x10)
896 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000897 if (MCHBAR32(0x184) == 0xffffffff) {
898 j++;
899 if (j >= 2)
900 break;
901
902 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
903 j = 2;
904 break;
905 }
906 } else {
907 j = 0;
908 }
909 }
910 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
911 j = 0;
912 i++;
913 for (; i < 16; i++) {
914 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
915 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100916 while (MCHBAR8(0x180) & 0x10)
917 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000918 if (MCHBAR32(0x184) == 0) {
919 i++;
920 break;
921 }
922 }
923 for (; i < 16; i++) {
924 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
925 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100926 while (MCHBAR8(0x180) & 0x10)
927 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000928 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100929 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000930 if (j >= 2)
931 break;
932 } else {
933 j = 0;
934 }
935 }
936 if (j < 2) {
937 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
938 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100939 while (MCHBAR8(0x180) & 0x10)
940 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000941 j = 2;
942 }
943 }
944
945 if (j < 2) {
946 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
947 async = 1;
948 }
949
950 clk = 0x1a;
951 if (async != 1) {
952 reg8 = MCHBAR8(0x188) & 0x1e;
953 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100954 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000955 clk = 0x10;
956 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
957 clk = 0x10;
958 } else {
959 clk = 0x1a;
960 }
961 }
962 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
963
964 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
965 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
966 i = MCHBAR8(0x180) & 0xf;
967 i = (i + 10) % 14;
968 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
969 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100970 while (MCHBAR8(0x180) & 0x10)
971 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000972 }
973
974 reg8 = MCHBAR8(0x188) & ~1;
975 MCHBAR8(0x188) = reg8;
976 reg8 &= ~0x3e;
977 reg8 |= clk;
978 MCHBAR8(0x188) = reg8;
979 reg8 |= 1;
980 MCHBAR8(0x188) = reg8;
981
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100982 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000983 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000984
985 // Program DQ/DQS dll settings
986 reg32 = 0;
987 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
988 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100989 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000990 reg32 = 0x06db7777;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100991 else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000992 reg32 = 0x00007777;
Damien Zammit4b513a62015-08-20 00:37:05 +1000993 MCHBAR32(0x400*i + 0x540 + lane*4) =
994 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
995 reg32;
996 }
997 }
998
999 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1000 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001001 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001002 dqsset(i, lane, &dll_setting_667[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001003 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001004 dqset(i, lane, &dll_setting_667[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001005 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001006 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001007 dqsset(i, lane, &dll_setting_800[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001008 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001009 dqset(i, lane, &dll_setting_800[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001010 }
1011 }
1012}
1013
1014static void rcomp_ddr2(struct sysinfo *s)
1015{
1016 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001017 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
1018 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +10001019 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1020 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1021 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1022 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1023 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1024 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1025 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1026 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1027 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1028 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
1029 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1030
1031 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1032 for (j = 0; j < 6; j++) {
1033 if (j == 0) {
1034 MCHBAR32(0x400*i + addr[j]) =
1035 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
1036 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
1037 for (k = 0; k < 8; k++) {
1038 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
1039 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1040 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
1041 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1042 }
1043 } else {
1044 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1045 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1046 x378[j];
1047 MCHBAR32(0x400*i + addr[j] + 0xe) =
1048 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1049 MCHBAR32(0x400*i + addr[j] + 0x12) =
1050 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1051 MCHBAR32(0x400*i + addr[j] + 0x16) =
1052 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1053 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1054 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1055 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1056 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1057 MCHBAR32(0x400*i + addr[j] + 0x22) =
1058 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1059 MCHBAR32(0x400*i + addr[j] + 0x26) =
1060 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1061 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1062 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1063 }
1064 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1065 }
1066 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1067 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1068 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1069 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1070 } // END EACH POPULATED CHANNEL
1071
1072 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1073 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1074 MCHBAR16(0x178) = 0x0135;
1075 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1076
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001077 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001078 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001079 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001080 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +10001081
1082 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1083}
1084
1085static void odt_ddr2(struct sysinfo *s)
1086{
1087 u8 i;
1088 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001089 { 0x0000, 0x0000 }, // NC_NC
1090 { 0x0000, 0x0001 }, // x8SS_NC
1091 { 0x0000, 0x0011 }, // x8DS_NC
1092 { 0x0000, 0x0001 }, // x16SS_NC
1093 { 0x0004, 0x0000 }, // NC_x8SS
1094 { 0x0101, 0x0404 }, // x8SS_x8SS
1095 { 0x0101, 0x4444 }, // x8DS_x8SS
1096 { 0x0101, 0x0404 }, // x16SS_x8SS
1097 { 0x0044, 0x0000 }, // NC_x8DS
1098 { 0x1111, 0x0404 }, // x8SS_x8DS
1099 { 0x1111, 0x4444 }, // x8DS_x8DS
1100 { 0x1111, 0x0404 }, // x16SS_x8DS
1101 { 0x0004, 0x0000 }, // NC_x16SS
1102 { 0x0101, 0x0404 }, // x8SS_x16SS
1103 { 0x0101, 0x4444 }, // x8DS_x16SS
1104 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001105 };
1106
1107 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1108 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1109 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1110 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1111 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1112 }
1113}
1114
1115static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1116{
1117 u32 addr = (ch << 29) | (r*0x08000000);
1118 volatile u32 rubbish;
1119
1120 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1121 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001122 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001123 udelay(10);
1124 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1125 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1126}
1127
1128static void jedec_ddr2(struct sysinfo *s)
1129{
1130 u8 i;
1131 u16 mrsval, ch, r, v;
1132
1133 u8 odt[16][4] = {
1134 {0x00, 0x00, 0x00, 0x00},
1135 {0x01, 0x00, 0x00, 0x00},
1136 {0x01, 0x01, 0x00, 0x00},
1137 {0x01, 0x00, 0x00, 0x00},
1138 {0x00, 0x00, 0x01, 0x00},
1139 {0x11, 0x00, 0x11, 0x00},
1140 {0x11, 0x11, 0x11, 0x00},
1141 {0x11, 0x00, 0x11, 0x00},
1142 {0x00, 0x00, 0x01, 0x01},
1143 {0x11, 0x00, 0x11, 0x11},
1144 {0x11, 0x11, 0x11, 0x11},
1145 {0x11, 0x00, 0x11, 0x11},
1146 {0x00, 0x00, 0x01, 0x00},
1147 {0x11, 0x00, 0x11, 0x00},
1148 {0x11, 0x11, 0x11, 0x00},
1149 {0x11, 0x00, 0x11, 0x00}
1150 };
1151
1152 u16 jedec[12][2] = {
1153 {NOP_CMD, 0x0},
1154 {PRECHARGE_CMD, 0x0},
1155 {EMRS2_CMD, 0x0},
1156 {EMRS3_CMD, 0x0},
1157 {EMRS1_CMD, 0x0},
1158 {MRS_CMD, 0x100}, // DLL Reset
1159 {PRECHARGE_CMD, 0x0},
1160 {CBR_CMD, 0x0},
1161 {CBR_CMD, 0x0},
1162 {MRS_CMD, 0x0}, // DLL out of reset
1163 {EMRS1_CMD, 0x380}, // OCD calib default
1164 {EMRS1_CMD, 0x0}
1165 };
1166
1167 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1168
1169 printk(BIOS_DEBUG, "MRS...\n");
1170
1171 udelay(200);
1172
1173 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1174 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1175 for (i = 0; i < 12; i++) {
1176 v = jedec[i][1];
1177 switch (jedec[i][0]) {
1178 case EMRS1_CMD:
1179 v |= (odt[s->dimm_config[ch]][r] << 2);
1180 break;
1181 case MRS_CMD:
1182 v |= mrsval;
1183 break;
1184 default:
1185 break;
1186 }
1187 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1188 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001189 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001190 }
1191 }
1192 printk(BIOS_DEBUG, "MRS done\n");
1193}
1194
1195static u8 sampledqs(u16 mchloc, u32 addr, u8 hilow, u8 repeat)
1196{
1197 u8 dqsmatch = 1;
1198 volatile u32 strobe;
1199
1200 while (repeat-- > 0) {
1201 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0x2;
1202 udelay(2);
1203 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x2;
1204 udelay(2);
1205 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0x2;
1206 udelay(2);
1207 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x2;
1208 udelay(2);
1209 barrier();
1210 strobe = read32((u32 *)addr);
1211 barrier();
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001212 if (((MCHBAR32(mchloc) & 0x40) >> 6) != hilow)
Damien Zammit4b513a62015-08-20 00:37:05 +10001213 dqsmatch = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001214 }
1215 return dqsmatch;
1216}
1217
1218static void rcven_ddr2(struct sysinfo *s)
1219{
1220 u8 i, reg8, ch, lane;
1221 u32 addr;
1222 u8 tap = 0;
1223 u8 savecc, savemedium, savetap, coarsecommon, medium;
1224 u8 lanecoarse[8] = {0};
1225 u8 mincoarse = 0xff;
1226 u8 pitap[2][8];
1227 u16 coarsectrl[2];
1228 u16 coarsedelay[2];
1229 u16 mediumphase[2];
1230 u16 readdelay[2];
1231 u16 mchbar;
1232 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0xc;
1233 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0xc;
1234 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1235
1236 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1237 addr = (ch << 29);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001238 for (i = 0; !RANK_IS_POPULATED(s->dimms, ch, i); i++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001239 addr += 128*1024*1024;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001240
Damien Zammit4b513a62015-08-20 00:37:05 +10001241 for (lane = 0; lane < 8; lane++) {
1242 printk(BIOS_DEBUG, "Channel %d, Lane %d addr=0x%08x\n", ch, lane, addr);
1243 coarsecommon = (s->selected_timings.CAS - 1);
1244 switch (lane) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001245 case 0: case 1:
1246 medium = 0;
1247 break;
1248 case 2: case 3:
1249 medium = 1;
1250 break;
1251 case 4: case 5:
1252 medium = 2;
1253 break;
1254 case 6: case 7:
1255 medium = 3;
1256 break;
1257 default:
1258 medium = 0;
1259 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001260 }
1261 mchbar = 0x400*ch + 0x561 + (lane << 2);
1262 tap = 0;
1263 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1264 (coarsecommon << 16);
1265 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1266 (medium << (lane*2));
1267 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf;
1268 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70;
1269 savecc = coarsecommon;
1270 savemedium = medium;
1271 savetap = 0;
1272
1273 MCHBAR16(0x400*ch + 0x588) = (MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2))) |
1274 (1 << (lane*2));
1275
1276 printk(BIOS_DEBUG, "rcven 0.1 coarse=%d\n", coarsecommon);
1277 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1278 if (medium < 3) {
1279 medium++;
1280 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1281 ~(3 << (lane*2))) | (medium << (lane*2));
1282 } else {
1283 medium = 0;
1284 coarsecommon++;
1285 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1286 ~0xf0000) | (coarsecommon << 16);
1287 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1288 ~(3 << (lane*2))) | (medium << (lane*2));
1289 }
1290 if (coarsecommon > 16) {
1291 die("Coarse > 16: DQS tuning failed, halt\n");
1292 break;
1293 }
1294 }
1295 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1296
1297 savemedium = medium;
1298 savecc = coarsecommon;
1299 if (medium < 3) {
1300 medium++;
1301 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1302 ~(3 << (lane*2))) | (medium << (lane*2));
1303 } else {
1304 medium = 0;
1305 coarsecommon++;
1306
1307 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1308 (coarsecommon << 16);
1309 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1310 (medium << (lane*2));
1311 }
1312
1313 printk(BIOS_DEBUG, "rcven 0.2\n");
1314 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1315 savemedium = medium;
1316 savecc = coarsecommon;
1317 if (medium < 3) {
1318 medium++;
1319 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1320 ~(3 << (lane*2))) | (medium << (lane*2));
1321 } else {
1322 medium = 0;
1323 coarsecommon++;
1324 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1325 ~0xf0000) | (coarsecommon << 16);
1326 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1327 ~(3 << (lane*2))) | (medium << (lane*2));
1328 }
1329 if (coarsecommon > 16) {
1330 die("Coarse DQS tuning 2 failed, halt\n");
1331 break;
1332 }
1333 }
1334 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1335
1336
1337 coarsecommon = savecc;
1338 medium = savemedium;
1339 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1340 ~0xf0000) | (coarsecommon << 16);
1341 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1342 ~(3 << (lane*2))) | (medium << (lane*2));
1343
1344 printk(BIOS_DEBUG, "rcven 0.3\n");
1345 tap = 0;
1346 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1347 savetap = tap;
1348 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001349 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001350 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001351 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1352 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1353 }
1354
1355 tap = savetap;
1356 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1357 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1358 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1359 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0x70) | 0x30;
1360 if (medium < 3) {
1361 medium++;
1362 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1363 ~(3 << (lane*2))) | (medium << (lane*2));
1364 } else {
1365 medium = 0;
1366 coarsecommon++;
1367 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1368 ~0xf0000) | (coarsecommon << 16);
1369 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1370 ~(3 << (lane*2))) | (medium << (lane*2));
1371 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001372 if (sampledqs(mchbar, addr, 1, 1) == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001373 die("Not at DQS high, doh\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001374
1375 printk(BIOS_DEBUG, "rcven 0.4\n");
1376 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1377 coarsecommon--;
1378 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1379 ~0xf0000) | (coarsecommon << 16);
1380 if (coarsecommon == 0) {
1381 die("Couldn't find DQS-high 0 indicator, halt\n");
1382 break;
1383 }
1384 }
1385 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1386
1387 printk(BIOS_DEBUG, "rcven 0.5\n");
1388 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1389 savemedium = medium;
1390 savecc = coarsecommon;
1391 if (medium < 3) {
1392 medium++;
1393 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1394 ~(3 << (lane*2))) | (medium << (lane*2));
1395 } else {
1396 medium = 0;
1397 coarsecommon++;
1398 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1399 ~0xf0000) | (coarsecommon << 16);
1400 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1401 ~(3 << (lane*2))) | (medium << (lane*2));
1402 }
1403 if (coarsecommon > 16) {
1404 die("Coarse DQS tuning 5 failed, halt\n");
1405 break;
1406 }
1407 }
1408 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1409
1410 printk(BIOS_DEBUG, "rcven 0.6\n");
1411 coarsecommon = savecc;
1412 medium = savemedium;
1413 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1414 ~0xf0000) | (coarsecommon << 16);
1415 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1416 ~(3 << (lane*2))) | (medium << (lane*2));
1417 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1418 savetap = tap;
1419 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001420 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001421 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001422 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1423 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1424 }
1425 tap = savetap;
1426 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1427 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1428 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1429 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70) | 0x70;
1430
1431 pitap[ch][lane] = 0x70 | tap;
1432
1433 MCHBAR16(0x400*ch + 0x588) = MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2));
1434 lanecoarse[lane] = coarsecommon;
1435 printk(BIOS_DEBUG, "rcven 0.7\n");
1436 } // END EACH LANE
1437
1438 // Find minimum coarse value
1439 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001440 if (mincoarse > lanecoarse[lane])
Damien Zammit4b513a62015-08-20 00:37:05 +10001441 mincoarse = lanecoarse[lane];
Damien Zammit4b513a62015-08-20 00:37:05 +10001442 }
1443
1444 printk(BIOS_DEBUG, "Found min coarse value = %d\n", mincoarse);
1445
1446 for (lane = 0; lane < 8; lane++) {
1447 reg8 = (lanecoarse[lane] == 0) ? 0 : lanecoarse[lane] - mincoarse;
1448 MCHBAR16(0x400*ch + 0x5fa) = (MCHBAR16(0x400*ch + 0x5fa) & ~(3 << (lane*2))) |
1449 (reg8 << (lane*2));
1450 }
1451 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | (mincoarse << 16);
1452 coarsectrl[ch] = mincoarse;
1453 coarsedelay[ch] = MCHBAR16(0x400*ch + 0x5fa);
1454 mediumphase[ch] = MCHBAR16(0x400*ch + 0x58c);
1455 readdelay[ch] = MCHBAR16(0x400*ch + 0x588);
1456 } // END EACH POPULATED CHANNEL
1457
Damien Zammit4b513a62015-08-20 00:37:05 +10001458 FOR_EACH_CHANNEL(ch) {
1459 for (lane = 0; lane < 8; lane++) {
1460 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1461 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | pitap[ch][lane];
1462 }
1463 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1464 (coarsectrl[ch] << 16);
1465 MCHBAR16(0x400*ch + 0x5fa) = coarsedelay[ch];
1466 MCHBAR16(0x400*ch + 0x58c) = mediumphase[ch];
1467 }
1468 printk(BIOS_DEBUG, "End rcven\n");
1469}
1470
Arthur Heymans97e13d82016-11-30 18:40:38 +01001471static void sdram_save_receive_enable(void)
1472{
1473 int i = 0;
1474 u16 reg16;
1475 u8 values[18];
1476 u8 lane, ch;
1477
1478 FOR_EACH_CHANNEL(ch) {
1479 lane = 0;
1480 while (lane < 8) {
1481 values[i] = (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf);
1482 values[i++] |= (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf) << 4;
1483 }
1484 values[i++] = (MCHBAR32(0x400*ch + 0x248) >> 16) & 0xf;
1485 reg16 = MCHBAR16(0x400*ch + 0x5fa);
1486 values[i++] = reg16 & 0xff;
1487 values[i++] = (reg16 >> 8) & 0xff;
1488 reg16 = MCHBAR16(0x400*ch + 0x58c);
1489 values[i++] = reg16 & 0xff;
1490 values[i++] = (reg16 >> 8) & 0xff;
1491 }
1492
1493 for (i = 0; i < ARRAY_SIZE(values); i++)
1494 cmos_write(values[i], 128 + i);
1495}
1496
1497static void sdram_recover_receive_enable(void)
1498{
1499 u8 i;
1500 u32 reg32;
1501 u16 reg16;
1502 u8 values[18];
1503 u8 ch, lane;
1504
1505 for (i = 0; i < ARRAY_SIZE(values); i++)
1506 values[i] = cmos_read(128 + i);
1507
1508 i = 0;
1509 FOR_EACH_CHANNEL(ch) {
1510 lane = 0;
1511 while (lane < 8) {
1512 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1513 (values[i] & 0xf);
1514 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1515 ((values[i++] >> 4) & 0xf);
1516 }
1517 reg32 = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000)
1518 | ((values[i++] & 0xf) << 16);
1519 MCHBAR32(0x400*ch + 0x248) = reg32;
1520 reg16 = values[i++];
1521 reg16 |= values[i++] << 8;
1522 MCHBAR16(0x400*ch + 0x5fa) = reg16;
1523 reg16 = values[i++];
1524 reg16 |= values[i++] << 8;
1525 MCHBAR16(0x400*ch + 0x58c) = reg16;
1526 }
1527}
1528
1529static void sdram_program_receive_enable(struct sysinfo *s)
1530{
1531 /* enable upper CMOS */
1532 RCBA32(0x3400) = (1 << 2);
1533
1534 /* Program Receive Enable Timings */
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001535 if ((s->boot_path == BOOT_PATH_WARM_RESET)
1536 || (s->boot_path == BOOT_PATH_RESUME)) {
Arthur Heymans97e13d82016-11-30 18:40:38 +01001537 sdram_recover_receive_enable();
1538 } else {
1539 rcven_ddr2(s);
1540 sdram_save_receive_enable();
1541 }
1542}
1543
Damien Zammit4b513a62015-08-20 00:37:05 +10001544static void dradrb_ddr2(struct sysinfo *s)
1545{
1546 u8 map, i, ch, r, rankpop0, rankpop1;
1547 u32 c0dra = 0;
1548 u32 c1dra = 0;
1549 u32 c0drb = 0;
1550 u32 c1drb = 0;
1551 u32 dra;
1552 u32 dra0;
1553 u32 dra1;
1554 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001555 u32 size, offset;
1556 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001557 u8 dratab[2][2][2][4] = {
1558 {
1559 {
1560 {0xff, 0xff, 0xff, 0xff},
1561 {0xff, 0x00, 0x02, 0xff}
1562 },
1563 {
1564 {0xff, 0x01, 0xff, 0xff},
1565 {0xff, 0x03, 0xff, 0xff}
1566 }
1567 },
1568 {
1569 {
1570 {0xff, 0xff, 0xff, 0xff},
1571 {0xff, 0x04, 0x06, 0x08}
1572 },
1573 {
1574 {0xff, 0xff, 0xff, 0xff},
1575 {0x05, 0x07, 0x09, 0xff}
1576 }
1577 }
1578 };
1579
1580 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1581
1582 // DRA
1583 rankpop0 = 0;
1584 rankpop1 = 0;
1585 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001586 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1587 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001588 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001589 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001590 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001591 dra = dratab[s->dimms[i].banks]
1592 [s->dimms[i].width]
1593 [s->dimms[i].cols-9]
1594 [s->dimms[i].rows-12];
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001595 if (s->dimms[i].banks == 1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001596 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001597 if (ch == 0) {
1598 c0dra |= dra << (r*8);
1599 rankpop0 |= 1 << r;
1600 } else {
1601 c1dra |= dra << (r*8);
1602 rankpop1 |= 1 << r;
1603 }
1604 }
1605 MCHBAR32(0x208) = c0dra;
1606 MCHBAR32(0x608) = c1dra;
1607
1608 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1609 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1610
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001611 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1612 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001613 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001614 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1615 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001616 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001617
1618 // DRB
1619 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001620 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1621 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001622 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001623 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001624 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001625 if (ch == 0) {
1626 dra0 = (c0dra >> (8*r)) & 0x7f;
1627 c0drb = (u16)(c0drb + drbtab[dra0]);
1628 s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6;
1629 MCHBAR16(0x200 + 2*r) = c0drb;
1630 } else {
1631 dra1 = (c1dra >> (8*r)) & 0x7f;
1632 c1drb = (u16)(c1drb + drbtab[dra1]);
1633 s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6;
1634 MCHBAR16(0x600 + 2*r) = c1drb;
1635 }
1636 }
1637
1638 s->channel_capacity[0] = c0drb << 6;
1639 s->channel_capacity[1] = c1drb << 6;
1640 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1641 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1642 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1643
1644 rankpop1 >>= 4;
1645 if (rankpop1) {
1646 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1647 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1648 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1649 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1650 }
1651
Damien Zammit9fb08f52016-01-22 18:56:23 +11001652 /* Populated channel sizes in MiB */
1653 size0 = s->channel_capacity[0];
1654 size1 = s->channel_capacity[1];
1655
1656 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1657 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1658
1659 /* Set ME UMA size in MiB */
1660 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1661
1662 /* Set ME UMA Present bit */
1663 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1664
1665 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1666
1667 MCHBAR16(0x104) = size;
1668 MCHBAR16(0x102) = size0 + size1 - size;
1669
Damien Zammit4b513a62015-08-20 00:37:05 +10001670 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001671 if (size0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001672 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001673 else if (size1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001674 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001675 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001676 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001677
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001678 if (size == 0)
1679 map |= 0x18;
1680
1681 if (size0 - ME_UMA_SIZEMB >= size1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001682 map |= 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001683 MCHBAR8(0x110) = map;
1684 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001685
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001686 if (size1 != 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001687 offset = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001688 else if ((size0 > size1) && ((map & 0x7) == 0x4))
Damien Zammit9fb08f52016-01-22 18:56:23 +11001689 offset = size/2 + (size0 + size1 - size);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001690 else
Damien Zammit9fb08f52016-01-22 18:56:23 +11001691 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001692 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001693 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001694}
1695
1696static void mmap_ddr2(struct sysinfo *s)
1697{
Damien Zammitd63115d2016-01-22 19:11:44 +11001698 bool reclaim;
1699 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1700 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001701 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001702 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1703 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001704 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1705
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001706 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001707 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1708 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1709 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001710 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001711 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001712 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001713
1714 reclaim = false;
1715 if ((tom - tolud) > 0x40)
1716 reclaim = true;
1717
1718 if (reclaim) {
1719 tolud = tolud & ~0x3f;
1720 tom = tom & ~0x3f;
1721 reclaimbase = MAX(0x1000, tom);
1722 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1723 }
1724
Damien Zammit4b513a62015-08-20 00:37:05 +10001725 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001726 if (reclaim)
1727 touud = reclaimlimit + 0x40;
1728
Damien Zammit4b513a62015-08-20 00:37:05 +10001729 gfxbase = tolud - gfxsize;
1730 gttbase = gfxbase - gttsize;
1731 tsegbase = gttbase - tsegsize;
1732
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001733 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1734 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001735 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001736 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001737 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001738 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001739 (u16)(reclaimlimit >> 6));
1740 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001741 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1742 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1743 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
1744 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001745}
1746
1747static void enhanced_ddr2(struct sysinfo *s)
1748{
1749 u8 ch, reg8;
1750
1751 MCHBAR32(0xfb0) = 0x1000d024;
1752 MCHBAR32(0xfb4) = 0xc842;
1753 MCHBAR32(0xfbc) = 0xf;
1754 MCHBAR32(0xfc4) = 0xfe22244;
1755 MCHBAR8(0x12f) = 0x5c;
1756 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1757 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1758 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1759 MCHBAR32(0xfa8) = 0x30d400;
1760
1761 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1762 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1763 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1764 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1765 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1766 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1767 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1768 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1769 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1770 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1771 }
1772
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001773 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1774 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001775 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1776 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1777 MCHBAR32(0x2c) = 0x44a53;
1778 MCHBAR32(0x30) = 0x1f5a86;
1779 MCHBAR32(0x34) = 0x1902810;
1780 MCHBAR32(0x38) = 0xf7000000;
1781 MCHBAR32(0x3c) = 0x23014410;
1782 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1783 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001784 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001785}
1786
1787static void power_ddr2(struct sysinfo *s)
1788{
1789 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1790 u8 lane, ch;
1791 u8 twl = 0;
1792 u16 x264, x23c;
1793
1794 twl = s->selected_timings.CAS - 1;
1795 x264 = 0x78;
1796 switch (s->selected_timings.mem_clk) {
1797 default:
1798 case MEM_CLOCK_667MHz:
1799 reg1 = 0x99;
1800 reg2 = 0x1048a9;
1801 clkgate = 0x230000;
1802 x23c = 0x7a89;
1803 break;
1804 case MEM_CLOCK_800MHz:
1805 if (s->selected_timings.CAS == 5) {
1806 reg1 = 0x19a;
1807 reg2 = 0x1048aa;
1808 } else {
1809 reg1 = 0x9a;
1810 reg2 = 0x2158aa;
1811 x264 = 0x89;
1812 }
1813 clkgate = 0x280000;
1814 x23c = 0x7b89;
1815 break;
1816 }
1817 reg3 = 0x232;
1818 reg4 = 0x2864;
1819
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001820 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001821 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001822 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001823 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001824 MCHBAR32(0x18) = 0xdf6437f7;
1825 MCHBAR32(0x1c) = 0x0;
1826 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1827 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1828 MCHBAR16(0x115) = (u16) reg1;
1829 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1830 MCHBAR8(0x124) = 0x7;
1831 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1832 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1833 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1834 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1835 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1836 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1837 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1838 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1839 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1840 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1841 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1842 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1843 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1844 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1845 MCHBAR32(0x2d4) = 0x40453600;
1846 MCHBAR32(0x300) = 0xc0b0a08;
1847 MCHBAR32(0x304) = 0x6040201;
1848 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1849 MCHBAR16(0x610) = 0x232;
1850 MCHBAR16(0x612) = 0x2864;
1851 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1852 MCHBAR32(0xae4) = 0;
1853 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1854 MCHBAR32(0xf00) = 0x393a3b3c;
1855 MCHBAR32(0xf04) = 0x3d3e3f40;
1856 MCHBAR32(0xf08) = 0x393a3b3c;
1857 MCHBAR32(0xf0c) = 0x3d3e3f40;
1858 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1859 MCHBAR32(0xf48) = 0xfff0ffe0;
1860 MCHBAR32(0xf4c) = 0xffc0ff00;
1861 MCHBAR32(0xf50) = 0xfc00f000;
1862 MCHBAR32(0xf54) = 0xc0008000;
1863 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1864 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1865 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1866 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1867 MCHBAR32(0x1104) = 0x3003232;
1868 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001869 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001870 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001871 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001872 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001873 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1874 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001875 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001876 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001877 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001878 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001879 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001880 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001881 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001882
Damien Zammit4b513a62015-08-20 00:37:05 +10001883 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1884 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1885 MCHBAR16(0x400*ch + 0x23c) = x23c;
1886 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1887 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1888 MCHBAR8(0x400*ch + 0x264) = x264;
1889 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1890 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1891 }
1892
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001893 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001894 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001895}
1896
1897void raminit_ddr2(struct sysinfo *s)
1898{
1899 u8 ch;
1900 u8 r, bank;
1901 u32 reg32;
1902
1903 // Select timings based on SPD info
1904 sdram_detect_smallest_params2(s);
1905
Arthur Heymans97e13d82016-11-30 18:40:38 +01001906 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1907 // Clear self refresh
1908 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1909 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001910
Arthur Heymans97e13d82016-11-30 18:40:38 +01001911 // Clear host clk gate reg
1912 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001913
Arthur Heymans97e13d82016-11-30 18:40:38 +01001914 // Select DDR2
1915 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001916
Arthur Heymans97e13d82016-11-30 18:40:38 +01001917 // Set freq
1918 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1919 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001920
Arthur Heymans97e13d82016-11-30 18:40:38 +01001921 // Overwrite freq if chipset rejects it
1922 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1923 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1924 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001925 }
1926
Damien Zammit4b513a62015-08-20 00:37:05 +10001927 // Program clock crossing
1928 clkcross_ddr2(s);
1929 printk(BIOS_DEBUG, "Done clk crossing\n");
1930
1931 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001932 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1933 setioclk_ddr2(s);
1934 printk(BIOS_DEBUG, "Done I/O clk\n");
1935 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001936
1937 // Grant to launch
1938 launch_ddr2(s);
1939 printk(BIOS_DEBUG, "Done launch\n");
1940
1941 // Program DDR2 timings
1942 timings_ddr2(s);
1943 printk(BIOS_DEBUG, "Done timings\n");
1944
1945 // Program DLL
1946 dll_ddr2(s);
1947
1948 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001949 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1950 rcomp_ddr2(s);
1951 printk(BIOS_DEBUG, "RCOMP\n");
1952 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001953
1954 // ODT
1955 odt_ddr2(s);
1956 printk(BIOS_DEBUG, "Done ODT\n");
1957
1958 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001959 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1960 while ((MCHBAR8(0x130) & 1) != 0)
1961 ;
1962 printk(BIOS_DEBUG, "Done RCOMP update\n");
1963 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001964
1965 // Set defaults
1966 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
1967 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
1968 MCHBAR32(0x208) = 0x01010101;
1969 MCHBAR32(0x608) = 0x01010101;
1970 MCHBAR32(0x200) = 0x00040002;
1971 MCHBAR32(0x204) = 0x00080006;
1972 MCHBAR32(0x600) = 0x00040002;
1973 MCHBAR32(0x604) = 0x00100006;
1974 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
1975 MCHBAR32(0x104) = 0;
1976 MCHBAR16(0x102) = 0x400;
1977 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
1978 MCHBAR16(0x10e) = 0;
1979 MCHBAR32(0x108) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001980 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, 0x4000);
1981 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, 0x0010);
1982 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, 0x0400);
1983 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, 0x40000000);
1984 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, 0x40000000);
1985 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, 0x40000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001986
1987 // IOBUFACT
1988 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1989 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1990 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1991 }
1992 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001993 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001994 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1995 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1996 }
1997 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1998 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1999 }
2000
2001 // Pre jedec
2002 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
2003 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2004 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
2005 }
2006 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
2007 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
2008 printk(BIOS_DEBUG, "Done pre-jedec\n");
2009
2010 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01002011 if (s->boot_path != BOOT_PATH_RESUME)
2012 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002013
2014 printk(BIOS_DEBUG, "Done jedec steps\n");
2015
2016 // After JEDEC reset
2017 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
2018 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002019 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10002020 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002021 else
Damien Zammit4b513a62015-08-20 00:37:05 +10002022 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002023 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
2024 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
2025 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
2026 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2027 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2028 MCHBAR8(0x400*ch + 0x292) = 0xf2;
2029 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
2030 }
2031 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
2032 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
2033 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
2034
2035 printk(BIOS_DEBUG, "Done post-jedec\n");
2036
2037 // Set DDR2 init complete
2038 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2039 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
2040 }
2041
2042 // Receive enable
Arthur Heymans97e13d82016-11-30 18:40:38 +01002043 sdram_program_receive_enable(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002044 printk(BIOS_DEBUG, "Done rcven\n");
2045
2046 // Finish rcven
2047 FOR_EACH_CHANNEL(ch) {
2048 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
2049 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
2050 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
2051 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
2052 }
2053 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2054 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
2055 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2056
2057 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01002058 if (s->boot_path == BOOT_PATH_NORMAL) {
2059 volatile u32 data;
2060 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2061 for (bank = 0; bank < 4; bank++) {
2062 reg32 = (ch << 29) | (r*0x8000000) |
2063 (bank << 12);
2064 write32((u32 *)reg32, 0xffffffff);
2065 data = read32((u32 *)reg32);
2066 printk(BIOS_DEBUG, "Wrote ones,");
2067 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2068 reg32, data);
2069 write32((u32 *)reg32, 0x00000000);
2070 data = read32((u32 *)reg32);
2071 printk(BIOS_DEBUG, "Wrote zeros,");
2072 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2073 reg32, data);
2074 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002075 }
2076 }
2077 printk(BIOS_DEBUG, "Done dummy reads\n");
2078
2079 // XXX tRD
2080
2081 // XXX Write training
2082
2083 // XXX Read training
2084
2085 // DRADRB
2086 dradrb_ddr2(s);
2087 printk(BIOS_DEBUG, "Done DRADRB\n");
2088
2089 // Memory map
2090 mmap_ddr2(s);
2091 printk(BIOS_DEBUG, "Done memory map\n");
2092
2093 // Enhanced mode
2094 enhanced_ddr2(s);
2095 printk(BIOS_DEBUG, "Done enhanced mode\n");
2096
2097 // Periodic RCOMP
2098 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
2099 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
2100 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
2101 printk(BIOS_DEBUG, "Done PRCOMP\n");
2102
2103 // Power settings
2104 power_ddr2(s);
2105 printk(BIOS_DEBUG, "Done power settings\n");
2106
2107 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01002108 /*
2109 * FIXME: This locks some registers like bit1 of GGC
2110 * and is only needed in case of ME being used.
2111 */
2112 if (ME_UMA_SIZEMB != 0) {
2113 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2114 || RANK_IS_POPULATED(s->dimms, 1, 0))
2115 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
2116 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2117 || RANK_IS_POPULATED(s->dimms, 1, 1))
2118 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
2119 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002120 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002121
2122 printk(BIOS_DEBUG, "Done ddr2\n");
2123}