blob: e8bb01196ee6916c181bc9fa47b620b4d0c313fd [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <pc80/mc146818rtc.h>
24/* This northbridge can also occur with ICH10 */
25#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
27#endif
Martin Rothcbe38922016-01-05 19:40:41 -070028#include "iomap.h"
29#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100030
Damien Zammit9fb08f52016-01-22 18:56:23 +110031#define ME_UMA_SIZEMB 0
32
Damien Zammit4b513a62015-08-20 00:37:05 +100033static inline void barrier(void)
34{
35 asm volatile("mfence":::);
36}
37
38static u32 fsb2mhz(u32 speed)
39{
40 return (speed * 267) + 800;
41}
42
43static u32 ddr2mhz(u32 speed)
44{
45 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
46
47 if (speed >= ARRAY_SIZE(mhz))
48 return 0;
49
50 return mhz[speed];
51}
52
Damien Zammitd63115d2016-01-22 19:11:44 +110053/* Find MSB bitfield location using bit scan reverse instruction */
54static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100055{
Damien Zammitd63115d2016-01-22 19:11:44 +110056 u32 pos;
57
58 if (val == 0) {
59 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
60 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100061 }
Damien Zammitd63115d2016-01-22 19:11:44 +110062
63 asm ("bsrl %1, %0"
Arthur Heymans70a1dda2017-03-09 01:58:24 +010064 : "=r"(pos)
65 : "r"(val)
Damien Zammitd63115d2016-01-22 19:11:44 +110066 );
67
68 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100069}
70
71static void sdram_detect_smallest_params2(struct sysinfo *s)
72{
73 u16 mult[6] = {
74 5000, // 400
75 3750, // 533
76 3000, // 667
77 2500, // 800
78 1875, // 1066
79 1500, // 1333
80 };
81
82 u8 i;
83 u32 tmp;
84 u32 maxtras = 0;
85 u32 maxtrp = 0;
86 u32 maxtrcd = 0;
87 u32 maxtwr = 0;
88 u32 maxtrfc = 0;
89 u32 maxtwtr = 0;
90 u32 maxtrrd = 0;
91 u32 maxtrtp = 0;
92
93 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
94 maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000);
95 maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2);
96 maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2);
97 maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2);
98 maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 +
99 (s->dimms[i].spd_data[40] & 0xf));
100 maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2);
101 maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2);
102 maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2);
103 }
104 for (i = 9; i < 24; i++) {
105 tmp = mult[s->selected_timings.mem_clk] * i;
106 if (tmp >= maxtras) {
107 s->selected_timings.tRAS = i;
108 break;
109 }
110 }
111 for (i = 3; i < 10; i++) {
112 tmp = mult[s->selected_timings.mem_clk] * i;
113 if (tmp >= maxtrp) {
114 s->selected_timings.tRP = i;
115 break;
116 }
117 }
118 for (i = 3; i < 10; i++) {
119 tmp = mult[s->selected_timings.mem_clk] * i;
120 if (tmp >= maxtrcd) {
121 s->selected_timings.tRCD = i;
122 break;
123 }
124 }
125 for (i = 3; i < 15; i++) {
126 tmp = mult[s->selected_timings.mem_clk] * i;
127 if (tmp >= maxtwr) {
128 s->selected_timings.tWR = i;
129 break;
130 }
131 }
132 for (i = 15; i < 78; i++) {
133 tmp = mult[s->selected_timings.mem_clk] * i;
134 if (tmp >= maxtrfc) {
135 s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15;
136 break;
137 }
138 }
139 for (i = 4; i < 15; i++) {
140 tmp = mult[s->selected_timings.mem_clk] * i;
141 if (tmp >= maxtwtr) {
142 s->selected_timings.tWTR = i;
143 break;
144 }
145 }
146 for (i = 2; i < 15; i++) {
147 tmp = mult[s->selected_timings.mem_clk] * i;
148 if (tmp >= maxtrrd) {
149 s->selected_timings.tRRD = i;
150 break;
151 }
152 }
153 for (i = 4; i < 15; i++) {
154 tmp = mult[s->selected_timings.mem_clk] * i;
155 if (tmp >= maxtrtp) {
156 s->selected_timings.tRTP = i;
157 break;
158 }
159 }
160
161 s->selected_timings.fsb_clk = s->max_fsb;
162
163 printk(BIOS_DEBUG, "Selected timings:\n");
164 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk));
165 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk));
166
167 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
168 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
169 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
170 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
171 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
172 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
173 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
174 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
175 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
176}
177
178static void clkcross_ddr2(struct sysinfo *s)
179{
180 u8 i, j;
181 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
182
Damien Zammit4b513a62015-08-20 00:37:05 +1000183 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +0200184 /* MEMCLK 400 N/A */
185 {{}, {}, {} },
186 /* MEMCLK 533 N/A */
187 {{}, {}, {} },
188 /* MEMCLK 667
189 * FSB 800 */
190 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
191 0x20010208, 0x04080000, 0x10010002, 0x00000000,
192 0x00000000, 0x02000000, 0x04000100, 0x08000000,
193 0x10200204},
194 /* FSB 1067 */
195 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
196 0x80020410, 0x02040008, 0x10000100, 0x00000000,
197 0x00000000, 0x04000000, 0x08000102, 0x20000000,
198 0x40010208},
199 /* FSB 1333 */
200 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
201 0x08020000, 0x00000000, 0x00020001, 0x00000000,
202 0x00000000, 0x00000000, 0x08010204, 0x00000000,
203 0x04010000} },
204 /* MEMCLK 800
205 * FSB 800 */
206 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
207 0x08010204, 0x00000000, 0x08010204, 0x0000000,
208 0x00000000, 0x00000000, 0x00020001, 0x0000000,
209 0x04080102},
210 /* FSB 1067 */
211 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
212 0x08010200, 0x00000000, 0x04000102, 0x00000000,
213 0x00000000, 0x00000000, 0x00020001, 0x00000000,
214 0x02040801},
215 /* FSB 1333 */
216 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
217 0x10020400, 0x02000000, 0x00040100, 0x00000000,
218 0x00000000, 0x04080000, 0x00100102, 0x00000000,
219 0x08100200} },
220 /* MEMCLK 1067 */
221 {{},
222 /* FSB 1067 */
223 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
224 0x04080102, 0x00000000, 0x08010204, 0x00000000,
225 0x00000000, 0x00000000, 0x00020001, 0x00000000,
226 0x02040801},
227 /* FSB 1333 */
228 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
229 0x08010204, 0x04000000, 0x00080102, 0x00000000,
230 0x00000000, 0x02000408, 0x00100001, 0x00000000,
231 0x04080102} },
232 /* MEMCLK 1333 */
233 {{}, {},
234 /* FSB 1333 */
235 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
236 0x04080102, 0x00000000, 0x04080102, 0x00000000,
237 0x00000000, 0x00000000, 0x00000000, 0x00000000,
238 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000239 };
240
241 i = (u8)s->selected_timings.mem_clk;
242 j = (u8)s->selected_timings.fsb_clk;
243
244 MCHBAR32(0xc04) = clkxtab[i][j][0];
245 MCHBAR32(0xc50) = clkxtab[i][j][1];
246 MCHBAR32(0xc54) = clkxtab[i][j][2];
247 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
248 MCHBAR32(0x6d8) = clkxtab[i][j][3];
249 MCHBAR32(0x6e0) = clkxtab[i][j][3];
250 MCHBAR32(0x6dc) = clkxtab[i][j][4];
251 MCHBAR32(0x6e4) = clkxtab[i][j][4];
252 MCHBAR32(0x6e8) = clkxtab[i][j][5];
253 MCHBAR32(0x6f0) = clkxtab[i][j][5];
254 MCHBAR32(0x6ec) = clkxtab[i][j][6];
255 MCHBAR32(0x6f4) = clkxtab[i][j][6];
256 MCHBAR32(0x6f8) = clkxtab[i][j][7];
257 MCHBAR32(0x6fc) = clkxtab[i][j][8];
258 MCHBAR32(0x708) = clkxtab[i][j][11];
259 MCHBAR32(0x70c) = clkxtab[i][j][12];
260}
261
262static void checkreset_ddr2(struct sysinfo *s)
263{
264 u8 pmcon2;
Arthur Heymansef7e98a2016-12-30 21:07:18 +0100265 u32 pmsts;
266
267 if (s->boot_path >= 1) {
268 pmsts = MCHBAR32(PMSTS_MCHBAR);
269 if (!(pmsts & 1))
270 printk(BIOS_DEBUG,
271 "Channel 0 possibly not in self refresh\n");
272 if (!(pmsts & 2))
273 printk(BIOS_DEBUG,
274 "Channel 1 possibly not in self refresh\n");
275 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000276
277 pmcon2 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa2);
Arthur Heymans97e13d82016-11-30 18:40:38 +0100278
279 if (pmcon2 & 0x80) {
280 pmcon2 &= ~0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +1000281 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000282
283 /* do magic 0xf0 thing. */
284 u8 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
285 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~(1 << 2));
286 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
287 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | (1 << 2));
Arthur Heymans97e13d82016-11-30 18:40:38 +0100288
Damien Zammit4b513a62015-08-20 00:37:05 +1000289 printk(BIOS_DEBUG, "Reset...\n");
Arthur Heymans97e13d82016-11-30 18:40:38 +0100290 outb(0x6, 0xcf9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000291 asm ("hlt");
292 }
Arthur Heymans97e13d82016-11-30 18:40:38 +0100293 pmcon2 |= 0x80;
294 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000295}
296
297static void setioclk_ddr2(struct sysinfo *s)
298{
299 MCHBAR32(0x1bc) = 0x08060402;
300 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
301 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
302 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
303 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
304 switch (s->selected_timings.mem_clk) {
305 default:
306 case MEM_CLOCK_800MHz:
307 case MEM_CLOCK_1066MHz:
308 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
309 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
310 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
311 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
312 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
313 break;
314 case MEM_CLOCK_667MHz:
315 case MEM_CLOCK_1333MHz:
316 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
317 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
318 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
319 break;
320 }
321 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
322 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
323}
324
325static void launch_ddr2(struct sysinfo *s)
326{
327 u8 i;
328 u32 launch1 = 0x58001117;
329 u32 launch2 = 0;
330 u32 launch3 = 0;
331
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100332 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000333 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100334 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000335 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100336 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000337 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000338
339 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
340 MCHBAR32(0x400*i + 0x220) = launch1;
341 MCHBAR32(0x400*i + 0x224) = launch2;
342 MCHBAR32(0x400*i + 0x21c) = launch3;
343 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
344 }
345
346 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
347 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
348 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
349}
350
351static void clkset0(u8 ch, u8 setting[5])
352{
353 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
354 (setting[4] << 14) |
355 (setting[3] << 6) |
356 (setting[2] << 10);
357 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
358 (setting[1] << 4);
359 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
360 setting[0];
361}
362
363static void clkset1(u8 ch, u8 setting[5])
364{
365 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
366 (setting[4] << 16) |
367 (setting[3] << 7) |
368 (setting[2] << 11);
369 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
370 (setting[1] << 4);
371 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
372 setting[0];
373}
374
375static void ctrlset0(u8 ch, u8 setting[5])
376{
377 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
378 (setting[4] << 24) |
379 (setting[3] << 20) |
380 (setting[2] << 21);
381 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
382 (setting[1] << 4);
383 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
384 setting[0];
385}
386
387static void ctrlset1(u8 ch, u8 setting[5])
388{
389 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
390 (setting[4] << 27) |
391 (setting[3] << 22) |
392 (setting[2] << 23);
393 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
394 (setting[1] << 4);
395 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
396 setting[0];
397}
398
399static void ctrlset2(u8 ch, u8 setting[5])
400{
401 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
402 (setting[4] << 14) |
403 (setting[3] << 12) |
404 (setting[2] << 13);
405 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
406 (setting[1] << 4);
407 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
408 setting[0];
409}
410
411static void ctrlset3(u8 ch, u8 setting[5])
412{
413 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
414 (setting[4] << 10) |
415 (setting[3] << 8) |
416 (setting[2] << 9);
417 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
418 (setting[1] << 4);
419 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
420 setting[0];
421}
422
423static void cmdset(u8 ch, u8 setting[5])
424{
425 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
426 (setting[4] << 4);
427 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
428 (setting[3] << 5) |
429 (setting[2] << 6);
430 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
431 (setting[1] << 4);
432 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
433 setting[0];
434}
435
436static void dqsset(u8 ch, u8 lane, u8 setting[5])
437{
438 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(2 << (lane*4));
439
440 MCHBAR32(0x400*ch + 0x5b4) = (MCHBAR32(0x400*ch + 0x5b4) & ~(0x201 << lane)) |
441 (setting[2] << (9 + lane)) |
442 (setting[3] << lane);
443 MCHBAR32(0x400*ch + 0x5b8) = (MCHBAR32(0x400*ch + 0x5b8) & ~(0x201 << lane)) |
444 (setting[2] << (9 + lane)) |
445 (setting[3] << lane);
446 MCHBAR32(0x400*ch + 0x5bc) = (MCHBAR32(0x400*ch + 0x5bc) & ~(0x201 << lane)) |
447 (setting[2] << (9 + lane)) |
448 (setting[3] << lane);
449 MCHBAR32(0x400*ch + 0x5c0) = (MCHBAR32(0x400*ch + 0x5c0) & ~(0x201 << lane)) |
450 (setting[2] << (9 + lane)) |
451 (setting[3] << lane);
452
453 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (16+lane*2))) |
454 (setting[4] << (16+lane*2));
455 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (16+lane*2))) |
456 (setting[4] << (16+lane*2));
457 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (16+lane*2))) |
458 (setting[4] << (16+lane*2));
459 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (16+lane*2))) |
460 (setting[4] << (16+lane*2));
461
462 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x70) |
463 (setting[1] << 4);
464 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0xf) |
465 setting[0];
466 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0x70) |
467 (setting[1] << 4);
468 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0xf) |
469 setting[0];
470 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0x70) |
471 (setting[1] << 4);
472 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0xf) |
473 setting[0];
474 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0x70) |
475 (setting[1] << 4);
476 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0xf) |
477 setting[0];
478}
479
480static void dqset(u8 ch, u8 lane, u8 setting[5])
481{
482 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(1 << (lane*4));
483
484 MCHBAR32(0x400*ch + 0x5a4) = (MCHBAR32(0x400*ch + 0x5a4) & ~(0x201 << lane)) |
485 (setting[2] << (9+lane)) |
486 (setting[3] << lane);
487 MCHBAR32(0x400*ch + 0x5a8) = (MCHBAR32(0x400*ch + 0x5a8) & ~(0x201 << lane)) |
488 (setting[2] << (9+lane)) |
489 (setting[3] << lane);
490 MCHBAR32(0x400*ch + 0x5ac) = (MCHBAR32(0x400*ch + 0x5ac) & ~(0x201 << lane)) |
491 (setting[2] << (9+lane)) |
492 (setting[3] << lane);
493 MCHBAR32(0x400*ch + 0x5b0) = (MCHBAR32(0x400*ch + 0x5b0) & ~(0x201 << lane)) |
494 (setting[2] << (9+lane)) |
495 (setting[3] << lane);
496
497 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (lane*2))) |
498 (setting[4] << (2*lane));
499 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (lane*2))) |
500 (setting[4] << (2*lane));
501 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (lane*2))) |
502 (setting[4] << (2*lane));
503 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (lane*2))) |
504 (setting[4] << (2*lane));
505
506 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0x70) |
507 (setting[1] << 4);
508 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0xf) |
509 setting[0];
510 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0x70) |
511 (setting[1] << 4);
512 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0xf) |
513 setting[0];
514 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0x70) |
515 (setting[1] << 4);
516 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0xf) |
517 setting[0];
518 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0x70) |
519 (setting[1] << 4);
520 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0xf) |
521 setting[0];
522}
523
524static void timings_ddr2(struct sysinfo *s)
525{
526 u8 i;
527 u8 twl, ta1, ta2, ta3, ta4;
528 u8 reg8;
529 u8 flag1 = 0;
530 u8 flag2 = 0;
531 u16 reg16;
532 u32 reg32;
533 u16 ddr, fsb;
534 u8 trpmod = 0;
535 u8 bankmod = 1;
536 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100537 u8 adjusted_cas;
538
539 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000540
541 u16 fsb2ps[3] = {
542 5000, // 800
543 3750, // 1067
544 3000 // 1333
545 };
546
547 u16 ddr2ps[6] = {
548 5000, // 400
549 3750, // 533
550 3000, // 667
551 2500, // 800
552 1875, // 1067
553 1500 // 1333
554 };
555
556 u16 lut1[6] = {
557 0,
558 0,
559 2600,
560 3120,
561 4171,
562 5200
563 };
564
565 ta1 = 6;
566 ta2 = 6;
567 ta3 = 5;
568 ta4 = 8;
569
570 twl = s->selected_timings.CAS - 1;
571
572 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100573 if (s->dimms[i].banks == 1) {
574 /* 8 banks */
Damien Zammit4b513a62015-08-20 00:37:05 +1000575 trpmod = 1;
576 bankmod = 0;
577 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100578 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000579 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000580 }
581
582 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100583 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000584 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100585 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
586 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000587 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100588 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000589 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100590 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000591
592 reg16 = (s->selected_timings.tRAS << 11) |
593 ((twl + 4 + s->selected_timings.tWR) << 6) |
594 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
595 MCHBAR16(0x400*i + 0x250) = reg16;
596
597 reg32 = (bankmod << 21) |
598 (s->selected_timings.tRRD << 17) |
599 (s->selected_timings.tRP << 13) |
600 ((s->selected_timings.tRP + trpmod) << 9) |
601 s->selected_timings.tRFC;
602 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
603 if (bankmod) {
604 switch (s->selected_timings.mem_clk) {
605 default:
606 case MEM_CLOCK_667MHz:
607 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100608 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000609 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100610 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000611 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000612 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100613 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000614 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100615 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000616 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000617 }
618 break;
619 case MEM_CLOCK_800MHz:
620 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100621 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000622 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100623 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000624 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000625 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100626 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000627 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100628 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000629 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000630 }
631 break;
632 }
633 }
634 MCHBAR32(0x400*i + 0x252) = reg32;
635
636 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
637 (0x4 << 8) | (ta2 << 4) | ta4;
638
639 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
640 ((twl + 4 + s->selected_timings.tWTR) << 12) |
641 (ta3 << 8) | (4 << 4) | ta1;
642
643 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
644 s->selected_timings.tRFC;
645
646 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
647 MCHBAR8(0x400*i + 0x264) = 0xff;
648 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
649 s->selected_timings.tRAS;
650 MCHBAR16(0x400*i + 0x244) = 0x2310;
651
652 switch (s->selected_timings.mem_clk) {
653 case MEM_CLOCK_667MHz:
654 reg8 = 0;
655 break;
656 default:
657 reg8 = 1;
658 break;
659 }
660
661 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
662 (reg8 << 2) | 1;
663
664 fsb = fsb2ps[s->selected_timings.fsb_clk];
665 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100666 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000667 reg32 = (u32)((reg32 / fsb) << 8);
668 reg32 |= 0x0e000000;
669 if ((fsb2mhz(s->selected_timings.fsb_clk) /
670 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
671 reg32 |= 1 << 24;
672 }
673 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
674 reg32;
675
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100676 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000677 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100678
679 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000680 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100681
Damien Zammit4b513a62015-08-20 00:37:05 +1000682 reg16 = (u8)(twl - 1 - flag1 - flag2);
683 reg16 |= reg16 << 4;
684 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100685 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000686 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000687 }
688 reg16 |= flag1 << 8;
689 reg16 |= flag2 << 9;
690 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
691 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
692 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
693 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
694 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
695 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
696 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
697
698 reg16 = 0;
699 switch (s->selected_timings.mem_clk) {
700 default:
701 case MEM_CLOCK_667MHz:
702 reg16 = 0x99;
703 break;
704 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100705 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000706 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100707 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000708 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000709 break;
710 }
711 reg16 &= 0x7;
712 reg16 += twl + 9;
713 reg16 <<= 10;
714 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
715 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
716 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
717
718 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
719 reg16 += 2 << 12;
720 reg16 |= (0x15 << 6) | 0x1f;
721 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
722
723 reg32 = (1 << 25) | (6 << 27);
724 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
725 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
726 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
727 } // END EACH POPULATED CHANNEL
728
729 reg16 = 0x1f << 5;
730 reg16 |= 0xe << 10;
731 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
732 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
733 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
734 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
735 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
736 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
737 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
738 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
739 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
740 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
741 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100742 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000743 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
744 MCHBAR8(0x12f) = 0x4c;
745 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
746 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
747 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
748}
749
750static void dll_ddr2(struct sysinfo *s)
751{
752 u8 i, j, r, reg8, clk, async;
753 u16 reg16 = 0;
754 u32 reg32 = 0;
755 u8 lane;
756
757 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
758 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
759 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
760 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
761 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
762 switch (s->selected_timings.mem_clk) {
763 default:
764 case MEM_CLOCK_667MHz:
765 reg16 = (0xa << 9) | 0xa;
766 break;
767 case MEM_CLOCK_800MHz:
768 reg16 = (0x9 << 9) | 0x9;
769 break;
770 }
771 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
772 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
773 udelay(1);
774 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
775
776 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
777
778 udelay(1);
779 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
780 udelay(1); // 533ns
781 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
782 udelay(1);
783 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
784 udelay(1);
785 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
786 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
787 udelay(1); // 533ns
788 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
789 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
790 udelay(1); // 533ns
791
792 // ME related
793 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
794
795 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
796 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
797
798 FOR_EACH_CHANNEL(i) {
799 reg16 = 0;
800 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
801
802 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100803 FOR_EACH_RANK_IN_CHANNEL(r) {
804 if (!RANK_IS_POPULATED(s->dimms, i, r))
805 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000806 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100807
Damien Zammit4b513a62015-08-20 00:37:05 +1000808 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
809 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
810
811 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
812 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
813 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200814 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000815 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
816 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200817 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000818 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
819 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200820 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000821 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
822 reg8 = 0;
823 } else {
824 die("Unhandled case\n");
825 }
826
Martin Roth128c1042016-11-18 09:29:03 -0700827 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000828
829 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
830 ((u32)(reg8 << 24));
831 } // END EACH CHANNEL
832
833 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
834 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
835
836 // Update DLL timing
837 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
838 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
839 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
840
841 u8 dll_setting_667[23][5] = {
842 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100843 {13, 0, 1, 0, 0},
844 {4, 1, 0, 0, 0},
845 {13, 0, 1, 0, 0},
846 {4, 5, 0, 0, 0},
847 {4, 1, 0, 0, 0},
848 {4, 1, 0, 0, 0},
849 {4, 1, 0, 0, 0},
850 {1, 5, 1, 1, 1},
851 {1, 6, 1, 1, 1},
852 {2, 0, 1, 1, 1},
853 {2, 1, 1, 1, 1},
854 {2, 1, 1, 1, 1},
855 {14, 6, 1, 0, 0},
856 {14, 3, 1, 0, 0},
857 {14, 0, 1, 0, 0},
858 {9, 0, 0, 0, 1},
859 {9, 1, 0, 0, 1},
860 {9, 2, 0, 0, 1},
861 {9, 2, 0, 0, 1},
862 {9, 1, 0, 0, 1},
863 {6, 4, 0, 0, 1},
864 {6, 2, 0, 0, 1},
865 {5, 4, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000866 };
867
868 u8 dll_setting_800[23][5] = {
869 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100870 {11, 5, 1, 0, 0},
871 {0, 5, 1, 1, 0},
872 {11, 5, 1, 0, 0},
873 {1, 4, 1, 1, 0},
874 {0, 5, 1, 1, 0},
875 {0, 5, 1, 1, 0},
876 {0, 5, 1, 1, 0},
877 {2, 5, 1, 1, 1},
878 {2, 6, 1, 1, 1},
879 {3, 0, 1, 1, 1},
880 {3, 0, 1, 1, 1},
881 {3, 3, 1, 1, 1},
882 {2, 0, 1, 1, 1},
883 {1, 3, 1, 1, 1},
884 {0, 3, 1, 1, 1},
885 {9, 3, 0, 0, 1},
886 {9, 4, 0, 0, 1},
887 {9, 5, 0, 0, 1},
888 {9, 6, 0, 0, 1},
889 {10, 0, 0, 0, 1},
890 {8, 1, 0, 0, 1},
891 {7, 5, 0, 0, 1},
892 {6, 2, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000893 };
894
895 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
896 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
897 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
898 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
899 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
900 }
901
902 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
903 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
904 clkset0(i, &dll_setting_667[CLKSET0][0]);
905 clkset1(i, &dll_setting_667[CLKSET1][0]);
906 ctrlset0(i, &dll_setting_667[CTRL0][0]);
907 ctrlset1(i, &dll_setting_667[CTRL1][0]);
908 ctrlset2(i, &dll_setting_667[CTRL2][0]);
909 ctrlset3(i, &dll_setting_667[CTRL3][0]);
910 cmdset(i, &dll_setting_667[CMD][0]);
911 } else {
912 clkset0(i, &dll_setting_800[CLKSET0][0]);
913 clkset1(i, &dll_setting_800[CLKSET1][0]);
914 ctrlset0(i, &dll_setting_800[CTRL0][0]);
915 ctrlset1(i, &dll_setting_800[CTRL1][0]);
916 ctrlset2(i, &dll_setting_800[CTRL2][0]);
917 ctrlset3(i, &dll_setting_800[CTRL3][0]);
918 cmdset(i, &dll_setting_800[CMD][0]);
919 }
920 }
921
922 // XXX if not async mode
923 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
924 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
925 j = 0;
926 for (i = 0; i < 16; i++) {
927 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
928 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100929 while (MCHBAR8(0x180) & 0x10)
930 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000931 if (MCHBAR32(0x184) == 0xffffffff) {
932 j++;
933 if (j >= 2)
934 break;
935
936 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
937 j = 2;
938 break;
939 }
940 } else {
941 j = 0;
942 }
943 }
944 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
945 j = 0;
946 i++;
947 for (; i < 16; i++) {
948 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
949 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100950 while (MCHBAR8(0x180) & 0x10)
951 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000952 if (MCHBAR32(0x184) == 0) {
953 i++;
954 break;
955 }
956 }
957 for (; i < 16; i++) {
958 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
959 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100960 while (MCHBAR8(0x180) & 0x10)
961 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000962 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100963 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000964 if (j >= 2)
965 break;
966 } else {
967 j = 0;
968 }
969 }
970 if (j < 2) {
971 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
972 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100973 while (MCHBAR8(0x180) & 0x10)
974 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000975 j = 2;
976 }
977 }
978
979 if (j < 2) {
980 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
981 async = 1;
982 }
983
984 clk = 0x1a;
985 if (async != 1) {
986 reg8 = MCHBAR8(0x188) & 0x1e;
987 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100988 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000989 clk = 0x10;
990 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
991 clk = 0x10;
992 } else {
993 clk = 0x1a;
994 }
995 }
996 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
997
998 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
999 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
1000 i = MCHBAR8(0x180) & 0xf;
1001 i = (i + 10) % 14;
1002 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
1003 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001004 while (MCHBAR8(0x180) & 0x10)
1005 ;
Damien Zammit4b513a62015-08-20 00:37:05 +10001006 }
1007
1008 reg8 = MCHBAR8(0x188) & ~1;
1009 MCHBAR8(0x188) = reg8;
1010 reg8 &= ~0x3e;
1011 reg8 |= clk;
1012 MCHBAR8(0x188) = reg8;
1013 reg8 |= 1;
1014 MCHBAR8(0x188) = reg8;
1015
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001016 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001017 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001018
1019 // Program DQ/DQS dll settings
1020 reg32 = 0;
1021 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1022 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001023 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001024 reg32 = 0x06db7777;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001025 else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001026 reg32 = 0x00007777;
Damien Zammit4b513a62015-08-20 00:37:05 +10001027 MCHBAR32(0x400*i + 0x540 + lane*4) =
1028 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
1029 reg32;
1030 }
1031 }
1032
1033 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1034 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001035 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001036 dqsset(i, lane, &dll_setting_667[DQS1+lane][0]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001037 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001038 dqset(i, lane, &dll_setting_667[DQ1+lane][0]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001039 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001040 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001041 dqsset(i, lane, &dll_setting_800[DQS1+lane][0]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001042 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001043 dqset(i, lane, &dll_setting_800[DQ1+lane][0]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001044 }
1045 }
1046}
1047
1048static void rcomp_ddr2(struct sysinfo *s)
1049{
1050 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001051 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
1052 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +10001053 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1054 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1055 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1056 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1057 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1058 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1059 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1060 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1061 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1062 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
1063 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1064
1065 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1066 for (j = 0; j < 6; j++) {
1067 if (j == 0) {
1068 MCHBAR32(0x400*i + addr[j]) =
1069 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
1070 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
1071 for (k = 0; k < 8; k++) {
1072 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
1073 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1074 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
1075 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1076 }
1077 } else {
1078 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1079 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1080 x378[j];
1081 MCHBAR32(0x400*i + addr[j] + 0xe) =
1082 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1083 MCHBAR32(0x400*i + addr[j] + 0x12) =
1084 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1085 MCHBAR32(0x400*i + addr[j] + 0x16) =
1086 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1087 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1088 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1089 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1090 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1091 MCHBAR32(0x400*i + addr[j] + 0x22) =
1092 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1093 MCHBAR32(0x400*i + addr[j] + 0x26) =
1094 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1095 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1096 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1097 }
1098 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1099 }
1100 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1101 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1102 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1103 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1104 } // END EACH POPULATED CHANNEL
1105
1106 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1107 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1108 MCHBAR16(0x178) = 0x0135;
1109 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1110
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001111 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001112 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001113 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001114 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +10001115
1116 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1117}
1118
1119static void odt_ddr2(struct sysinfo *s)
1120{
1121 u8 i;
1122 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001123 { 0x0000, 0x0000 }, // NC_NC
1124 { 0x0000, 0x0001 }, // x8SS_NC
1125 { 0x0000, 0x0011 }, // x8DS_NC
1126 { 0x0000, 0x0001 }, // x16SS_NC
1127 { 0x0004, 0x0000 }, // NC_x8SS
1128 { 0x0101, 0x0404 }, // x8SS_x8SS
1129 { 0x0101, 0x4444 }, // x8DS_x8SS
1130 { 0x0101, 0x0404 }, // x16SS_x8SS
1131 { 0x0044, 0x0000 }, // NC_x8DS
1132 { 0x1111, 0x0404 }, // x8SS_x8DS
1133 { 0x1111, 0x4444 }, // x8DS_x8DS
1134 { 0x1111, 0x0404 }, // x16SS_x8DS
1135 { 0x0004, 0x0000 }, // NC_x16SS
1136 { 0x0101, 0x0404 }, // x8SS_x16SS
1137 { 0x0101, 0x4444 }, // x8DS_x16SS
1138 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001139 };
1140
1141 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1142 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1143 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1144 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1145 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1146 }
1147}
1148
1149static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1150{
1151 u32 addr = (ch << 29) | (r*0x08000000);
1152 volatile u32 rubbish;
1153
1154 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1155 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001156 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001157 udelay(10);
1158 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1159 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1160}
1161
1162static void jedec_ddr2(struct sysinfo *s)
1163{
1164 u8 i;
1165 u16 mrsval, ch, r, v;
1166
1167 u8 odt[16][4] = {
1168 {0x00, 0x00, 0x00, 0x00},
1169 {0x01, 0x00, 0x00, 0x00},
1170 {0x01, 0x01, 0x00, 0x00},
1171 {0x01, 0x00, 0x00, 0x00},
1172 {0x00, 0x00, 0x01, 0x00},
1173 {0x11, 0x00, 0x11, 0x00},
1174 {0x11, 0x11, 0x11, 0x00},
1175 {0x11, 0x00, 0x11, 0x00},
1176 {0x00, 0x00, 0x01, 0x01},
1177 {0x11, 0x00, 0x11, 0x11},
1178 {0x11, 0x11, 0x11, 0x11},
1179 {0x11, 0x00, 0x11, 0x11},
1180 {0x00, 0x00, 0x01, 0x00},
1181 {0x11, 0x00, 0x11, 0x00},
1182 {0x11, 0x11, 0x11, 0x00},
1183 {0x11, 0x00, 0x11, 0x00}
1184 };
1185
1186 u16 jedec[12][2] = {
1187 {NOP_CMD, 0x0},
1188 {PRECHARGE_CMD, 0x0},
1189 {EMRS2_CMD, 0x0},
1190 {EMRS3_CMD, 0x0},
1191 {EMRS1_CMD, 0x0},
1192 {MRS_CMD, 0x100}, // DLL Reset
1193 {PRECHARGE_CMD, 0x0},
1194 {CBR_CMD, 0x0},
1195 {CBR_CMD, 0x0},
1196 {MRS_CMD, 0x0}, // DLL out of reset
1197 {EMRS1_CMD, 0x380}, // OCD calib default
1198 {EMRS1_CMD, 0x0}
1199 };
1200
1201 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1202
1203 printk(BIOS_DEBUG, "MRS...\n");
1204
1205 udelay(200);
1206
1207 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1208 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1209 for (i = 0; i < 12; i++) {
1210 v = jedec[i][1];
1211 switch (jedec[i][0]) {
1212 case EMRS1_CMD:
1213 v |= (odt[s->dimm_config[ch]][r] << 2);
1214 break;
1215 case MRS_CMD:
1216 v |= mrsval;
1217 break;
1218 default:
1219 break;
1220 }
1221 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1222 udelay(1);
1223 //printk(BIOS_DEBUG, "Jedec step %d\n", i);
1224 }
1225 }
1226 printk(BIOS_DEBUG, "MRS done\n");
1227}
1228
1229static u8 sampledqs(u16 mchloc, u32 addr, u8 hilow, u8 repeat)
1230{
1231 u8 dqsmatch = 1;
1232 volatile u32 strobe;
1233
1234 while (repeat-- > 0) {
1235 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0x2;
1236 udelay(2);
1237 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x2;
1238 udelay(2);
1239 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0x2;
1240 udelay(2);
1241 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x2;
1242 udelay(2);
1243 barrier();
1244 strobe = read32((u32 *)addr);
1245 barrier();
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001246 if (((MCHBAR32(mchloc) & 0x40) >> 6) != hilow)
Damien Zammit4b513a62015-08-20 00:37:05 +10001247 dqsmatch = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001248 }
1249 return dqsmatch;
1250}
1251
1252static void rcven_ddr2(struct sysinfo *s)
1253{
1254 u8 i, reg8, ch, lane;
1255 u32 addr;
1256 u8 tap = 0;
1257 u8 savecc, savemedium, savetap, coarsecommon, medium;
1258 u8 lanecoarse[8] = {0};
1259 u8 mincoarse = 0xff;
1260 u8 pitap[2][8];
1261 u16 coarsectrl[2];
1262 u16 coarsedelay[2];
1263 u16 mediumphase[2];
1264 u16 readdelay[2];
1265 u16 mchbar;
1266 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0xc;
1267 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0xc;
1268 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1269
1270 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1271 addr = (ch << 29);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001272 for (i = 0; !RANK_IS_POPULATED(s->dimms, ch, i); i++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001273 addr += 128*1024*1024;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001274
Damien Zammit4b513a62015-08-20 00:37:05 +10001275 for (lane = 0; lane < 8; lane++) {
1276 printk(BIOS_DEBUG, "Channel %d, Lane %d addr=0x%08x\n", ch, lane, addr);
1277 coarsecommon = (s->selected_timings.CAS - 1);
1278 switch (lane) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001279 case 0: case 1:
1280 medium = 0;
1281 break;
1282 case 2: case 3:
1283 medium = 1;
1284 break;
1285 case 4: case 5:
1286 medium = 2;
1287 break;
1288 case 6: case 7:
1289 medium = 3;
1290 break;
1291 default:
1292 medium = 0;
1293 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001294 }
1295 mchbar = 0x400*ch + 0x561 + (lane << 2);
1296 tap = 0;
1297 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1298 (coarsecommon << 16);
1299 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1300 (medium << (lane*2));
1301 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf;
1302 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70;
1303 savecc = coarsecommon;
1304 savemedium = medium;
1305 savetap = 0;
1306
1307 MCHBAR16(0x400*ch + 0x588) = (MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2))) |
1308 (1 << (lane*2));
1309
1310 printk(BIOS_DEBUG, "rcven 0.1 coarse=%d\n", coarsecommon);
1311 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1312 if (medium < 3) {
1313 medium++;
1314 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1315 ~(3 << (lane*2))) | (medium << (lane*2));
1316 } else {
1317 medium = 0;
1318 coarsecommon++;
1319 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1320 ~0xf0000) | (coarsecommon << 16);
1321 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1322 ~(3 << (lane*2))) | (medium << (lane*2));
1323 }
1324 if (coarsecommon > 16) {
1325 die("Coarse > 16: DQS tuning failed, halt\n");
1326 break;
1327 }
1328 }
1329 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1330
1331 savemedium = medium;
1332 savecc = coarsecommon;
1333 if (medium < 3) {
1334 medium++;
1335 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1336 ~(3 << (lane*2))) | (medium << (lane*2));
1337 } else {
1338 medium = 0;
1339 coarsecommon++;
1340
1341 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1342 (coarsecommon << 16);
1343 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1344 (medium << (lane*2));
1345 }
1346
1347 printk(BIOS_DEBUG, "rcven 0.2\n");
1348 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1349 savemedium = medium;
1350 savecc = coarsecommon;
1351 if (medium < 3) {
1352 medium++;
1353 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1354 ~(3 << (lane*2))) | (medium << (lane*2));
1355 } else {
1356 medium = 0;
1357 coarsecommon++;
1358 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1359 ~0xf0000) | (coarsecommon << 16);
1360 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1361 ~(3 << (lane*2))) | (medium << (lane*2));
1362 }
1363 if (coarsecommon > 16) {
1364 die("Coarse DQS tuning 2 failed, halt\n");
1365 break;
1366 }
1367 }
1368 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1369
1370
1371 coarsecommon = savecc;
1372 medium = savemedium;
1373 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1374 ~0xf0000) | (coarsecommon << 16);
1375 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1376 ~(3 << (lane*2))) | (medium << (lane*2));
1377
1378 printk(BIOS_DEBUG, "rcven 0.3\n");
1379 tap = 0;
1380 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1381 savetap = tap;
1382 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001383 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001384 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001385 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1386 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1387 }
1388
1389 tap = savetap;
1390 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1391 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1392 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1393 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0x70) | 0x30;
1394 if (medium < 3) {
1395 medium++;
1396 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1397 ~(3 << (lane*2))) | (medium << (lane*2));
1398 } else {
1399 medium = 0;
1400 coarsecommon++;
1401 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1402 ~0xf0000) | (coarsecommon << 16);
1403 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1404 ~(3 << (lane*2))) | (medium << (lane*2));
1405 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001406 if (sampledqs(mchbar, addr, 1, 1) == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001407 die("Not at DQS high, doh\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001408
1409 printk(BIOS_DEBUG, "rcven 0.4\n");
1410 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1411 coarsecommon--;
1412 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1413 ~0xf0000) | (coarsecommon << 16);
1414 if (coarsecommon == 0) {
1415 die("Couldn't find DQS-high 0 indicator, halt\n");
1416 break;
1417 }
1418 }
1419 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1420
1421 printk(BIOS_DEBUG, "rcven 0.5\n");
1422 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1423 savemedium = medium;
1424 savecc = coarsecommon;
1425 if (medium < 3) {
1426 medium++;
1427 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1428 ~(3 << (lane*2))) | (medium << (lane*2));
1429 } else {
1430 medium = 0;
1431 coarsecommon++;
1432 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1433 ~0xf0000) | (coarsecommon << 16);
1434 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1435 ~(3 << (lane*2))) | (medium << (lane*2));
1436 }
1437 if (coarsecommon > 16) {
1438 die("Coarse DQS tuning 5 failed, halt\n");
1439 break;
1440 }
1441 }
1442 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1443
1444 printk(BIOS_DEBUG, "rcven 0.6\n");
1445 coarsecommon = savecc;
1446 medium = savemedium;
1447 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1448 ~0xf0000) | (coarsecommon << 16);
1449 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1450 ~(3 << (lane*2))) | (medium << (lane*2));
1451 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1452 savetap = tap;
1453 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001454 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001455 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001456 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1457 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1458 }
1459 tap = savetap;
1460 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1461 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1462 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1463 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70) | 0x70;
1464
1465 pitap[ch][lane] = 0x70 | tap;
1466
1467 MCHBAR16(0x400*ch + 0x588) = MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2));
1468 lanecoarse[lane] = coarsecommon;
1469 printk(BIOS_DEBUG, "rcven 0.7\n");
1470 } // END EACH LANE
1471
1472 // Find minimum coarse value
1473 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001474 if (mincoarse > lanecoarse[lane])
Damien Zammit4b513a62015-08-20 00:37:05 +10001475 mincoarse = lanecoarse[lane];
Damien Zammit4b513a62015-08-20 00:37:05 +10001476 }
1477
1478 printk(BIOS_DEBUG, "Found min coarse value = %d\n", mincoarse);
1479
1480 for (lane = 0; lane < 8; lane++) {
1481 reg8 = (lanecoarse[lane] == 0) ? 0 : lanecoarse[lane] - mincoarse;
1482 MCHBAR16(0x400*ch + 0x5fa) = (MCHBAR16(0x400*ch + 0x5fa) & ~(3 << (lane*2))) |
1483 (reg8 << (lane*2));
1484 }
1485 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | (mincoarse << 16);
1486 coarsectrl[ch] = mincoarse;
1487 coarsedelay[ch] = MCHBAR16(0x400*ch + 0x5fa);
1488 mediumphase[ch] = MCHBAR16(0x400*ch + 0x58c);
1489 readdelay[ch] = MCHBAR16(0x400*ch + 0x588);
1490 } // END EACH POPULATED CHANNEL
1491
Damien Zammit4b513a62015-08-20 00:37:05 +10001492 FOR_EACH_CHANNEL(ch) {
1493 for (lane = 0; lane < 8; lane++) {
1494 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1495 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | pitap[ch][lane];
1496 }
1497 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1498 (coarsectrl[ch] << 16);
1499 MCHBAR16(0x400*ch + 0x5fa) = coarsedelay[ch];
1500 MCHBAR16(0x400*ch + 0x58c) = mediumphase[ch];
1501 }
1502 printk(BIOS_DEBUG, "End rcven\n");
1503}
1504
Arthur Heymans97e13d82016-11-30 18:40:38 +01001505static void sdram_save_receive_enable(void)
1506{
1507 int i = 0;
1508 u16 reg16;
1509 u8 values[18];
1510 u8 lane, ch;
1511
1512 FOR_EACH_CHANNEL(ch) {
1513 lane = 0;
1514 while (lane < 8) {
1515 values[i] = (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf);
1516 values[i++] |= (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf) << 4;
1517 }
1518 values[i++] = (MCHBAR32(0x400*ch + 0x248) >> 16) & 0xf;
1519 reg16 = MCHBAR16(0x400*ch + 0x5fa);
1520 values[i++] = reg16 & 0xff;
1521 values[i++] = (reg16 >> 8) & 0xff;
1522 reg16 = MCHBAR16(0x400*ch + 0x58c);
1523 values[i++] = reg16 & 0xff;
1524 values[i++] = (reg16 >> 8) & 0xff;
1525 }
1526
1527 for (i = 0; i < ARRAY_SIZE(values); i++)
1528 cmos_write(values[i], 128 + i);
1529}
1530
1531static void sdram_recover_receive_enable(void)
1532{
1533 u8 i;
1534 u32 reg32;
1535 u16 reg16;
1536 u8 values[18];
1537 u8 ch, lane;
1538
1539 for (i = 0; i < ARRAY_SIZE(values); i++)
1540 values[i] = cmos_read(128 + i);
1541
1542 i = 0;
1543 FOR_EACH_CHANNEL(ch) {
1544 lane = 0;
1545 while (lane < 8) {
1546 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1547 (values[i] & 0xf);
1548 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1549 ((values[i++] >> 4) & 0xf);
1550 }
1551 reg32 = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000)
1552 | ((values[i++] & 0xf) << 16);
1553 MCHBAR32(0x400*ch + 0x248) = reg32;
1554 reg16 = values[i++];
1555 reg16 |= values[i++] << 8;
1556 MCHBAR16(0x400*ch + 0x5fa) = reg16;
1557 reg16 = values[i++];
1558 reg16 |= values[i++] << 8;
1559 MCHBAR16(0x400*ch + 0x58c) = reg16;
1560 }
1561}
1562
1563static void sdram_program_receive_enable(struct sysinfo *s)
1564{
1565 /* enable upper CMOS */
1566 RCBA32(0x3400) = (1 << 2);
1567
1568 /* Program Receive Enable Timings */
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001569 if ((s->boot_path == BOOT_PATH_WARM_RESET)
1570 || (s->boot_path == BOOT_PATH_RESUME)) {
Arthur Heymans97e13d82016-11-30 18:40:38 +01001571 sdram_recover_receive_enable();
1572 } else {
1573 rcven_ddr2(s);
1574 sdram_save_receive_enable();
1575 }
1576}
1577
Damien Zammit4b513a62015-08-20 00:37:05 +10001578static void dradrb_ddr2(struct sysinfo *s)
1579{
1580 u8 map, i, ch, r, rankpop0, rankpop1;
1581 u32 c0dra = 0;
1582 u32 c1dra = 0;
1583 u32 c0drb = 0;
1584 u32 c1drb = 0;
1585 u32 dra;
1586 u32 dra0;
1587 u32 dra1;
1588 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001589 u32 size, offset;
1590 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001591 u8 dratab[2][2][2][4] = {
1592 {
1593 {
1594 {0xff, 0xff, 0xff, 0xff},
1595 {0xff, 0x00, 0x02, 0xff}
1596 },
1597 {
1598 {0xff, 0x01, 0xff, 0xff},
1599 {0xff, 0x03, 0xff, 0xff}
1600 }
1601 },
1602 {
1603 {
1604 {0xff, 0xff, 0xff, 0xff},
1605 {0xff, 0x04, 0x06, 0x08}
1606 },
1607 {
1608 {0xff, 0xff, 0xff, 0xff},
1609 {0x05, 0x07, 0x09, 0xff}
1610 }
1611 }
1612 };
1613
1614 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1615
1616 // DRA
1617 rankpop0 = 0;
1618 rankpop1 = 0;
1619 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001620 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1621 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001622 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001623 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001624 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001625 dra = dratab[s->dimms[i].banks]
1626 [s->dimms[i].width]
1627 [s->dimms[i].cols-9]
1628 [s->dimms[i].rows-12];
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001629 if (s->dimms[i].banks == 1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001630 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001631 if (ch == 0) {
1632 c0dra |= dra << (r*8);
1633 rankpop0 |= 1 << r;
1634 } else {
1635 c1dra |= dra << (r*8);
1636 rankpop1 |= 1 << r;
1637 }
1638 }
1639 MCHBAR32(0x208) = c0dra;
1640 MCHBAR32(0x608) = c1dra;
1641
1642 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1643 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1644
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001645 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1646 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001647 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001648 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1649 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001650 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001651
1652 // DRB
1653 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001654 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1655 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001656 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001657 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001658 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001659 if (ch == 0) {
1660 dra0 = (c0dra >> (8*r)) & 0x7f;
1661 c0drb = (u16)(c0drb + drbtab[dra0]);
1662 s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6;
1663 MCHBAR16(0x200 + 2*r) = c0drb;
1664 } else {
1665 dra1 = (c1dra >> (8*r)) & 0x7f;
1666 c1drb = (u16)(c1drb + drbtab[dra1]);
1667 s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6;
1668 MCHBAR16(0x600 + 2*r) = c1drb;
1669 }
1670 }
1671
1672 s->channel_capacity[0] = c0drb << 6;
1673 s->channel_capacity[1] = c1drb << 6;
1674 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1675 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1676 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1677
1678 rankpop1 >>= 4;
1679 if (rankpop1) {
1680 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1681 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1682 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1683 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1684 }
1685
Damien Zammit9fb08f52016-01-22 18:56:23 +11001686 /* Populated channel sizes in MiB */
1687 size0 = s->channel_capacity[0];
1688 size1 = s->channel_capacity[1];
1689
1690 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1691 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1692
1693 /* Set ME UMA size in MiB */
1694 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1695
1696 /* Set ME UMA Present bit */
1697 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1698
1699 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1700
1701 MCHBAR16(0x104) = size;
1702 MCHBAR16(0x102) = size0 + size1 - size;
1703
Damien Zammit4b513a62015-08-20 00:37:05 +10001704 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001705 if (size0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001706 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001707 else if (size1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001708 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001709 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001710 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001711
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001712 if (size == 0)
1713 map |= 0x18;
1714
1715 if (size0 - ME_UMA_SIZEMB >= size1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001716 map |= 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001717 MCHBAR8(0x110) = map;
1718 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001719
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001720 if (size1 != 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001721 offset = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001722 else if ((size0 > size1) && ((map & 0x7) == 0x4))
Damien Zammit9fb08f52016-01-22 18:56:23 +11001723 offset = size/2 + (size0 + size1 - size);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001724 else
Damien Zammit9fb08f52016-01-22 18:56:23 +11001725 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001726 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001727 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001728}
1729
1730static void mmap_ddr2(struct sysinfo *s)
1731{
Damien Zammitd63115d2016-01-22 19:11:44 +11001732 bool reclaim;
1733 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1734 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001735 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001736 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1737 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001738 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1739
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001740 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001741 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1742 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1743 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001744 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001745 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001746 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001747
1748 reclaim = false;
1749 if ((tom - tolud) > 0x40)
1750 reclaim = true;
1751
1752 if (reclaim) {
1753 tolud = tolud & ~0x3f;
1754 tom = tom & ~0x3f;
1755 reclaimbase = MAX(0x1000, tom);
1756 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1757 }
1758
Damien Zammit4b513a62015-08-20 00:37:05 +10001759 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001760 if (reclaim)
1761 touud = reclaimlimit + 0x40;
1762
Damien Zammit4b513a62015-08-20 00:37:05 +10001763 gfxbase = tolud - gfxsize;
1764 gttbase = gfxbase - gttsize;
1765 tsegbase = gttbase - tsegsize;
1766
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001767 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1768 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001769 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001770 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001771 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001772 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001773 (u16)(reclaimlimit >> 6));
1774 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001775 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1776 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1777 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
1778 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001779}
1780
1781static void enhanced_ddr2(struct sysinfo *s)
1782{
1783 u8 ch, reg8;
1784
1785 MCHBAR32(0xfb0) = 0x1000d024;
1786 MCHBAR32(0xfb4) = 0xc842;
1787 MCHBAR32(0xfbc) = 0xf;
1788 MCHBAR32(0xfc4) = 0xfe22244;
1789 MCHBAR8(0x12f) = 0x5c;
1790 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1791 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1792 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1793 MCHBAR32(0xfa8) = 0x30d400;
1794
1795 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1796 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1797 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1798 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1799 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1800 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1801 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1802 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1803 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1804 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1805 }
1806
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001807 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1808 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001809 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1810 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1811 MCHBAR32(0x2c) = 0x44a53;
1812 MCHBAR32(0x30) = 0x1f5a86;
1813 MCHBAR32(0x34) = 0x1902810;
1814 MCHBAR32(0x38) = 0xf7000000;
1815 MCHBAR32(0x3c) = 0x23014410;
1816 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1817 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001818 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001819}
1820
1821static void power_ddr2(struct sysinfo *s)
1822{
1823 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1824 u8 lane, ch;
1825 u8 twl = 0;
1826 u16 x264, x23c;
1827
1828 twl = s->selected_timings.CAS - 1;
1829 x264 = 0x78;
1830 switch (s->selected_timings.mem_clk) {
1831 default:
1832 case MEM_CLOCK_667MHz:
1833 reg1 = 0x99;
1834 reg2 = 0x1048a9;
1835 clkgate = 0x230000;
1836 x23c = 0x7a89;
1837 break;
1838 case MEM_CLOCK_800MHz:
1839 if (s->selected_timings.CAS == 5) {
1840 reg1 = 0x19a;
1841 reg2 = 0x1048aa;
1842 } else {
1843 reg1 = 0x9a;
1844 reg2 = 0x2158aa;
1845 x264 = 0x89;
1846 }
1847 clkgate = 0x280000;
1848 x23c = 0x7b89;
1849 break;
1850 }
1851 reg3 = 0x232;
1852 reg4 = 0x2864;
1853
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001854 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001855 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001856 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001857 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001858 MCHBAR32(0x18) = 0xdf6437f7;
1859 MCHBAR32(0x1c) = 0x0;
1860 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1861 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1862 MCHBAR16(0x115) = (u16) reg1;
1863 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1864 MCHBAR8(0x124) = 0x7;
1865 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1866 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1867 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1868 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1869 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1870 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1871 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1872 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1873 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1874 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1875 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1876 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1877 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1878 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1879 MCHBAR32(0x2d4) = 0x40453600;
1880 MCHBAR32(0x300) = 0xc0b0a08;
1881 MCHBAR32(0x304) = 0x6040201;
1882 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1883 MCHBAR16(0x610) = 0x232;
1884 MCHBAR16(0x612) = 0x2864;
1885 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1886 MCHBAR32(0xae4) = 0;
1887 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1888 MCHBAR32(0xf00) = 0x393a3b3c;
1889 MCHBAR32(0xf04) = 0x3d3e3f40;
1890 MCHBAR32(0xf08) = 0x393a3b3c;
1891 MCHBAR32(0xf0c) = 0x3d3e3f40;
1892 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1893 MCHBAR32(0xf48) = 0xfff0ffe0;
1894 MCHBAR32(0xf4c) = 0xffc0ff00;
1895 MCHBAR32(0xf50) = 0xfc00f000;
1896 MCHBAR32(0xf54) = 0xc0008000;
1897 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1898 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1899 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1900 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1901 MCHBAR32(0x1104) = 0x3003232;
1902 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001903 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001904 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001905 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001906 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001907 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1908 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001909 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001910 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001911 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001912 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001913 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001914 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001915 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001916
Damien Zammit4b513a62015-08-20 00:37:05 +10001917 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1918 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1919 MCHBAR16(0x400*ch + 0x23c) = x23c;
1920 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1921 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1922 MCHBAR8(0x400*ch + 0x264) = x264;
1923 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1924 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1925 }
1926
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001927 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001928 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001929}
1930
1931void raminit_ddr2(struct sysinfo *s)
1932{
1933 u8 ch;
1934 u8 r, bank;
1935 u32 reg32;
1936
1937 // Select timings based on SPD info
1938 sdram_detect_smallest_params2(s);
1939
1940 // Reset if required
1941 checkreset_ddr2(s);
1942
Arthur Heymans97e13d82016-11-30 18:40:38 +01001943 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1944 // Clear self refresh
1945 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1946 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001947
Arthur Heymans97e13d82016-11-30 18:40:38 +01001948 // Clear host clk gate reg
1949 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001950
Arthur Heymans97e13d82016-11-30 18:40:38 +01001951 // Select DDR2
1952 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001953
Arthur Heymans97e13d82016-11-30 18:40:38 +01001954 // Set freq
1955 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1956 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001957
Arthur Heymans97e13d82016-11-30 18:40:38 +01001958 // Overwrite freq if chipset rejects it
1959 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1960 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1961 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001962 }
1963
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001964 mdelay(250);
Damien Zammit4b513a62015-08-20 00:37:05 +10001965
1966 // Program clock crossing
1967 clkcross_ddr2(s);
1968 printk(BIOS_DEBUG, "Done clk crossing\n");
1969
1970 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001971 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1972 setioclk_ddr2(s);
1973 printk(BIOS_DEBUG, "Done I/O clk\n");
1974 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001975
1976 // Grant to launch
1977 launch_ddr2(s);
1978 printk(BIOS_DEBUG, "Done launch\n");
1979
1980 // Program DDR2 timings
1981 timings_ddr2(s);
1982 printk(BIOS_DEBUG, "Done timings\n");
1983
1984 // Program DLL
1985 dll_ddr2(s);
1986
1987 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001988 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1989 rcomp_ddr2(s);
1990 printk(BIOS_DEBUG, "RCOMP\n");
1991 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001992
1993 // ODT
1994 odt_ddr2(s);
1995 printk(BIOS_DEBUG, "Done ODT\n");
1996
1997 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001998 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1999 while ((MCHBAR8(0x130) & 1) != 0)
2000 ;
2001 printk(BIOS_DEBUG, "Done RCOMP update\n");
2002 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002003
2004 // Set defaults
2005 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
2006 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
2007 MCHBAR32(0x208) = 0x01010101;
2008 MCHBAR32(0x608) = 0x01010101;
2009 MCHBAR32(0x200) = 0x00040002;
2010 MCHBAR32(0x204) = 0x00080006;
2011 MCHBAR32(0x600) = 0x00040002;
2012 MCHBAR32(0x604) = 0x00100006;
2013 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
2014 MCHBAR32(0x104) = 0;
2015 MCHBAR16(0x102) = 0x400;
2016 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
2017 MCHBAR16(0x10e) = 0;
2018 MCHBAR32(0x108) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002019 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, 0x4000);
2020 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, 0x0010);
2021 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, 0x0400);
2022 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, 0x40000000);
2023 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, 0x40000000);
2024 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, 0x40000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10002025
2026 // IOBUFACT
2027 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
2028 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
2029 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
2030 }
2031 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002032 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10002033 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
2034 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
2035 }
2036 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
2037 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
2038 }
2039
2040 // Pre jedec
2041 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
2042 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2043 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
2044 }
2045 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
2046 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
2047 printk(BIOS_DEBUG, "Done pre-jedec\n");
2048
2049 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01002050 if (s->boot_path != BOOT_PATH_RESUME)
2051 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002052
2053 printk(BIOS_DEBUG, "Done jedec steps\n");
2054
2055 // After JEDEC reset
2056 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
2057 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002058 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10002059 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002060 else
Damien Zammit4b513a62015-08-20 00:37:05 +10002061 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002062 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
2063 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
2064 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
2065 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2066 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2067 MCHBAR8(0x400*ch + 0x292) = 0xf2;
2068 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
2069 }
2070 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
2071 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
2072 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
2073
2074 printk(BIOS_DEBUG, "Done post-jedec\n");
2075
2076 // Set DDR2 init complete
2077 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2078 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
2079 }
2080
2081 // Receive enable
Arthur Heymans97e13d82016-11-30 18:40:38 +01002082 sdram_program_receive_enable(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002083 printk(BIOS_DEBUG, "Done rcven\n");
2084
2085 // Finish rcven
2086 FOR_EACH_CHANNEL(ch) {
2087 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
2088 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
2089 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
2090 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
2091 }
2092 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2093 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
2094 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2095
2096 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01002097 if (s->boot_path == BOOT_PATH_NORMAL) {
2098 volatile u32 data;
2099 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2100 for (bank = 0; bank < 4; bank++) {
2101 reg32 = (ch << 29) | (r*0x8000000) |
2102 (bank << 12);
2103 write32((u32 *)reg32, 0xffffffff);
2104 data = read32((u32 *)reg32);
2105 printk(BIOS_DEBUG, "Wrote ones,");
2106 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2107 reg32, data);
2108 write32((u32 *)reg32, 0x00000000);
2109 data = read32((u32 *)reg32);
2110 printk(BIOS_DEBUG, "Wrote zeros,");
2111 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2112 reg32, data);
2113 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002114 }
2115 }
2116 printk(BIOS_DEBUG, "Done dummy reads\n");
2117
2118 // XXX tRD
2119
2120 // XXX Write training
2121
2122 // XXX Read training
2123
2124 // DRADRB
2125 dradrb_ddr2(s);
2126 printk(BIOS_DEBUG, "Done DRADRB\n");
2127
2128 // Memory map
2129 mmap_ddr2(s);
2130 printk(BIOS_DEBUG, "Done memory map\n");
2131
2132 // Enhanced mode
2133 enhanced_ddr2(s);
2134 printk(BIOS_DEBUG, "Done enhanced mode\n");
2135
2136 // Periodic RCOMP
2137 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
2138 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
2139 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
2140 printk(BIOS_DEBUG, "Done PRCOMP\n");
2141
2142 // Power settings
2143 power_ddr2(s);
2144 printk(BIOS_DEBUG, "Done power settings\n");
2145
2146 // ME related
Damien Zammitd63115d2016-01-22 19:11:44 +11002147 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2148 || RANK_IS_POPULATED(s->dimms, 1, 0)) {
2149 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
2150 }
2151 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2152 || RANK_IS_POPULATED(s->dimms, 1, 1)) {
2153 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
2154 }
2155 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammit4b513a62015-08-20 00:37:05 +10002156
2157 printk(BIOS_DEBUG, "Done ddr2\n");
2158}