blob: f3257a9356314ce47b1bca040f28eb168493bea7 [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans1994e4482017-11-04 07:52:23 +010017#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +100018#include <stdint.h>
19#include <arch/io.h>
20#include <arch/cpu.h>
21#include <console/console.h>
22#include <commonlib/helpers.h>
23#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010025#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020027#else
28#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010029#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010030#include <string.h>
Martin Rothcbe38922016-01-05 19:40:41 -070031#include "iomap.h"
32#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100033
Damien Zammit9fb08f52016-01-22 18:56:23 +110034#define ME_UMA_SIZEMB 0
35
Arthur Heymans3cf94032017-04-05 16:17:26 +020036u32 fsb2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100037{
38 return (speed * 267) + 800;
39}
40
Arthur Heymans3cf94032017-04-05 16:17:26 +020041u32 ddr2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100042{
43 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
44
45 if (speed >= ARRAY_SIZE(mhz))
46 return 0;
47
48 return mhz[speed];
49}
50
Arthur Heymansa2cc2312017-05-15 10:13:36 +020051
52static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100053{
54 u8 i, j;
55 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
56
Damien Zammit4b513a62015-08-20 00:37:05 +100057 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020058 /* MEMCLK 400 N/A */
59 {{}, {}, {} },
60 /* MEMCLK 533 N/A */
61 {{}, {}, {} },
62 /* MEMCLK 667
63 * FSB 800 */
64 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
65 0x20010208, 0x04080000, 0x10010002, 0x00000000,
66 0x00000000, 0x02000000, 0x04000100, 0x08000000,
67 0x10200204},
68 /* FSB 1067 */
69 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
70 0x80020410, 0x02040008, 0x10000100, 0x00000000,
71 0x00000000, 0x04000000, 0x08000102, 0x20000000,
72 0x40010208},
73 /* FSB 1333 */
74 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
75 0x08020000, 0x00000000, 0x00020001, 0x00000000,
76 0x00000000, 0x00000000, 0x08010204, 0x00000000,
77 0x04010000} },
78 /* MEMCLK 800
79 * FSB 800 */
80 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
81 0x08010204, 0x00000000, 0x08010204, 0x0000000,
82 0x00000000, 0x00000000, 0x00020001, 0x0000000,
83 0x04080102},
84 /* FSB 1067 */
85 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
86 0x08010200, 0x00000000, 0x04000102, 0x00000000,
87 0x00000000, 0x00000000, 0x00020001, 0x00000000,
88 0x02040801},
89 /* FSB 1333 */
90 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
91 0x10020400, 0x02000000, 0x00040100, 0x00000000,
92 0x00000000, 0x04080000, 0x00100102, 0x00000000,
93 0x08100200} },
94 /* MEMCLK 1067 */
95 {{},
96 /* FSB 1067 */
97 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
98 0x04080102, 0x00000000, 0x08010204, 0x00000000,
99 0x00000000, 0x00000000, 0x00020001, 0x00000000,
100 0x02040801},
101 /* FSB 1333 */
102 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
103 0x08010204, 0x04000000, 0x00080102, 0x00000000,
104 0x00000000, 0x02000408, 0x00100001, 0x00000000,
105 0x04080102} },
106 /* MEMCLK 1333 */
107 {{}, {},
108 /* FSB 1333 */
109 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
110 0x04080102, 0x00000000, 0x04080102, 0x00000000,
111 0x00000000, 0x00000000, 0x00000000, 0x00000000,
112 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000113 };
114
115 i = (u8)s->selected_timings.mem_clk;
116 j = (u8)s->selected_timings.fsb_clk;
117
118 MCHBAR32(0xc04) = clkxtab[i][j][0];
119 MCHBAR32(0xc50) = clkxtab[i][j][1];
120 MCHBAR32(0xc54) = clkxtab[i][j][2];
121 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
122 MCHBAR32(0x6d8) = clkxtab[i][j][3];
123 MCHBAR32(0x6e0) = clkxtab[i][j][3];
124 MCHBAR32(0x6dc) = clkxtab[i][j][4];
125 MCHBAR32(0x6e4) = clkxtab[i][j][4];
126 MCHBAR32(0x6e8) = clkxtab[i][j][5];
127 MCHBAR32(0x6f0) = clkxtab[i][j][5];
128 MCHBAR32(0x6ec) = clkxtab[i][j][6];
129 MCHBAR32(0x6f4) = clkxtab[i][j][6];
130 MCHBAR32(0x6f8) = clkxtab[i][j][7];
131 MCHBAR32(0x6fc) = clkxtab[i][j][8];
132 MCHBAR32(0x708) = clkxtab[i][j][11];
133 MCHBAR32(0x70c) = clkxtab[i][j][12];
134}
135
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200136static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000137{
138 MCHBAR32(0x1bc) = 0x08060402;
139 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
140 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
141 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
142 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
143 switch (s->selected_timings.mem_clk) {
144 default:
145 case MEM_CLOCK_800MHz:
146 case MEM_CLOCK_1066MHz:
147 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
148 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
149 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
150 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
151 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
152 break;
153 case MEM_CLOCK_667MHz:
154 case MEM_CLOCK_1333MHz:
155 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
156 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
157 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
158 break;
159 }
160 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
161 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
162}
163
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200164static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000165{
166 u8 i;
167 u32 launch1 = 0x58001117;
168 u32 launch2 = 0;
169 u32 launch3 = 0;
170
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100171 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000172 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100173 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000174 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100175 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000176 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000177
178 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
179 MCHBAR32(0x400*i + 0x220) = launch1;
180 MCHBAR32(0x400*i + 0x224) = launch2;
181 MCHBAR32(0x400*i + 0x21c) = launch3;
182 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
183 }
184
185 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
186 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
187 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
188}
189
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200190static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000191{
192 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200193 (setting->clk_delay << 14) |
194 (setting->db_sel << 6) |
195 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000196 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200197 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000198 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200199 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000200}
201
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200202static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000203{
204 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200205 (setting->clk_delay << 16) |
206 (setting->db_sel << 7) |
207 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000208 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200209 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000210 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200211 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000212}
213
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200214static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000215{
216 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200217 (setting->clk_delay << 24) |
218 (setting->db_sel << 20) |
219 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000220 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200221 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000222 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200223 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000224}
225
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200226static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000227{
228 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200229 (setting->clk_delay << 27) |
230 (setting->db_sel << 22) |
231 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000232 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200233 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000234 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200235 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000236}
237
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200238static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000239{
240 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200241 (setting->clk_delay << 14) |
242 (setting->db_sel << 12) |
243 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000244 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200245 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000246 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200247 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000248}
249
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200250static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000251{
252 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200253 (setting->clk_delay << 10) |
254 (setting->db_sel << 8) |
255 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000256 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200257 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000258 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200259 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000260}
261
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200262static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000263{
264 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200265 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000266 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200267 (setting->db_sel << 5) |
268 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000269 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200270 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000271 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200272 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000273}
274
Arthur Heymans3876f242017-06-09 22:55:22 +0200275/**
276 * All finer DQ and DQS DLL settings are set to the same value
277 * for each rank in a channel, while coarse is common.
278 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100279void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000280{
Arthur Heymans3876f242017-06-09 22:55:22 +0200281 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000282
Arthur Heymans3876f242017-06-09 22:55:22 +0200283 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
284 & ~(1 << (lane * 4 + 1)))
285 | (setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000286
Arthur Heymans3876f242017-06-09 22:55:22 +0200287 for (rank = 0; rank < 4; rank++) {
288 MCHBAR32(0x400 * ch + 0x5b4 + rank * 4) =
289 (MCHBAR32(0x400 * ch + 0x5b4 + rank * 4)
290 & ~(0x201 << lane))
291 | (setting->db_en << (9 + lane))
292 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000293
Arthur Heymans3876f242017-06-09 22:55:22 +0200294 MCHBAR32(0x400*ch + 0x5c8 + rank * 4) =
295 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
296 & ~(0x3 << (16 + lane * 2)))
297 | (setting->clk_delay << (16+lane * 2));
298
299 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
300 (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x7f)
301 | (setting->pi << 4)
302 | setting->tap;
303 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000304}
305
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100306void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000307{
Arthur Heymans3876f242017-06-09 22:55:22 +0200308 int rank;
309 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
310 & ~(1 << (lane * 4)))
311 | (setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000312
Arthur Heymans3876f242017-06-09 22:55:22 +0200313 for (rank = 0; rank < 4; rank++) {
314 MCHBAR32(0x400 * ch + 0x5a4 + rank * 4) =
315 (MCHBAR32(0x400 * ch + 0x5a4 + rank * 4)
316 & ~(0x201 << lane))
317 | (setting->db_en << (9 + lane))
318 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000319
Arthur Heymans3876f242017-06-09 22:55:22 +0200320 MCHBAR32(0x400 * ch + 0x5c8 + rank * 4) =
321 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
322 & ~(0x3 << (lane * 2)))
323 | (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000324
Arthur Heymans3876f242017-06-09 22:55:22 +0200325 MCHBAR8(0x400*ch + 0x500 + lane * 4 + rank) =
326 (MCHBAR8(0x400 * ch + 0x500 + lane * 4 + rank) & ~0x7f)
327 | (setting->pi << 4)
328 | setting->tap;
329 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000330}
331
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100332void rt_set_dqs(u8 channel, u8 lane, u8 rank,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100333 struct rt_dqs_setting *dqs_setting)
334{
335 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
336 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100337 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100338 dqs_setting->tap,
339 dqs_setting->pi);
340
341 saved_tap &= ~(0xf << (rank * 4));
342 saved_tap |= dqs_setting->tap << (rank * 4);
343 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
344
345 saved_pi &= ~(0x7 << (rank * 3));
346 saved_pi |= dqs_setting->pi << (rank * 3);
347 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
348}
349
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200350static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000351{
352 u8 i;
353 u8 twl, ta1, ta2, ta3, ta4;
354 u8 reg8;
355 u8 flag1 = 0;
356 u8 flag2 = 0;
357 u16 reg16;
358 u32 reg32;
359 u16 ddr, fsb;
360 u8 trpmod = 0;
361 u8 bankmod = 1;
362 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100363 u8 adjusted_cas;
364
365 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000366
367 u16 fsb2ps[3] = {
368 5000, // 800
369 3750, // 1067
370 3000 // 1333
371 };
372
373 u16 ddr2ps[6] = {
374 5000, // 400
375 3750, // 533
376 3000, // 667
377 2500, // 800
378 1875, // 1067
379 1500 // 1333
380 };
381
382 u16 lut1[6] = {
383 0,
384 0,
385 2600,
386 3120,
387 4171,
388 5200
389 };
390
391 ta1 = 6;
392 ta2 = 6;
393 ta3 = 5;
394 ta4 = 8;
395
396 twl = s->selected_timings.CAS - 1;
397
398 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200399 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000400 trpmod = 1;
401 bankmod = 0;
402 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100403 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000404 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000405 }
406
407 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100408 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000409 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100410 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
411 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000412 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100413 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000414 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100415 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000416
417 reg16 = (s->selected_timings.tRAS << 11) |
418 ((twl + 4 + s->selected_timings.tWR) << 6) |
419 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
420 MCHBAR16(0x400*i + 0x250) = reg16;
421
422 reg32 = (bankmod << 21) |
423 (s->selected_timings.tRRD << 17) |
424 (s->selected_timings.tRP << 13) |
425 ((s->selected_timings.tRP + trpmod) << 9) |
426 s->selected_timings.tRFC;
427 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
428 if (bankmod) {
429 switch (s->selected_timings.mem_clk) {
430 default:
431 case MEM_CLOCK_667MHz:
432 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100433 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000434 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100435 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000436 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000437 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100438 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000439 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100440 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000441 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000442 }
443 break;
444 case MEM_CLOCK_800MHz:
445 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100446 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000447 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100448 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000449 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000450 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100451 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000452 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100453 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000454 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000455 }
456 break;
457 }
458 }
459 MCHBAR32(0x400*i + 0x252) = reg32;
460
461 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
462 (0x4 << 8) | (ta2 << 4) | ta4;
463
464 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
465 ((twl + 4 + s->selected_timings.tWTR) << 12) |
466 (ta3 << 8) | (4 << 4) | ta1;
467
468 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
469 s->selected_timings.tRFC;
470
471 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
472 MCHBAR8(0x400*i + 0x264) = 0xff;
473 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
474 s->selected_timings.tRAS;
475 MCHBAR16(0x400*i + 0x244) = 0x2310;
476
477 switch (s->selected_timings.mem_clk) {
478 case MEM_CLOCK_667MHz:
479 reg8 = 0;
480 break;
481 default:
482 reg8 = 1;
483 break;
484 }
485
486 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
487 (reg8 << 2) | 1;
488
489 fsb = fsb2ps[s->selected_timings.fsb_clk];
490 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100491 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000492 reg32 = (u32)((reg32 / fsb) << 8);
493 reg32 |= 0x0e000000;
494 if ((fsb2mhz(s->selected_timings.fsb_clk) /
495 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
496 reg32 |= 1 << 24;
497 }
498 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
499 reg32;
500
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100501 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000502 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100503
504 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000505 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100506
Damien Zammit4b513a62015-08-20 00:37:05 +1000507 reg16 = (u8)(twl - 1 - flag1 - flag2);
508 reg16 |= reg16 << 4;
509 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100510 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000511 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000512 }
513 reg16 |= flag1 << 8;
514 reg16 |= flag2 << 9;
515 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
516 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
517 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
518 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
519 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
520 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
521 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
522
523 reg16 = 0;
524 switch (s->selected_timings.mem_clk) {
525 default:
526 case MEM_CLOCK_667MHz:
527 reg16 = 0x99;
528 break;
529 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100530 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000531 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100532 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000533 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000534 break;
535 }
536 reg16 &= 0x7;
537 reg16 += twl + 9;
538 reg16 <<= 10;
539 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
540 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
541 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
542
543 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
544 reg16 += 2 << 12;
545 reg16 |= (0x15 << 6) | 0x1f;
546 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
547
548 reg32 = (1 << 25) | (6 << 27);
549 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
550 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
551 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
552 } // END EACH POPULATED CHANNEL
553
554 reg16 = 0x1f << 5;
555 reg16 |= 0xe << 10;
556 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
557 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
558 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
559 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
560 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
561 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
562 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
563 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
564 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
565 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
566 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100567 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000568 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
569 MCHBAR8(0x12f) = 0x4c;
570 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
571 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
572 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
573}
574
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200575static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000576{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200577 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000578 u16 reg16 = 0;
579 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000580
581 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
582 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
583 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
584 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
585 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
586 switch (s->selected_timings.mem_clk) {
587 default:
588 case MEM_CLOCK_667MHz:
589 reg16 = (0xa << 9) | 0xa;
590 break;
591 case MEM_CLOCK_800MHz:
592 reg16 = (0x9 << 9) | 0x9;
593 break;
594 }
595 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
596 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
597 udelay(1);
598 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
599
600 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
601
602 udelay(1);
603 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
604 udelay(1); // 533ns
605 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
606 udelay(1);
607 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
608 udelay(1);
609 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
610 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
611 udelay(1); // 533ns
612 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
613 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
614 udelay(1); // 533ns
615
616 // ME related
617 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
618
619 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
620 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
621
622 FOR_EACH_CHANNEL(i) {
623 reg16 = 0;
624 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
625
626 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100627 FOR_EACH_RANK_IN_CHANNEL(r) {
628 if (!RANK_IS_POPULATED(s->dimms, i, r))
629 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000630 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100631
Damien Zammit4b513a62015-08-20 00:37:05 +1000632 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
633 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
634
635 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
636 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
637 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200638 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000639 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
640 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200641 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000642 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
643 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200644 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000645 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
646 reg8 = 0;
647 } else {
648 die("Unhandled case\n");
649 }
650
Martin Roth128c1042016-11-18 09:29:03 -0700651 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000652
653 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
654 ((u32)(reg8 << 24));
655 } // END EACH CHANNEL
656
657 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
658 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
659
660 // Update DLL timing
661 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
662 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
663 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
664
Damien Zammit4b513a62015-08-20 00:37:05 +1000665 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
666 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
667 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
668 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
669 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
670 }
671
672 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100673 const struct dll_setting *setting;
674
675 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100676 setting = default_ddr2_667_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100677 else
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100678 setting = default_ddr2_800_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100679
680 clkset0(i, &setting[CLKSET0]);
681 clkset1(i, &setting[CLKSET1]);
682 ctrlset0(i, &setting[CTRL0]);
683 ctrlset1(i, &setting[CTRL1]);
684 ctrlset2(i, &setting[CTRL2]);
685 ctrlset3(i, &setting[CTRL3]);
686 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000687 }
688
689 // XXX if not async mode
690 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
691 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
692 j = 0;
693 for (i = 0; i < 16; i++) {
694 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
695 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100696 while (MCHBAR8(0x180) & 0x10)
697 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000698 if (MCHBAR32(0x184) == 0xffffffff) {
699 j++;
700 if (j >= 2)
701 break;
702
703 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
704 j = 2;
705 break;
706 }
707 } else {
708 j = 0;
709 }
710 }
711 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
712 j = 0;
713 i++;
714 for (; i < 16; i++) {
715 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
716 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100717 while (MCHBAR8(0x180) & 0x10)
718 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000719 if (MCHBAR32(0x184) == 0) {
720 i++;
721 break;
722 }
723 }
724 for (; i < 16; i++) {
725 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
726 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100727 while (MCHBAR8(0x180) & 0x10)
728 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000729 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100730 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000731 if (j >= 2)
732 break;
733 } else {
734 j = 0;
735 }
736 }
737 if (j < 2) {
738 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
739 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100740 while (MCHBAR8(0x180) & 0x10)
741 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000742 j = 2;
743 }
744 }
745
746 if (j < 2) {
747 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
748 async = 1;
749 }
750
751 clk = 0x1a;
752 if (async != 1) {
753 reg8 = MCHBAR8(0x188) & 0x1e;
754 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100755 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000756 clk = 0x10;
757 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
758 clk = 0x10;
759 } else {
760 clk = 0x1a;
761 }
762 }
763 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
764
765 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
766 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200767 i = MCHBAR8(0x1c8) & 0xf;
Damien Zammit4b513a62015-08-20 00:37:05 +1000768 i = (i + 10) % 14;
769 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
770 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100771 while (MCHBAR8(0x180) & 0x10)
772 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000773 }
774
775 reg8 = MCHBAR8(0x188) & ~1;
776 MCHBAR8(0x188) = reg8;
777 reg8 &= ~0x3e;
778 reg8 |= clk;
779 MCHBAR8(0x188) = reg8;
780 reg8 |= 1;
781 MCHBAR8(0x188) = reg8;
782
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100783 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000784 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100785}
Damien Zammit4b513a62015-08-20 00:37:05 +1000786
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100787static void select_default_dq_dqs_settings(struct sysinfo *s)
788{
789 int ch, lane;
790
Arthur Heymans276049f2017-11-05 05:56:34 +0100791 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
792 switch (s->selected_timings.mem_clk) {
793 case MEM_CLOCK_667MHz:
794 memcpy(s->dqs_settings[ch],
795 default_ddr2_667_dqs,
796 sizeof(s->dqs_settings[ch]));
797 memcpy(s->dq_settings[ch],
798 default_ddr2_667_dq,
799 sizeof(s->dq_settings[ch]));
800 s->rt_dqs[ch][lane].tap = 7;
801 s->rt_dqs[ch][lane].pi = 2;
802 break;
803 case MEM_CLOCK_800MHz:
804 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100805 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100806 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100807 sizeof(s->dqs_settings[ch]));
808 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100809 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100810 sizeof(s->dq_settings[ch]));
811 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100812 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100813 } else { /* DDR3 */
814 /* TODO: DDR3 write DQ-DQS */
815 s->rt_dqs[ch][lane].tap = 6;
816 s->rt_dqs[ch][lane].pi = 2;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100817 }
Arthur Heymans276049f2017-11-05 05:56:34 +0100818 break;
819 case MEM_CLOCK_1066MHz:
820 /* TODO: DDR3 write DQ-DQS */
821 s->rt_dqs[ch][lane].tap = 5;
822 s->rt_dqs[ch][lane].pi = 2;
823 break;
824 case MEM_CLOCK_1333MHz:
825 /* TODO: DDR3 write DQ-DQS */
826 s->rt_dqs[ch][lane].tap = 7;
827 s->rt_dqs[ch][lane].pi = 0;
828 break;
829 default: /* not supported */
830 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000831 }
832 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100833}
Damien Zammit4b513a62015-08-20 00:37:05 +1000834
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100835/*
836 * It looks like only the RT DQS register for the first rank
837 * is used for all ranks. Just set all the 'unused' RT DQS registers
838 * to the same as rank 0, out of precaution.
839 */
840static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
841{
842 // Program DQ/DQS dll settings
843 int ch, lane, rank;
844
845 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +0100846 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100847 FOR_EACH_RANK_IN_CHANNEL(rank) {
848 rt_set_dqs(ch, lane, rank,
849 &s->rt_dqs[ch][lane]);
850 }
851 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
852 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000853 }
854 }
855}
856
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200857static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000858{
859 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100860 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
861 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +1000862 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
863 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
864 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
865 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
866 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
867 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
868 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
869 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
870 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
871 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
872 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
873
874 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
875 for (j = 0; j < 6; j++) {
876 if (j == 0) {
877 MCHBAR32(0x400*i + addr[j]) =
878 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
879 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
880 for (k = 0; k < 8; k++) {
881 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
882 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
883 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
884 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
885 }
886 } else {
887 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
888 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
889 x378[j];
890 MCHBAR32(0x400*i + addr[j] + 0xe) =
891 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
892 MCHBAR32(0x400*i + addr[j] + 0x12) =
893 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
894 MCHBAR32(0x400*i + addr[j] + 0x16) =
895 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
896 MCHBAR32(0x400*i + addr[j] + 0x1a) =
897 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
898 MCHBAR32(0x400*i + addr[j] + 0x1e) =
899 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
900 MCHBAR32(0x400*i + addr[j] + 0x22) =
901 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
902 MCHBAR32(0x400*i + addr[j] + 0x26) =
903 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
904 MCHBAR32(0x400*i + addr[j] + 0x2a) =
905 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
906 }
907 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
908 }
909 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
910 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
911 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
912 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
913 } // END EACH POPULATED CHANNEL
914
915 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
916 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
917 MCHBAR16(0x178) = 0x0135;
918 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
919
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100920 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +1000921 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100922 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +1000923 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +1000924
925 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
926}
927
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200928static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000929{
930 u8 i;
931 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100932 { 0x0000, 0x0000 }, // NC_NC
933 { 0x0000, 0x0001 }, // x8SS_NC
934 { 0x0000, 0x0011 }, // x8DS_NC
935 { 0x0000, 0x0001 }, // x16SS_NC
936 { 0x0004, 0x0000 }, // NC_x8SS
937 { 0x0101, 0x0404 }, // x8SS_x8SS
938 { 0x0101, 0x4444 }, // x8DS_x8SS
939 { 0x0101, 0x0404 }, // x16SS_x8SS
940 { 0x0044, 0x0000 }, // NC_x8DS
941 { 0x1111, 0x0404 }, // x8SS_x8DS
942 { 0x1111, 0x4444 }, // x8DS_x8DS
943 { 0x1111, 0x0404 }, // x16SS_x8DS
944 { 0x0004, 0x0000 }, // NC_x16SS
945 { 0x0101, 0x0404 }, // x8SS_x16SS
946 { 0x0101, 0x4444 }, // x8DS_x16SS
947 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +1000948 };
949
950 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
951 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
952 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
953 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
954 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
955 }
956}
957
Arthur Heymans1994e4482017-11-04 07:52:23 +0100958static void pre_jedec_memory_map(void)
959{
960 /*
961 * Configure the memory mapping in stacked mode (channel 1 being mapped
962 * above channel 0) and with 128M per rank.
963 * This simplifies dram trainings a lot since those need a test address.
964 *
965 * +-------------+ => 0
966 * | ch 0, rank 0|
967 * +-------------+ => 0x8000000 (128M)
968 * | ch 0, rank 1|
969 * +-------------+ => 0x10000000 (256M)
970 * | ch 0, rank 2|
971 * +-------------+ => 0x18000000 (384M)
972 * | ch 0, rank 3|
973 * +-------------+ => 0x20000000 (512M)
974 * | ch 1, rank 0|
975 * +-------------+ => 0x28000000 (640M)
976 * | ch 1, rank 1|
977 * +-------------+ => 0x30000000 (768M)
978 * | ch 1, rank 2|
979 * +-------------+ => 0x38000000 (896M)
980 * | ch 1, rank 3|
981 * +-------------+
982 *
983 * After all trainings are done this is set to the real values specified
984 * by the SPD.
985 */
986 /* Set rank 0-3 populated */
987 MCHBAR32(C0CKECTRL) = (MCHBAR32(C0CKECTRL) & ~1) | 0xf00000;
988 MCHBAR32(C1CKECTRL) = (MCHBAR32(C1CKECTRL) & ~1) | 0xf00000;
989 /* Set size of each rank to 128M */
990 MCHBAR16(C0DRA01) = 0x0101;
991 MCHBAR16(C0DRA23) = 0x0101;
992 MCHBAR16(C1DRA01) = 0x0101;
993 MCHBAR16(C1DRA23) = 0x0101;
994 MCHBAR16(C0DRB0) = 0x0002;
995 MCHBAR16(C0DRB1) = 0x0004;
996 MCHBAR16(C0DRB2) = 0x0006;
997 MCHBAR16(C0DRB3) = 0x0008;
998 MCHBAR16(C1DRB0) = 0x0002;
999 MCHBAR16(C1DRB1) = 0x0004;
1000 MCHBAR16(C1DRB2) = 0x0006;
1001 /*
1002 * For some reason the boundary needs to be 0x10 instead of 0x8 here.
1003 * Vendor does this too...
1004 */
1005 MCHBAR16(C1DRB3) = 0x0010;
1006 MCHBAR8(0x111) = MCHBAR8(0x111) | STACKED_MEM;
1007 MCHBAR32(0x104) = 0;
1008 MCHBAR16(0x102) = 0x400;
1009 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1010 MCHBAR16(0x10e) = 0;
1011 MCHBAR32(0x108) = 0;
1012 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000);
1013 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1014 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10);
1015 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1016 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400);
1017 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000);
1018 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000);
1019 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000);
1020}
1021
1022u32 test_address(int channel, int rank)
1023{
1024 ASSERT(channel <= 1 && rank < 4);
1025 return channel * 512 * MiB + rank * 128 * MiB;
1026}
1027
Damien Zammit4b513a62015-08-20 00:37:05 +10001028static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1029{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001030 u32 addr = test_address(ch, r);
Damien Zammit4b513a62015-08-20 00:37:05 +10001031 volatile u32 rubbish;
1032
1033 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1034 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001035 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001036 udelay(10);
1037 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1038 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1039}
1040
1041static void jedec_ddr2(struct sysinfo *s)
1042{
1043 u8 i;
1044 u16 mrsval, ch, r, v;
1045
1046 u8 odt[16][4] = {
1047 {0x00, 0x00, 0x00, 0x00},
1048 {0x01, 0x00, 0x00, 0x00},
1049 {0x01, 0x01, 0x00, 0x00},
1050 {0x01, 0x00, 0x00, 0x00},
1051 {0x00, 0x00, 0x01, 0x00},
1052 {0x11, 0x00, 0x11, 0x00},
1053 {0x11, 0x11, 0x11, 0x00},
1054 {0x11, 0x00, 0x11, 0x00},
1055 {0x00, 0x00, 0x01, 0x01},
1056 {0x11, 0x00, 0x11, 0x11},
1057 {0x11, 0x11, 0x11, 0x11},
1058 {0x11, 0x00, 0x11, 0x11},
1059 {0x00, 0x00, 0x01, 0x00},
1060 {0x11, 0x00, 0x11, 0x00},
1061 {0x11, 0x11, 0x11, 0x00},
1062 {0x11, 0x00, 0x11, 0x00}
1063 };
1064
1065 u16 jedec[12][2] = {
1066 {NOP_CMD, 0x0},
1067 {PRECHARGE_CMD, 0x0},
1068 {EMRS2_CMD, 0x0},
1069 {EMRS3_CMD, 0x0},
1070 {EMRS1_CMD, 0x0},
1071 {MRS_CMD, 0x100}, // DLL Reset
1072 {PRECHARGE_CMD, 0x0},
1073 {CBR_CMD, 0x0},
1074 {CBR_CMD, 0x0},
1075 {MRS_CMD, 0x0}, // DLL out of reset
1076 {EMRS1_CMD, 0x380}, // OCD calib default
1077 {EMRS1_CMD, 0x0}
1078 };
1079
1080 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1081
1082 printk(BIOS_DEBUG, "MRS...\n");
1083
1084 udelay(200);
1085
1086 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1087 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1088 for (i = 0; i < 12; i++) {
1089 v = jedec[i][1];
1090 switch (jedec[i][0]) {
1091 case EMRS1_CMD:
1092 v |= (odt[s->dimm_config[ch]][r] << 2);
1093 break;
1094 case MRS_CMD:
1095 v |= mrsval;
1096 break;
1097 default:
1098 break;
1099 }
Arthur Heymans1994e4482017-11-04 07:52:23 +01001100 dojedec_ddr2(r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001101 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001102 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001103 }
1104 }
1105 printk(BIOS_DEBUG, "MRS done\n");
1106}
1107
Arthur Heymansadc571a2017-09-25 09:40:54 +02001108static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001109{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001110 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001111 u16 medium, coarse_offset;
1112 u8 pi_tap;
1113 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001114
Arthur Heymansadc571a2017-09-25 09:40:54 +02001115 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1116 medium = 0;
1117 coarse_offset = 0;
1118 reg32 = MCHBAR32(0x400 * channel + 0x248);
1119 reg32 &= ~0xf0000;
1120 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1121 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001122
Arthur Heymans276049f2017-11-05 05:56:34 +01001123 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001124 medium |= s->rcven_t[channel].medium[lane]
1125 << (lane * 2);
1126 coarse_offset |=
1127 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1128 << (lane * 2);
1129
1130 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1131 pi_tap &= ~0x7f;
1132 pi_tap |= s->rcven_t[channel].tap[lane];
1133 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1134 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001135 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001136 MCHBAR16(0x400 * channel + 0x58c) = medium;
1137 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001138 }
1139}
1140
Arthur Heymansadc571a2017-09-25 09:40:54 +02001141static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001142{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001143 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001144 if (fast_boot)
1145 sdram_recover_receive_enable(s);
1146 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001147 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001148}
1149
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001150static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001151{
1152 u8 map, i, ch, r, rankpop0, rankpop1;
1153 u32 c0dra = 0;
1154 u32 c1dra = 0;
1155 u32 c0drb = 0;
1156 u32 c1drb = 0;
1157 u32 dra;
1158 u32 dra0;
1159 u32 dra1;
1160 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001161 u32 dual_channel_size, single_channel_size, single_channel_offset;
1162 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001163 u8 dratab[2][2][2][4] = {
1164 {
1165 {
1166 {0xff, 0xff, 0xff, 0xff},
1167 {0xff, 0x00, 0x02, 0xff}
1168 },
1169 {
1170 {0xff, 0x01, 0xff, 0xff},
1171 {0xff, 0x03, 0xff, 0xff}
1172 }
1173 },
1174 {
1175 {
1176 {0xff, 0xff, 0xff, 0xff},
1177 {0xff, 0x04, 0x06, 0x08}
1178 },
1179 {
1180 {0xff, 0xff, 0xff, 0xff},
1181 {0x05, 0x07, 0x09, 0xff}
1182 }
1183 }
1184 };
1185
1186 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1187
1188 // DRA
1189 rankpop0 = 0;
1190 rankpop1 = 0;
1191 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001192 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1193 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001194 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001195 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001196 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001197
1198 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001199 [s->dimms[i].width]
1200 [s->dimms[i].cols-9]
1201 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001202 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001203 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001204 if (ch == 0) {
1205 c0dra |= dra << (r*8);
1206 rankpop0 |= 1 << r;
1207 } else {
1208 c1dra |= dra << (r*8);
1209 rankpop1 |= 1 << r;
1210 }
1211 }
1212 MCHBAR32(0x208) = c0dra;
1213 MCHBAR32(0x608) = c1dra;
1214
1215 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1216 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1217
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001218 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1219 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001220 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001221 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1222 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001223 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001224
1225 // DRB
Arthur Heymansdfce9322017-12-16 19:48:00 +01001226 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001227 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001228 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1229 dra0 = (c0dra >> (8*r)) & 0x7f;
1230 c0drb = (u16)(c0drb + drbtab[dra0]);
1231 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001232 MCHBAR16(0x200 + 2*r) = c0drb;
1233 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001234 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1235 dra1 = (c1dra >> (8*r)) & 0x7f;
1236 c1drb = (u16)(c1drb + drbtab[dra1]);
1237 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001238 MCHBAR16(0x600 + 2*r) = c1drb;
1239 }
1240 }
1241
1242 s->channel_capacity[0] = c0drb << 6;
1243 s->channel_capacity[1] = c1drb << 6;
1244 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1245 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1246 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1247
Damien Zammit9fb08f52016-01-22 18:56:23 +11001248 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001249 size_ch0 = s->channel_capacity[0];
1250 size_ch1 = s->channel_capacity[1];
1251 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001252
1253 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1254 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1255
Arthur Heymans701da392017-12-16 22:56:19 +01001256 if (size_me == 0) {
1257 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1258 } else {
1259 if (size_ch0 == 0) {
1260 /* ME needs ram on CH0 */
1261 size_me = 0;
1262 /* TOTEST: bailout? */
1263 } else {
1264 /* Set ME UMA size in MiB */
1265 MCHBAR16(0x100) = size_me;
1266 /* Set ME UMA Present bit */
1267 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1268 }
1269 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1270 }
1271 MCHBAR16(0x104) = dual_channel_size;
1272 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1273 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001274
Damien Zammit4b513a62015-08-20 00:37:05 +10001275 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001276 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001277 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001278 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001279 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001280 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001281 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001282
Arthur Heymans701da392017-12-16 22:56:19 +01001283 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001284 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001285 /* Enable flex mode, we hardcode this everywhere */
1286 if (size_me == 0) {
1287 map |= 0x04;
1288 if (size_ch0 <= size_ch1)
1289 map |= 0x01;
1290 } else {
1291 if (size_ch0 - size_me < size_ch1)
1292 map |= 0x04;
1293 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001294
Damien Zammit4b513a62015-08-20 00:37:05 +10001295 MCHBAR8(0x110) = map;
1296 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001297
Arthur Heymans701da392017-12-16 22:56:19 +01001298 /*
1299 * "108h[15:0] Single Channel Offset for Ch0"
1300 * This is the 'limit' of the part on CH0 that cannot be matched
1301 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1302 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1303 * channel size on ch0.
1304 */
1305 if (size_me == 0) {
1306 if (size_ch0 > size_ch1)
1307 single_channel_offset = dual_channel_size / 2
1308 + single_channel_size;
1309 else
1310 single_channel_offset = dual_channel_size / 2;
1311 } else {
1312 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
1313 single_channel_offset = dual_channel_size / 2
1314 + single_channel_size;
1315 else
1316 single_channel_offset = dual_channel_size / 2
1317 + size_me;
1318 }
1319
1320 MCHBAR16(0x108) = single_channel_offset;
1321 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001322}
1323
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001324static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001325{
Damien Zammitd63115d2016-01-22 19:11:44 +11001326 bool reclaim;
1327 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1328 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001329 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001330 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001331 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1332 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001333 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
Arthur Heymans16a70a42017-09-22 12:22:24 +02001334 u8 reg8;
Damien Zammit4b513a62015-08-20 00:37:05 +10001335
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001336 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001337 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1338 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymans16a70a42017-09-22 12:22:24 +02001339 tsegsize = 8; // 8MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001340 mmiosize = 0x800; // 2GB MMIO
Arthur Heymans16a70a42017-09-22 12:22:24 +02001341 umasizem = gfxsize + gttsize + tsegsize;
1342 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001343 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001344 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001345
1346 reclaim = false;
1347 if ((tom - tolud) > 0x40)
1348 reclaim = true;
1349
1350 if (reclaim) {
1351 tolud = tolud & ~0x3f;
1352 tom = tom & ~0x3f;
1353 reclaimbase = MAX(0x1000, tom);
1354 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1355 }
1356
Damien Zammit4b513a62015-08-20 00:37:05 +10001357 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001358 if (reclaim)
1359 touud = reclaimlimit + 0x40;
1360
Damien Zammit4b513a62015-08-20 00:37:05 +10001361 gfxbase = tolud - gfxsize;
1362 gttbase = gfxbase - gttsize;
1363 tsegbase = gttbase - tsegsize;
1364
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001365 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1366 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001367 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001368 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001369 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001370 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001371 (u16)(reclaimlimit >> 6));
1372 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001373 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1374 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1375 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
Arthur Heymans16a70a42017-09-22 12:22:24 +02001376 /* Enable and set tseg size to 8M */
1377 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC);
1378 reg8 &= ~0x7;
1379 reg8 |= (2 << 1) | (1 << 0); /* 8M and TSEG_Enable */
1380 pci_write_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC, reg8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001381 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001382}
1383
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001384static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001385{
1386 u8 ch, reg8;
1387
1388 MCHBAR32(0xfb0) = 0x1000d024;
1389 MCHBAR32(0xfb4) = 0xc842;
1390 MCHBAR32(0xfbc) = 0xf;
1391 MCHBAR32(0xfc4) = 0xfe22244;
1392 MCHBAR8(0x12f) = 0x5c;
1393 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1394 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1395 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1396 MCHBAR32(0xfa8) = 0x30d400;
1397
1398 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1399 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1400 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1401 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1402 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1403 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1404 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1405 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1406 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1407 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1408 }
1409
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001410 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1411 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001412 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1413 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1414 MCHBAR32(0x2c) = 0x44a53;
1415 MCHBAR32(0x30) = 0x1f5a86;
1416 MCHBAR32(0x34) = 0x1902810;
1417 MCHBAR32(0x38) = 0xf7000000;
1418 MCHBAR32(0x3c) = 0x23014410;
1419 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1420 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001421 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001422}
1423
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001424static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001425{
1426 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1427 u8 lane, ch;
1428 u8 twl = 0;
1429 u16 x264, x23c;
1430
1431 twl = s->selected_timings.CAS - 1;
1432 x264 = 0x78;
1433 switch (s->selected_timings.mem_clk) {
1434 default:
1435 case MEM_CLOCK_667MHz:
1436 reg1 = 0x99;
1437 reg2 = 0x1048a9;
1438 clkgate = 0x230000;
1439 x23c = 0x7a89;
1440 break;
1441 case MEM_CLOCK_800MHz:
1442 if (s->selected_timings.CAS == 5) {
1443 reg1 = 0x19a;
1444 reg2 = 0x1048aa;
1445 } else {
1446 reg1 = 0x9a;
1447 reg2 = 0x2158aa;
1448 x264 = 0x89;
1449 }
1450 clkgate = 0x280000;
1451 x23c = 0x7b89;
1452 break;
1453 }
1454 reg3 = 0x232;
1455 reg4 = 0x2864;
1456
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001457 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001458 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001459 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001460 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001461 MCHBAR32(0x18) = 0xdf6437f7;
1462 MCHBAR32(0x1c) = 0x0;
1463 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1464 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1465 MCHBAR16(0x115) = (u16) reg1;
1466 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1467 MCHBAR8(0x124) = 0x7;
1468 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1469 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1470 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1471 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1472 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1473 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1474 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1475 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1476 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1477 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1478 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1479 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1480 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1481 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1482 MCHBAR32(0x2d4) = 0x40453600;
1483 MCHBAR32(0x300) = 0xc0b0a08;
1484 MCHBAR32(0x304) = 0x6040201;
1485 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1486 MCHBAR16(0x610) = 0x232;
1487 MCHBAR16(0x612) = 0x2864;
1488 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1489 MCHBAR32(0xae4) = 0;
1490 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1491 MCHBAR32(0xf00) = 0x393a3b3c;
1492 MCHBAR32(0xf04) = 0x3d3e3f40;
1493 MCHBAR32(0xf08) = 0x393a3b3c;
1494 MCHBAR32(0xf0c) = 0x3d3e3f40;
1495 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1496 MCHBAR32(0xf48) = 0xfff0ffe0;
1497 MCHBAR32(0xf4c) = 0xffc0ff00;
1498 MCHBAR32(0xf50) = 0xfc00f000;
1499 MCHBAR32(0xf54) = 0xc0008000;
1500 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1501 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1502 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1503 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1504 MCHBAR32(0x1104) = 0x3003232;
1505 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001506 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001507 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001508 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001509 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001510 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1511 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001512 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001513 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001514 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001515 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001516 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001517 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001518 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001519
Damien Zammit4b513a62015-08-20 00:37:05 +10001520 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1521 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1522 MCHBAR16(0x400*ch + 0x23c) = x23c;
1523 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1524 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1525 MCHBAR8(0x400*ch + 0x264) = x264;
1526 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1527 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1528 }
1529
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001530 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001531 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001532}
1533
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001534void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001535{
1536 u8 ch;
1537 u8 r, bank;
1538 u32 reg32;
1539
Arthur Heymans97e13d82016-11-30 18:40:38 +01001540 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1541 // Clear self refresh
1542 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1543 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001544
Arthur Heymans97e13d82016-11-30 18:40:38 +01001545 // Clear host clk gate reg
1546 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001547
Arthur Heymans97e13d82016-11-30 18:40:38 +01001548 // Select DDR2
1549 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001550
Arthur Heymans97e13d82016-11-30 18:40:38 +01001551 // Set freq
1552 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1553 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001554
Arthur Heymans97e13d82016-11-30 18:40:38 +01001555 // Overwrite freq if chipset rejects it
1556 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1557 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1558 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001559 }
1560
Damien Zammit4b513a62015-08-20 00:37:05 +10001561 // Program clock crossing
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001562 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001563 printk(BIOS_DEBUG, "Done clk crossing\n");
1564
Arthur Heymans97e13d82016-11-30 18:40:38 +01001565 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001566 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001567 printk(BIOS_DEBUG, "Done I/O clk\n");
1568 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001569
1570 // Grant to launch
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001571 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001572 printk(BIOS_DEBUG, "Done launch\n");
1573
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001574 // Program DRAM timings
1575 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001576 printk(BIOS_DEBUG, "Done timings\n");
1577
1578 // Program DLL
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001579 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001580 if (!fast_boot)
1581 select_default_dq_dqs_settings(s);
1582 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001583
1584 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001585 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001586 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001587 printk(BIOS_DEBUG, "RCOMP\n");
1588 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001589
1590 // ODT
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001591 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001592 printk(BIOS_DEBUG, "Done ODT\n");
1593
1594 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001595 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1596 while ((MCHBAR8(0x130) & 1) != 0)
1597 ;
1598 printk(BIOS_DEBUG, "Done RCOMP update\n");
1599 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001600
Arthur Heymans1994e4482017-11-04 07:52:23 +01001601 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10001602
1603 // IOBUFACT
1604 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1605 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1606 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1607 }
1608 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001609 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001610 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1611 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1612 }
1613 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1614 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1615 }
1616
1617 // Pre jedec
1618 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1619 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1620 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1621 }
1622 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1623 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1624 printk(BIOS_DEBUG, "Done pre-jedec\n");
1625
1626 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001627 if (s->boot_path != BOOT_PATH_RESUME)
1628 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001629
1630 printk(BIOS_DEBUG, "Done jedec steps\n");
1631
1632 // After JEDEC reset
1633 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1634 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001635 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001636 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001637 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001638 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001639 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1640 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1641 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1642 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1643 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1644 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1645 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1646 }
1647 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
1648 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
1649 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
1650
1651 printk(BIOS_DEBUG, "Done post-jedec\n");
1652
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001653 // Set DDR init complete
Damien Zammit4b513a62015-08-20 00:37:05 +10001654 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1655 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
1656 }
1657
1658 // Receive enable
Arthur Heymansadc571a2017-09-25 09:40:54 +02001659 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10001660 printk(BIOS_DEBUG, "Done rcven\n");
1661
1662 // Finish rcven
1663 FOR_EACH_CHANNEL(ch) {
1664 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
1665 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
1666 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
1667 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
1668 }
1669 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1670 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1671 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1672
1673 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01001674 if (s->boot_path == BOOT_PATH_NORMAL) {
1675 volatile u32 data;
1676 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1677 for (bank = 0; bank < 4; bank++) {
Arthur Heymans1994e4482017-11-04 07:52:23 +01001678 reg32 = test_address(ch, r) |
Arthur Heymans97e13d82016-11-30 18:40:38 +01001679 (bank << 12);
1680 write32((u32 *)reg32, 0xffffffff);
1681 data = read32((u32 *)reg32);
1682 printk(BIOS_DEBUG, "Wrote ones,");
1683 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1684 reg32, data);
1685 write32((u32 *)reg32, 0x00000000);
1686 data = read32((u32 *)reg32);
1687 printk(BIOS_DEBUG, "Wrote zeros,");
1688 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1689 reg32, data);
1690 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001691 }
1692 }
1693 printk(BIOS_DEBUG, "Done dummy reads\n");
1694
1695 // XXX tRD
1696
Arthur Heymans95c48cb2017-11-04 08:07:06 +01001697 if (!fast_boot) {
1698 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
1699 if(do_write_training(s))
1700 die("DQ write training failed!");
1701 }
1702 if (do_read_training(s))
1703 die("DQS read training failed!");
1704 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001705
1706 // DRADRB
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001707 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001708 printk(BIOS_DEBUG, "Done DRADRB\n");
1709
1710 // Memory map
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001711 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001712 printk(BIOS_DEBUG, "Done memory map\n");
1713
1714 // Enhanced mode
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001715 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001716 printk(BIOS_DEBUG, "Done enhanced mode\n");
1717
1718 // Periodic RCOMP
1719 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
1720 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
1721 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
1722 printk(BIOS_DEBUG, "Done PRCOMP\n");
1723
1724 // Power settings
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001725 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001726 printk(BIOS_DEBUG, "Done power settings\n");
1727
1728 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01001729 /*
1730 * FIXME: This locks some registers like bit1 of GGC
1731 * and is only needed in case of ME being used.
1732 */
1733 if (ME_UMA_SIZEMB != 0) {
1734 if (RANK_IS_POPULATED(s->dimms, 0, 0)
1735 || RANK_IS_POPULATED(s->dimms, 1, 0))
1736 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
1737 if (RANK_IS_POPULATED(s->dimms, 0, 1)
1738 || RANK_IS_POPULATED(s->dimms, 1, 1))
1739 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
1740 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11001741 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001742
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001743 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001744}