blob: b9675836e2f191b6096d1f843562970b70497d42 [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans1994e4482017-11-04 07:52:23 +010017#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +100018#include <stdint.h>
19#include <arch/io.h>
20#include <arch/cpu.h>
21#include <console/console.h>
22#include <commonlib/helpers.h>
23#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010025#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020027#else
28#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010029#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010030#include <string.h>
Martin Rothcbe38922016-01-05 19:40:41 -070031#include "iomap.h"
32#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100033
Damien Zammit9fb08f52016-01-22 18:56:23 +110034#define ME_UMA_SIZEMB 0
35
Arthur Heymans3cf94032017-04-05 16:17:26 +020036u32 fsb2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100037{
38 return (speed * 267) + 800;
39}
40
Arthur Heymans3cf94032017-04-05 16:17:26 +020041u32 ddr2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100042{
43 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
44
45 if (speed >= ARRAY_SIZE(mhz))
46 return 0;
47
48 return mhz[speed];
49}
50
Damien Zammitd63115d2016-01-22 19:11:44 +110051/* Find MSB bitfield location using bit scan reverse instruction */
52static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100053{
Damien Zammitd63115d2016-01-22 19:11:44 +110054 u32 pos;
55
56 if (val == 0) {
57 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
58 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100059 }
Damien Zammitd63115d2016-01-22 19:11:44 +110060
61 asm ("bsrl %1, %0"
Arthur Heymans70a1dda2017-03-09 01:58:24 +010062 : "=r"(pos)
63 : "r"(val)
Damien Zammitd63115d2016-01-22 19:11:44 +110064 );
65
66 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100067}
68
Damien Zammit4b513a62015-08-20 00:37:05 +100069static void clkcross_ddr2(struct sysinfo *s)
70{
71 u8 i, j;
72 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
73
Damien Zammit4b513a62015-08-20 00:37:05 +100074 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020075 /* MEMCLK 400 N/A */
76 {{}, {}, {} },
77 /* MEMCLK 533 N/A */
78 {{}, {}, {} },
79 /* MEMCLK 667
80 * FSB 800 */
81 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
82 0x20010208, 0x04080000, 0x10010002, 0x00000000,
83 0x00000000, 0x02000000, 0x04000100, 0x08000000,
84 0x10200204},
85 /* FSB 1067 */
86 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
87 0x80020410, 0x02040008, 0x10000100, 0x00000000,
88 0x00000000, 0x04000000, 0x08000102, 0x20000000,
89 0x40010208},
90 /* FSB 1333 */
91 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
92 0x08020000, 0x00000000, 0x00020001, 0x00000000,
93 0x00000000, 0x00000000, 0x08010204, 0x00000000,
94 0x04010000} },
95 /* MEMCLK 800
96 * FSB 800 */
97 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
98 0x08010204, 0x00000000, 0x08010204, 0x0000000,
99 0x00000000, 0x00000000, 0x00020001, 0x0000000,
100 0x04080102},
101 /* FSB 1067 */
102 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
103 0x08010200, 0x00000000, 0x04000102, 0x00000000,
104 0x00000000, 0x00000000, 0x00020001, 0x00000000,
105 0x02040801},
106 /* FSB 1333 */
107 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
108 0x10020400, 0x02000000, 0x00040100, 0x00000000,
109 0x00000000, 0x04080000, 0x00100102, 0x00000000,
110 0x08100200} },
111 /* MEMCLK 1067 */
112 {{},
113 /* FSB 1067 */
114 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
115 0x04080102, 0x00000000, 0x08010204, 0x00000000,
116 0x00000000, 0x00000000, 0x00020001, 0x00000000,
117 0x02040801},
118 /* FSB 1333 */
119 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
120 0x08010204, 0x04000000, 0x00080102, 0x00000000,
121 0x00000000, 0x02000408, 0x00100001, 0x00000000,
122 0x04080102} },
123 /* MEMCLK 1333 */
124 {{}, {},
125 /* FSB 1333 */
126 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
127 0x04080102, 0x00000000, 0x04080102, 0x00000000,
128 0x00000000, 0x00000000, 0x00000000, 0x00000000,
129 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000130 };
131
132 i = (u8)s->selected_timings.mem_clk;
133 j = (u8)s->selected_timings.fsb_clk;
134
135 MCHBAR32(0xc04) = clkxtab[i][j][0];
136 MCHBAR32(0xc50) = clkxtab[i][j][1];
137 MCHBAR32(0xc54) = clkxtab[i][j][2];
138 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
139 MCHBAR32(0x6d8) = clkxtab[i][j][3];
140 MCHBAR32(0x6e0) = clkxtab[i][j][3];
141 MCHBAR32(0x6dc) = clkxtab[i][j][4];
142 MCHBAR32(0x6e4) = clkxtab[i][j][4];
143 MCHBAR32(0x6e8) = clkxtab[i][j][5];
144 MCHBAR32(0x6f0) = clkxtab[i][j][5];
145 MCHBAR32(0x6ec) = clkxtab[i][j][6];
146 MCHBAR32(0x6f4) = clkxtab[i][j][6];
147 MCHBAR32(0x6f8) = clkxtab[i][j][7];
148 MCHBAR32(0x6fc) = clkxtab[i][j][8];
149 MCHBAR32(0x708) = clkxtab[i][j][11];
150 MCHBAR32(0x70c) = clkxtab[i][j][12];
151}
152
Damien Zammit4b513a62015-08-20 00:37:05 +1000153static void setioclk_ddr2(struct sysinfo *s)
154{
155 MCHBAR32(0x1bc) = 0x08060402;
156 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
157 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
158 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
159 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
160 switch (s->selected_timings.mem_clk) {
161 default:
162 case MEM_CLOCK_800MHz:
163 case MEM_CLOCK_1066MHz:
164 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
165 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
166 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
167 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
168 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
169 break;
170 case MEM_CLOCK_667MHz:
171 case MEM_CLOCK_1333MHz:
172 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
173 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
174 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
175 break;
176 }
177 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
178 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
179}
180
181static void launch_ddr2(struct sysinfo *s)
182{
183 u8 i;
184 u32 launch1 = 0x58001117;
185 u32 launch2 = 0;
186 u32 launch3 = 0;
187
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100188 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000189 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100190 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000191 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100192 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000193 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000194
195 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
196 MCHBAR32(0x400*i + 0x220) = launch1;
197 MCHBAR32(0x400*i + 0x224) = launch2;
198 MCHBAR32(0x400*i + 0x21c) = launch3;
199 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
200 }
201
202 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
203 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
204 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
205}
206
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200207static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000208{
209 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200210 (setting->clk_delay << 14) |
211 (setting->db_sel << 6) |
212 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000213 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200214 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000215 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200216 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000217}
218
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200219static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000220{
221 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200222 (setting->clk_delay << 16) |
223 (setting->db_sel << 7) |
224 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000225 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200226 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000227 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200228 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000229}
230
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200231static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000232{
233 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200234 (setting->clk_delay << 24) |
235 (setting->db_sel << 20) |
236 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000237 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200238 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000239 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200240 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000241}
242
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200243static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000244{
245 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200246 (setting->clk_delay << 27) |
247 (setting->db_sel << 22) |
248 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000249 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200250 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000251 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200252 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000253}
254
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200255static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000256{
257 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200258 (setting->clk_delay << 14) |
259 (setting->db_sel << 12) |
260 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000261 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200262 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000263 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200264 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000265}
266
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200267static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000268{
269 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200270 (setting->clk_delay << 10) |
271 (setting->db_sel << 8) |
272 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000273 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200274 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000275 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200276 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000277}
278
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200279static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000280{
281 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200282 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000283 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200284 (setting->db_sel << 5) |
285 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000286 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200287 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000288 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200289 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000290}
291
Arthur Heymans3876f242017-06-09 22:55:22 +0200292/**
293 * All finer DQ and DQS DLL settings are set to the same value
294 * for each rank in a channel, while coarse is common.
295 */
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200296static void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000297{
Arthur Heymans3876f242017-06-09 22:55:22 +0200298 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000299
Arthur Heymans3876f242017-06-09 22:55:22 +0200300 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
301 & ~(1 << (lane * 4 + 1)))
302 | (setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000303
Arthur Heymans3876f242017-06-09 22:55:22 +0200304 for (rank = 0; rank < 4; rank++) {
305 MCHBAR32(0x400 * ch + 0x5b4 + rank * 4) =
306 (MCHBAR32(0x400 * ch + 0x5b4 + rank * 4)
307 & ~(0x201 << lane))
308 | (setting->db_en << (9 + lane))
309 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000310
Arthur Heymans3876f242017-06-09 22:55:22 +0200311 MCHBAR32(0x400*ch + 0x5c8 + rank * 4) =
312 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
313 & ~(0x3 << (16 + lane * 2)))
314 | (setting->clk_delay << (16+lane * 2));
315
316 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
317 (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x7f)
318 | (setting->pi << 4)
319 | setting->tap;
320 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000321}
322
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200323static void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000324{
Arthur Heymans3876f242017-06-09 22:55:22 +0200325 int rank;
326 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
327 & ~(1 << (lane * 4)))
328 | (setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000329
Arthur Heymans3876f242017-06-09 22:55:22 +0200330 for (rank = 0; rank < 4; rank++) {
331 MCHBAR32(0x400 * ch + 0x5a4 + rank * 4) =
332 (MCHBAR32(0x400 * ch + 0x5a4 + rank * 4)
333 & ~(0x201 << lane))
334 | (setting->db_en << (9 + lane))
335 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000336
Arthur Heymans3876f242017-06-09 22:55:22 +0200337 MCHBAR32(0x400 * ch + 0x5c8 + rank * 4) =
338 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
339 & ~(0x3 << (lane * 2)))
340 | (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000341
Arthur Heymans3876f242017-06-09 22:55:22 +0200342 MCHBAR8(0x400*ch + 0x500 + lane * 4 + rank) =
343 (MCHBAR8(0x400 * ch + 0x500 + lane * 4 + rank) & ~0x7f)
344 | (setting->pi << 4)
345 | setting->tap;
346 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000347}
348
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100349static void rt_set_dqs(u8 channel, u8 lane, u8 rank,
350 struct rt_dqs_setting *dqs_setting)
351{
352 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
353 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
354 printk(RAM_SPEW, "RT DQS: ch%d, L%d, %d.%d\n", channel, lane,
355 dqs_setting->tap,
356 dqs_setting->pi);
357
358 saved_tap &= ~(0xf << (rank * 4));
359 saved_tap |= dqs_setting->tap << (rank * 4);
360 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
361
362 saved_pi &= ~(0x7 << (rank * 3));
363 saved_pi |= dqs_setting->pi << (rank * 3);
364 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
365}
366
Damien Zammit4b513a62015-08-20 00:37:05 +1000367static void timings_ddr2(struct sysinfo *s)
368{
369 u8 i;
370 u8 twl, ta1, ta2, ta3, ta4;
371 u8 reg8;
372 u8 flag1 = 0;
373 u8 flag2 = 0;
374 u16 reg16;
375 u32 reg32;
376 u16 ddr, fsb;
377 u8 trpmod = 0;
378 u8 bankmod = 1;
379 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100380 u8 adjusted_cas;
381
382 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000383
384 u16 fsb2ps[3] = {
385 5000, // 800
386 3750, // 1067
387 3000 // 1333
388 };
389
390 u16 ddr2ps[6] = {
391 5000, // 400
392 3750, // 533
393 3000, // 667
394 2500, // 800
395 1875, // 1067
396 1500 // 1333
397 };
398
399 u16 lut1[6] = {
400 0,
401 0,
402 2600,
403 3120,
404 4171,
405 5200
406 };
407
408 ta1 = 6;
409 ta2 = 6;
410 ta3 = 5;
411 ta4 = 8;
412
413 twl = s->selected_timings.CAS - 1;
414
415 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200416 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000417 trpmod = 1;
418 bankmod = 0;
419 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100420 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000421 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000422 }
423
424 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100425 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000426 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100427 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
428 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000429 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100430 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000431 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100432 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000433
434 reg16 = (s->selected_timings.tRAS << 11) |
435 ((twl + 4 + s->selected_timings.tWR) << 6) |
436 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
437 MCHBAR16(0x400*i + 0x250) = reg16;
438
439 reg32 = (bankmod << 21) |
440 (s->selected_timings.tRRD << 17) |
441 (s->selected_timings.tRP << 13) |
442 ((s->selected_timings.tRP + trpmod) << 9) |
443 s->selected_timings.tRFC;
444 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
445 if (bankmod) {
446 switch (s->selected_timings.mem_clk) {
447 default:
448 case MEM_CLOCK_667MHz:
449 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100450 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000451 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100452 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000453 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000454 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100455 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000456 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100457 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000458 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000459 }
460 break;
461 case MEM_CLOCK_800MHz:
462 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100463 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000464 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100465 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000466 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000467 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100468 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000469 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100470 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000471 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000472 }
473 break;
474 }
475 }
476 MCHBAR32(0x400*i + 0x252) = reg32;
477
478 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
479 (0x4 << 8) | (ta2 << 4) | ta4;
480
481 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
482 ((twl + 4 + s->selected_timings.tWTR) << 12) |
483 (ta3 << 8) | (4 << 4) | ta1;
484
485 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
486 s->selected_timings.tRFC;
487
488 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
489 MCHBAR8(0x400*i + 0x264) = 0xff;
490 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
491 s->selected_timings.tRAS;
492 MCHBAR16(0x400*i + 0x244) = 0x2310;
493
494 switch (s->selected_timings.mem_clk) {
495 case MEM_CLOCK_667MHz:
496 reg8 = 0;
497 break;
498 default:
499 reg8 = 1;
500 break;
501 }
502
503 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
504 (reg8 << 2) | 1;
505
506 fsb = fsb2ps[s->selected_timings.fsb_clk];
507 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100508 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000509 reg32 = (u32)((reg32 / fsb) << 8);
510 reg32 |= 0x0e000000;
511 if ((fsb2mhz(s->selected_timings.fsb_clk) /
512 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
513 reg32 |= 1 << 24;
514 }
515 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
516 reg32;
517
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100518 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000519 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100520
521 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000522 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100523
Damien Zammit4b513a62015-08-20 00:37:05 +1000524 reg16 = (u8)(twl - 1 - flag1 - flag2);
525 reg16 |= reg16 << 4;
526 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100527 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000528 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000529 }
530 reg16 |= flag1 << 8;
531 reg16 |= flag2 << 9;
532 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
533 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
534 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
535 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
536 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
537 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
538 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
539
540 reg16 = 0;
541 switch (s->selected_timings.mem_clk) {
542 default:
543 case MEM_CLOCK_667MHz:
544 reg16 = 0x99;
545 break;
546 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100547 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000548 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100549 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000550 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000551 break;
552 }
553 reg16 &= 0x7;
554 reg16 += twl + 9;
555 reg16 <<= 10;
556 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
557 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
558 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
559
560 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
561 reg16 += 2 << 12;
562 reg16 |= (0x15 << 6) | 0x1f;
563 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
564
565 reg32 = (1 << 25) | (6 << 27);
566 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
567 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
568 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
569 } // END EACH POPULATED CHANNEL
570
571 reg16 = 0x1f << 5;
572 reg16 |= 0xe << 10;
573 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
574 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
575 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
576 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
577 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
578 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
579 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
580 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
581 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
582 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
583 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100584 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000585 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
586 MCHBAR8(0x12f) = 0x4c;
587 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
588 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
589 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
590}
591
592static void dll_ddr2(struct sysinfo *s)
593{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200594 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000595 u16 reg16 = 0;
596 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000597
598 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
599 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
600 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
601 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
602 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
603 switch (s->selected_timings.mem_clk) {
604 default:
605 case MEM_CLOCK_667MHz:
606 reg16 = (0xa << 9) | 0xa;
607 break;
608 case MEM_CLOCK_800MHz:
609 reg16 = (0x9 << 9) | 0x9;
610 break;
611 }
612 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
613 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
614 udelay(1);
615 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
616
617 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
618
619 udelay(1);
620 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
621 udelay(1); // 533ns
622 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
623 udelay(1);
624 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
625 udelay(1);
626 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
627 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
628 udelay(1); // 533ns
629 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
630 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
631 udelay(1); // 533ns
632
633 // ME related
634 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
635
636 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
637 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
638
639 FOR_EACH_CHANNEL(i) {
640 reg16 = 0;
641 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
642
643 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100644 FOR_EACH_RANK_IN_CHANNEL(r) {
645 if (!RANK_IS_POPULATED(s->dimms, i, r))
646 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000647 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100648
Damien Zammit4b513a62015-08-20 00:37:05 +1000649 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
650 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
651
652 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
653 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
654 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200655 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000656 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
657 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200658 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000659 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
660 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200661 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000662 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
663 reg8 = 0;
664 } else {
665 die("Unhandled case\n");
666 }
667
Martin Roth128c1042016-11-18 09:29:03 -0700668 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000669
670 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
671 ((u32)(reg8 << 24));
672 } // END EACH CHANNEL
673
674 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
675 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
676
677 // Update DLL timing
678 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
679 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
680 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
681
Damien Zammit4b513a62015-08-20 00:37:05 +1000682 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
683 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
684 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
685 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
686 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
687 }
688
689 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100690 const struct dll_setting *setting;
691
692 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100693 setting = default_ddr2_667_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100694 else
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100695 setting = default_ddr2_800_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100696
697 clkset0(i, &setting[CLKSET0]);
698 clkset1(i, &setting[CLKSET1]);
699 ctrlset0(i, &setting[CTRL0]);
700 ctrlset1(i, &setting[CTRL1]);
701 ctrlset2(i, &setting[CTRL2]);
702 ctrlset3(i, &setting[CTRL3]);
703 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000704 }
705
706 // XXX if not async mode
707 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
708 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
709 j = 0;
710 for (i = 0; i < 16; i++) {
711 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
712 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100713 while (MCHBAR8(0x180) & 0x10)
714 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000715 if (MCHBAR32(0x184) == 0xffffffff) {
716 j++;
717 if (j >= 2)
718 break;
719
720 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
721 j = 2;
722 break;
723 }
724 } else {
725 j = 0;
726 }
727 }
728 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
729 j = 0;
730 i++;
731 for (; i < 16; i++) {
732 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
733 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100734 while (MCHBAR8(0x180) & 0x10)
735 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000736 if (MCHBAR32(0x184) == 0) {
737 i++;
738 break;
739 }
740 }
741 for (; i < 16; i++) {
742 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
743 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100744 while (MCHBAR8(0x180) & 0x10)
745 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000746 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100747 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000748 if (j >= 2)
749 break;
750 } else {
751 j = 0;
752 }
753 }
754 if (j < 2) {
755 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
756 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100757 while (MCHBAR8(0x180) & 0x10)
758 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000759 j = 2;
760 }
761 }
762
763 if (j < 2) {
764 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
765 async = 1;
766 }
767
768 clk = 0x1a;
769 if (async != 1) {
770 reg8 = MCHBAR8(0x188) & 0x1e;
771 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100772 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000773 clk = 0x10;
774 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
775 clk = 0x10;
776 } else {
777 clk = 0x1a;
778 }
779 }
780 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
781
782 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
783 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200784 i = MCHBAR8(0x1c8) & 0xf;
Damien Zammit4b513a62015-08-20 00:37:05 +1000785 i = (i + 10) % 14;
786 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
787 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100788 while (MCHBAR8(0x180) & 0x10)
789 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000790 }
791
792 reg8 = MCHBAR8(0x188) & ~1;
793 MCHBAR8(0x188) = reg8;
794 reg8 &= ~0x3e;
795 reg8 |= clk;
796 MCHBAR8(0x188) = reg8;
797 reg8 |= 1;
798 MCHBAR8(0x188) = reg8;
799
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100800 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000801 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100802}
Damien Zammit4b513a62015-08-20 00:37:05 +1000803
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100804static void select_default_dq_dqs_settings(struct sysinfo *s)
805{
806 int ch, lane;
807
Arthur Heymans276049f2017-11-05 05:56:34 +0100808 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
809 switch (s->selected_timings.mem_clk) {
810 case MEM_CLOCK_667MHz:
811 memcpy(s->dqs_settings[ch],
812 default_ddr2_667_dqs,
813 sizeof(s->dqs_settings[ch]));
814 memcpy(s->dq_settings[ch],
815 default_ddr2_667_dq,
816 sizeof(s->dq_settings[ch]));
817 s->rt_dqs[ch][lane].tap = 7;
818 s->rt_dqs[ch][lane].pi = 2;
819 break;
820 case MEM_CLOCK_800MHz:
821 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100822 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100823 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100824 sizeof(s->dqs_settings[ch]));
825 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100826 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100827 sizeof(s->dq_settings[ch]));
828 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100829 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100830 } else { /* DDR3 */
831 /* TODO: DDR3 write DQ-DQS */
832 s->rt_dqs[ch][lane].tap = 6;
833 s->rt_dqs[ch][lane].pi = 2;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100834 }
Arthur Heymans276049f2017-11-05 05:56:34 +0100835 break;
836 case MEM_CLOCK_1066MHz:
837 /* TODO: DDR3 write DQ-DQS */
838 s->rt_dqs[ch][lane].tap = 5;
839 s->rt_dqs[ch][lane].pi = 2;
840 break;
841 case MEM_CLOCK_1333MHz:
842 /* TODO: DDR3 write DQ-DQS */
843 s->rt_dqs[ch][lane].tap = 7;
844 s->rt_dqs[ch][lane].pi = 0;
845 break;
846 default: /* not supported */
847 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000848 }
849 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100850}
Damien Zammit4b513a62015-08-20 00:37:05 +1000851
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100852/*
853 * It looks like only the RT DQS register for the first rank
854 * is used for all ranks. Just set all the 'unused' RT DQS registers
855 * to the same as rank 0, out of precaution.
856 */
857static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
858{
859 // Program DQ/DQS dll settings
860 int ch, lane, rank;
861
862 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +0100863 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100864 FOR_EACH_RANK_IN_CHANNEL(rank) {
865 rt_set_dqs(ch, lane, rank,
866 &s->rt_dqs[ch][lane]);
867 }
868 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
869 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000870 }
871 }
872}
873
874static void rcomp_ddr2(struct sysinfo *s)
875{
876 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100877 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
878 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +1000879 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
880 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
881 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
882 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
883 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
884 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
885 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
886 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
887 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
888 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
889 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
890
891 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
892 for (j = 0; j < 6; j++) {
893 if (j == 0) {
894 MCHBAR32(0x400*i + addr[j]) =
895 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
896 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
897 for (k = 0; k < 8; k++) {
898 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
899 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
900 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
901 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
902 }
903 } else {
904 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
905 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
906 x378[j];
907 MCHBAR32(0x400*i + addr[j] + 0xe) =
908 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
909 MCHBAR32(0x400*i + addr[j] + 0x12) =
910 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
911 MCHBAR32(0x400*i + addr[j] + 0x16) =
912 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
913 MCHBAR32(0x400*i + addr[j] + 0x1a) =
914 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
915 MCHBAR32(0x400*i + addr[j] + 0x1e) =
916 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
917 MCHBAR32(0x400*i + addr[j] + 0x22) =
918 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
919 MCHBAR32(0x400*i + addr[j] + 0x26) =
920 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
921 MCHBAR32(0x400*i + addr[j] + 0x2a) =
922 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
923 }
924 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
925 }
926 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
927 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
928 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
929 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
930 } // END EACH POPULATED CHANNEL
931
932 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
933 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
934 MCHBAR16(0x178) = 0x0135;
935 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
936
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100937 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +1000938 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100939 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +1000940 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +1000941
942 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
943}
944
945static void odt_ddr2(struct sysinfo *s)
946{
947 u8 i;
948 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100949 { 0x0000, 0x0000 }, // NC_NC
950 { 0x0000, 0x0001 }, // x8SS_NC
951 { 0x0000, 0x0011 }, // x8DS_NC
952 { 0x0000, 0x0001 }, // x16SS_NC
953 { 0x0004, 0x0000 }, // NC_x8SS
954 { 0x0101, 0x0404 }, // x8SS_x8SS
955 { 0x0101, 0x4444 }, // x8DS_x8SS
956 { 0x0101, 0x0404 }, // x16SS_x8SS
957 { 0x0044, 0x0000 }, // NC_x8DS
958 { 0x1111, 0x0404 }, // x8SS_x8DS
959 { 0x1111, 0x4444 }, // x8DS_x8DS
960 { 0x1111, 0x0404 }, // x16SS_x8DS
961 { 0x0004, 0x0000 }, // NC_x16SS
962 { 0x0101, 0x0404 }, // x8SS_x16SS
963 { 0x0101, 0x4444 }, // x8DS_x16SS
964 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +1000965 };
966
967 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
968 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
969 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
970 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
971 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
972 }
973}
974
Arthur Heymans1994e4482017-11-04 07:52:23 +0100975static void pre_jedec_memory_map(void)
976{
977 /*
978 * Configure the memory mapping in stacked mode (channel 1 being mapped
979 * above channel 0) and with 128M per rank.
980 * This simplifies dram trainings a lot since those need a test address.
981 *
982 * +-------------+ => 0
983 * | ch 0, rank 0|
984 * +-------------+ => 0x8000000 (128M)
985 * | ch 0, rank 1|
986 * +-------------+ => 0x10000000 (256M)
987 * | ch 0, rank 2|
988 * +-------------+ => 0x18000000 (384M)
989 * | ch 0, rank 3|
990 * +-------------+ => 0x20000000 (512M)
991 * | ch 1, rank 0|
992 * +-------------+ => 0x28000000 (640M)
993 * | ch 1, rank 1|
994 * +-------------+ => 0x30000000 (768M)
995 * | ch 1, rank 2|
996 * +-------------+ => 0x38000000 (896M)
997 * | ch 1, rank 3|
998 * +-------------+
999 *
1000 * After all trainings are done this is set to the real values specified
1001 * by the SPD.
1002 */
1003 /* Set rank 0-3 populated */
1004 MCHBAR32(C0CKECTRL) = (MCHBAR32(C0CKECTRL) & ~1) | 0xf00000;
1005 MCHBAR32(C1CKECTRL) = (MCHBAR32(C1CKECTRL) & ~1) | 0xf00000;
1006 /* Set size of each rank to 128M */
1007 MCHBAR16(C0DRA01) = 0x0101;
1008 MCHBAR16(C0DRA23) = 0x0101;
1009 MCHBAR16(C1DRA01) = 0x0101;
1010 MCHBAR16(C1DRA23) = 0x0101;
1011 MCHBAR16(C0DRB0) = 0x0002;
1012 MCHBAR16(C0DRB1) = 0x0004;
1013 MCHBAR16(C0DRB2) = 0x0006;
1014 MCHBAR16(C0DRB3) = 0x0008;
1015 MCHBAR16(C1DRB0) = 0x0002;
1016 MCHBAR16(C1DRB1) = 0x0004;
1017 MCHBAR16(C1DRB2) = 0x0006;
1018 /*
1019 * For some reason the boundary needs to be 0x10 instead of 0x8 here.
1020 * Vendor does this too...
1021 */
1022 MCHBAR16(C1DRB3) = 0x0010;
1023 MCHBAR8(0x111) = MCHBAR8(0x111) | STACKED_MEM;
1024 MCHBAR32(0x104) = 0;
1025 MCHBAR16(0x102) = 0x400;
1026 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1027 MCHBAR16(0x10e) = 0;
1028 MCHBAR32(0x108) = 0;
1029 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000);
1030 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1031 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10);
1032 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1033 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400);
1034 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000);
1035 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000);
1036 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000);
1037}
1038
1039u32 test_address(int channel, int rank)
1040{
1041 ASSERT(channel <= 1 && rank < 4);
1042 return channel * 512 * MiB + rank * 128 * MiB;
1043}
1044
Damien Zammit4b513a62015-08-20 00:37:05 +10001045static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1046{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001047 u32 addr = test_address(ch, r);
Damien Zammit4b513a62015-08-20 00:37:05 +10001048 volatile u32 rubbish;
1049
1050 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1051 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001052 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001053 udelay(10);
1054 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1055 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1056}
1057
1058static void jedec_ddr2(struct sysinfo *s)
1059{
1060 u8 i;
1061 u16 mrsval, ch, r, v;
1062
1063 u8 odt[16][4] = {
1064 {0x00, 0x00, 0x00, 0x00},
1065 {0x01, 0x00, 0x00, 0x00},
1066 {0x01, 0x01, 0x00, 0x00},
1067 {0x01, 0x00, 0x00, 0x00},
1068 {0x00, 0x00, 0x01, 0x00},
1069 {0x11, 0x00, 0x11, 0x00},
1070 {0x11, 0x11, 0x11, 0x00},
1071 {0x11, 0x00, 0x11, 0x00},
1072 {0x00, 0x00, 0x01, 0x01},
1073 {0x11, 0x00, 0x11, 0x11},
1074 {0x11, 0x11, 0x11, 0x11},
1075 {0x11, 0x00, 0x11, 0x11},
1076 {0x00, 0x00, 0x01, 0x00},
1077 {0x11, 0x00, 0x11, 0x00},
1078 {0x11, 0x11, 0x11, 0x00},
1079 {0x11, 0x00, 0x11, 0x00}
1080 };
1081
1082 u16 jedec[12][2] = {
1083 {NOP_CMD, 0x0},
1084 {PRECHARGE_CMD, 0x0},
1085 {EMRS2_CMD, 0x0},
1086 {EMRS3_CMD, 0x0},
1087 {EMRS1_CMD, 0x0},
1088 {MRS_CMD, 0x100}, // DLL Reset
1089 {PRECHARGE_CMD, 0x0},
1090 {CBR_CMD, 0x0},
1091 {CBR_CMD, 0x0},
1092 {MRS_CMD, 0x0}, // DLL out of reset
1093 {EMRS1_CMD, 0x380}, // OCD calib default
1094 {EMRS1_CMD, 0x0}
1095 };
1096
1097 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1098
1099 printk(BIOS_DEBUG, "MRS...\n");
1100
1101 udelay(200);
1102
1103 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1104 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1105 for (i = 0; i < 12; i++) {
1106 v = jedec[i][1];
1107 switch (jedec[i][0]) {
1108 case EMRS1_CMD:
1109 v |= (odt[s->dimm_config[ch]][r] << 2);
1110 break;
1111 case MRS_CMD:
1112 v |= mrsval;
1113 break;
1114 default:
1115 break;
1116 }
Arthur Heymans1994e4482017-11-04 07:52:23 +01001117 dojedec_ddr2(r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001118 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001119 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001120 }
1121 }
1122 printk(BIOS_DEBUG, "MRS done\n");
1123}
1124
Arthur Heymansadc571a2017-09-25 09:40:54 +02001125static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001126{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001127 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001128 u16 medium, coarse_offset;
1129 u8 pi_tap;
1130 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001131
Arthur Heymansadc571a2017-09-25 09:40:54 +02001132 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1133 medium = 0;
1134 coarse_offset = 0;
1135 reg32 = MCHBAR32(0x400 * channel + 0x248);
1136 reg32 &= ~0xf0000;
1137 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1138 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001139
Arthur Heymans276049f2017-11-05 05:56:34 +01001140 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001141 medium |= s->rcven_t[channel].medium[lane]
1142 << (lane * 2);
1143 coarse_offset |=
1144 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1145 << (lane * 2);
1146
1147 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1148 pi_tap &= ~0x7f;
1149 pi_tap |= s->rcven_t[channel].tap[lane];
1150 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1151 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001152 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001153 MCHBAR16(0x400 * channel + 0x58c) = medium;
1154 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001155 }
1156}
1157
Arthur Heymansadc571a2017-09-25 09:40:54 +02001158static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001159{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001160 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001161 if (fast_boot)
1162 sdram_recover_receive_enable(s);
1163 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001164 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001165}
1166
Damien Zammit4b513a62015-08-20 00:37:05 +10001167static void dradrb_ddr2(struct sysinfo *s)
1168{
1169 u8 map, i, ch, r, rankpop0, rankpop1;
1170 u32 c0dra = 0;
1171 u32 c1dra = 0;
1172 u32 c0drb = 0;
1173 u32 c1drb = 0;
1174 u32 dra;
1175 u32 dra0;
1176 u32 dra1;
1177 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001178 u32 size, offset;
1179 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001180 u8 dratab[2][2][2][4] = {
1181 {
1182 {
1183 {0xff, 0xff, 0xff, 0xff},
1184 {0xff, 0x00, 0x02, 0xff}
1185 },
1186 {
1187 {0xff, 0x01, 0xff, 0xff},
1188 {0xff, 0x03, 0xff, 0xff}
1189 }
1190 },
1191 {
1192 {
1193 {0xff, 0xff, 0xff, 0xff},
1194 {0xff, 0x04, 0x06, 0x08}
1195 },
1196 {
1197 {0xff, 0xff, 0xff, 0xff},
1198 {0x05, 0x07, 0x09, 0xff}
1199 }
1200 }
1201 };
1202
1203 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1204
1205 // DRA
1206 rankpop0 = 0;
1207 rankpop1 = 0;
1208 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001209 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1210 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001211 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001212 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001213 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001214
1215 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001216 [s->dimms[i].width]
1217 [s->dimms[i].cols-9]
1218 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001219 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001220 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001221 if (ch == 0) {
1222 c0dra |= dra << (r*8);
1223 rankpop0 |= 1 << r;
1224 } else {
1225 c1dra |= dra << (r*8);
1226 rankpop1 |= 1 << r;
1227 }
1228 }
1229 MCHBAR32(0x208) = c0dra;
1230 MCHBAR32(0x608) = c1dra;
1231
1232 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1233 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1234
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001235 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1236 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001237 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001238 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1239 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001240 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001241
1242 // DRB
1243 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001244 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1245 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001246 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001247 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001248 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001249 if (ch == 0) {
1250 dra0 = (c0dra >> (8*r)) & 0x7f;
1251 c0drb = (u16)(c0drb + drbtab[dra0]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001252 MCHBAR16(0x200 + 2*r) = c0drb;
1253 } else {
1254 dra1 = (c1dra >> (8*r)) & 0x7f;
1255 c1drb = (u16)(c1drb + drbtab[dra1]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001256 MCHBAR16(0x600 + 2*r) = c1drb;
1257 }
1258 }
1259
1260 s->channel_capacity[0] = c0drb << 6;
1261 s->channel_capacity[1] = c1drb << 6;
1262 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1263 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1264 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1265
1266 rankpop1 >>= 4;
1267 if (rankpop1) {
1268 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1269 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1270 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1271 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1272 }
1273
Damien Zammit9fb08f52016-01-22 18:56:23 +11001274 /* Populated channel sizes in MiB */
1275 size0 = s->channel_capacity[0];
1276 size1 = s->channel_capacity[1];
1277
1278 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1279 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1280
1281 /* Set ME UMA size in MiB */
1282 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1283
1284 /* Set ME UMA Present bit */
1285 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1286
1287 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1288
1289 MCHBAR16(0x104) = size;
1290 MCHBAR16(0x102) = size0 + size1 - size;
1291
Damien Zammit4b513a62015-08-20 00:37:05 +10001292 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001293 if (size0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001294 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001295 else if (size1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001296 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001297 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001298 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001299
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001300 if (size == 0)
1301 map |= 0x18;
1302
1303 if (size0 - ME_UMA_SIZEMB >= size1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001304 map |= 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001305 MCHBAR8(0x110) = map;
1306 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001307
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001308 if (size1 != 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001309 offset = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001310 else if ((size0 > size1) && ((map & 0x7) == 0x4))
Damien Zammit9fb08f52016-01-22 18:56:23 +11001311 offset = size/2 + (size0 + size1 - size);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001312 else
Damien Zammit9fb08f52016-01-22 18:56:23 +11001313 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001314 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001315 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001316}
1317
1318static void mmap_ddr2(struct sysinfo *s)
1319{
Damien Zammitd63115d2016-01-22 19:11:44 +11001320 bool reclaim;
1321 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1322 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001323 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001324 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1325 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001326 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1327
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001328 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001329 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1330 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1331 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001332 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001333 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001334 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001335
1336 reclaim = false;
1337 if ((tom - tolud) > 0x40)
1338 reclaim = true;
1339
1340 if (reclaim) {
1341 tolud = tolud & ~0x3f;
1342 tom = tom & ~0x3f;
1343 reclaimbase = MAX(0x1000, tom);
1344 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1345 }
1346
Damien Zammit4b513a62015-08-20 00:37:05 +10001347 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001348 if (reclaim)
1349 touud = reclaimlimit + 0x40;
1350
Damien Zammit4b513a62015-08-20 00:37:05 +10001351 gfxbase = tolud - gfxsize;
1352 gttbase = gfxbase - gttsize;
1353 tsegbase = gttbase - tsegsize;
1354
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001355 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1356 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001357 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001358 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001359 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001360 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001361 (u16)(reclaimlimit >> 6));
1362 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001363 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1364 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1365 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
1366 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001367}
1368
1369static void enhanced_ddr2(struct sysinfo *s)
1370{
1371 u8 ch, reg8;
1372
1373 MCHBAR32(0xfb0) = 0x1000d024;
1374 MCHBAR32(0xfb4) = 0xc842;
1375 MCHBAR32(0xfbc) = 0xf;
1376 MCHBAR32(0xfc4) = 0xfe22244;
1377 MCHBAR8(0x12f) = 0x5c;
1378 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1379 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1380 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1381 MCHBAR32(0xfa8) = 0x30d400;
1382
1383 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1384 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1385 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1386 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1387 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1388 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1389 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1390 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1391 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1392 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1393 }
1394
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001395 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1396 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001397 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1398 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1399 MCHBAR32(0x2c) = 0x44a53;
1400 MCHBAR32(0x30) = 0x1f5a86;
1401 MCHBAR32(0x34) = 0x1902810;
1402 MCHBAR32(0x38) = 0xf7000000;
1403 MCHBAR32(0x3c) = 0x23014410;
1404 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1405 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001406 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001407}
1408
1409static void power_ddr2(struct sysinfo *s)
1410{
1411 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1412 u8 lane, ch;
1413 u8 twl = 0;
1414 u16 x264, x23c;
1415
1416 twl = s->selected_timings.CAS - 1;
1417 x264 = 0x78;
1418 switch (s->selected_timings.mem_clk) {
1419 default:
1420 case MEM_CLOCK_667MHz:
1421 reg1 = 0x99;
1422 reg2 = 0x1048a9;
1423 clkgate = 0x230000;
1424 x23c = 0x7a89;
1425 break;
1426 case MEM_CLOCK_800MHz:
1427 if (s->selected_timings.CAS == 5) {
1428 reg1 = 0x19a;
1429 reg2 = 0x1048aa;
1430 } else {
1431 reg1 = 0x9a;
1432 reg2 = 0x2158aa;
1433 x264 = 0x89;
1434 }
1435 clkgate = 0x280000;
1436 x23c = 0x7b89;
1437 break;
1438 }
1439 reg3 = 0x232;
1440 reg4 = 0x2864;
1441
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001442 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001443 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001444 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001445 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001446 MCHBAR32(0x18) = 0xdf6437f7;
1447 MCHBAR32(0x1c) = 0x0;
1448 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1449 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1450 MCHBAR16(0x115) = (u16) reg1;
1451 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1452 MCHBAR8(0x124) = 0x7;
1453 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1454 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1455 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1456 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1457 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1458 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1459 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1460 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1461 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1462 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1463 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1464 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1465 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1466 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1467 MCHBAR32(0x2d4) = 0x40453600;
1468 MCHBAR32(0x300) = 0xc0b0a08;
1469 MCHBAR32(0x304) = 0x6040201;
1470 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1471 MCHBAR16(0x610) = 0x232;
1472 MCHBAR16(0x612) = 0x2864;
1473 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1474 MCHBAR32(0xae4) = 0;
1475 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1476 MCHBAR32(0xf00) = 0x393a3b3c;
1477 MCHBAR32(0xf04) = 0x3d3e3f40;
1478 MCHBAR32(0xf08) = 0x393a3b3c;
1479 MCHBAR32(0xf0c) = 0x3d3e3f40;
1480 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1481 MCHBAR32(0xf48) = 0xfff0ffe0;
1482 MCHBAR32(0xf4c) = 0xffc0ff00;
1483 MCHBAR32(0xf50) = 0xfc00f000;
1484 MCHBAR32(0xf54) = 0xc0008000;
1485 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1486 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1487 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1488 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1489 MCHBAR32(0x1104) = 0x3003232;
1490 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001491 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001492 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001493 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001494 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001495 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1496 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001497 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001498 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001499 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001500 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001501 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001502 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001503 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001504
Damien Zammit4b513a62015-08-20 00:37:05 +10001505 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1506 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1507 MCHBAR16(0x400*ch + 0x23c) = x23c;
1508 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1509 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1510 MCHBAR8(0x400*ch + 0x264) = x264;
1511 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1512 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1513 }
1514
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001515 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001516 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001517}
1518
Arthur Heymansadc571a2017-09-25 09:40:54 +02001519void raminit_ddr2(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001520{
1521 u8 ch;
1522 u8 r, bank;
1523 u32 reg32;
1524
Arthur Heymans97e13d82016-11-30 18:40:38 +01001525 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1526 // Clear self refresh
1527 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1528 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001529
Arthur Heymans97e13d82016-11-30 18:40:38 +01001530 // Clear host clk gate reg
1531 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001532
Arthur Heymans97e13d82016-11-30 18:40:38 +01001533 // Select DDR2
1534 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001535
Arthur Heymans97e13d82016-11-30 18:40:38 +01001536 // Set freq
1537 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1538 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001539
Arthur Heymans97e13d82016-11-30 18:40:38 +01001540 // Overwrite freq if chipset rejects it
1541 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1542 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1543 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001544 }
1545
Damien Zammit4b513a62015-08-20 00:37:05 +10001546 // Program clock crossing
1547 clkcross_ddr2(s);
1548 printk(BIOS_DEBUG, "Done clk crossing\n");
1549
1550 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001551 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1552 setioclk_ddr2(s);
1553 printk(BIOS_DEBUG, "Done I/O clk\n");
1554 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001555
1556 // Grant to launch
1557 launch_ddr2(s);
1558 printk(BIOS_DEBUG, "Done launch\n");
1559
1560 // Program DDR2 timings
1561 timings_ddr2(s);
1562 printk(BIOS_DEBUG, "Done timings\n");
1563
1564 // Program DLL
1565 dll_ddr2(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001566 if (!fast_boot)
1567 select_default_dq_dqs_settings(s);
1568 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001569
1570 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001571 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1572 rcomp_ddr2(s);
1573 printk(BIOS_DEBUG, "RCOMP\n");
1574 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001575
1576 // ODT
1577 odt_ddr2(s);
1578 printk(BIOS_DEBUG, "Done ODT\n");
1579
1580 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001581 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1582 while ((MCHBAR8(0x130) & 1) != 0)
1583 ;
1584 printk(BIOS_DEBUG, "Done RCOMP update\n");
1585 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001586
Arthur Heymans1994e4482017-11-04 07:52:23 +01001587 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10001588
1589 // IOBUFACT
1590 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1591 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1592 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1593 }
1594 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001595 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001596 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1597 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1598 }
1599 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1600 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1601 }
1602
1603 // Pre jedec
1604 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1605 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1606 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1607 }
1608 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1609 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1610 printk(BIOS_DEBUG, "Done pre-jedec\n");
1611
1612 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001613 if (s->boot_path != BOOT_PATH_RESUME)
1614 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001615
1616 printk(BIOS_DEBUG, "Done jedec steps\n");
1617
1618 // After JEDEC reset
1619 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1620 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001621 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001622 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001623 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001624 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001625 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1626 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1627 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1628 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1629 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1630 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1631 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1632 }
1633 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
1634 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
1635 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
1636
1637 printk(BIOS_DEBUG, "Done post-jedec\n");
1638
1639 // Set DDR2 init complete
1640 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1641 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
1642 }
1643
1644 // Receive enable
Arthur Heymansadc571a2017-09-25 09:40:54 +02001645 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10001646 printk(BIOS_DEBUG, "Done rcven\n");
1647
1648 // Finish rcven
1649 FOR_EACH_CHANNEL(ch) {
1650 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
1651 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
1652 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
1653 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
1654 }
1655 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1656 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1657 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1658
1659 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01001660 if (s->boot_path == BOOT_PATH_NORMAL) {
1661 volatile u32 data;
1662 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1663 for (bank = 0; bank < 4; bank++) {
Arthur Heymans1994e4482017-11-04 07:52:23 +01001664 reg32 = test_address(ch, r) |
Arthur Heymans97e13d82016-11-30 18:40:38 +01001665 (bank << 12);
1666 write32((u32 *)reg32, 0xffffffff);
1667 data = read32((u32 *)reg32);
1668 printk(BIOS_DEBUG, "Wrote ones,");
1669 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1670 reg32, data);
1671 write32((u32 *)reg32, 0x00000000);
1672 data = read32((u32 *)reg32);
1673 printk(BIOS_DEBUG, "Wrote zeros,");
1674 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1675 reg32, data);
1676 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001677 }
1678 }
1679 printk(BIOS_DEBUG, "Done dummy reads\n");
1680
1681 // XXX tRD
1682
1683 // XXX Write training
1684
1685 // XXX Read training
1686
1687 // DRADRB
1688 dradrb_ddr2(s);
1689 printk(BIOS_DEBUG, "Done DRADRB\n");
1690
1691 // Memory map
1692 mmap_ddr2(s);
1693 printk(BIOS_DEBUG, "Done memory map\n");
1694
1695 // Enhanced mode
1696 enhanced_ddr2(s);
1697 printk(BIOS_DEBUG, "Done enhanced mode\n");
1698
1699 // Periodic RCOMP
1700 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
1701 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
1702 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
1703 printk(BIOS_DEBUG, "Done PRCOMP\n");
1704
1705 // Power settings
1706 power_ddr2(s);
1707 printk(BIOS_DEBUG, "Done power settings\n");
1708
1709 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01001710 /*
1711 * FIXME: This locks some registers like bit1 of GGC
1712 * and is only needed in case of ME being used.
1713 */
1714 if (ME_UMA_SIZEMB != 0) {
1715 if (RANK_IS_POPULATED(s->dimms, 0, 0)
1716 || RANK_IS_POPULATED(s->dimms, 1, 0))
1717 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
1718 if (RANK_IS_POPULATED(s->dimms, 0, 1)
1719 || RANK_IS_POPULATED(s->dimms, 1, 1))
1720 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
1721 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11001722 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001723
1724 printk(BIOS_DEBUG, "Done ddr2\n");
1725}