blob: 490c3299972084f91c263845e6ae9e5e12486018 [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <pc80/mc146818rtc.h>
24/* This northbridge can also occur with ICH10 */
25#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
27#endif
Martin Rothcbe38922016-01-05 19:40:41 -070028#include "iomap.h"
29#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100030
Damien Zammit9fb08f52016-01-22 18:56:23 +110031#define ME_UMA_SIZEMB 0
32
Damien Zammit4b513a62015-08-20 00:37:05 +100033static inline void barrier(void)
34{
35 asm volatile("mfence":::);
36}
37
38static u32 fsb2mhz(u32 speed)
39{
40 return (speed * 267) + 800;
41}
42
43static u32 ddr2mhz(u32 speed)
44{
45 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
46
47 if (speed >= ARRAY_SIZE(mhz))
48 return 0;
49
50 return mhz[speed];
51}
52
Damien Zammitd63115d2016-01-22 19:11:44 +110053/* Find MSB bitfield location using bit scan reverse instruction */
54static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100055{
Damien Zammitd63115d2016-01-22 19:11:44 +110056 u32 pos;
57
58 if (val == 0) {
59 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
60 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100061 }
Damien Zammitd63115d2016-01-22 19:11:44 +110062
63 asm ("bsrl %1, %0"
64 :"=r"(pos)
65 :"r"(val)
66 );
67
68 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100069}
70
71static void sdram_detect_smallest_params2(struct sysinfo *s)
72{
73 u16 mult[6] = {
74 5000, // 400
75 3750, // 533
76 3000, // 667
77 2500, // 800
78 1875, // 1066
79 1500, // 1333
80 };
81
82 u8 i;
83 u32 tmp;
84 u32 maxtras = 0;
85 u32 maxtrp = 0;
86 u32 maxtrcd = 0;
87 u32 maxtwr = 0;
88 u32 maxtrfc = 0;
89 u32 maxtwtr = 0;
90 u32 maxtrrd = 0;
91 u32 maxtrtp = 0;
92
93 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
94 maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000);
95 maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2);
96 maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2);
97 maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2);
98 maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 +
99 (s->dimms[i].spd_data[40] & 0xf));
100 maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2);
101 maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2);
102 maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2);
103 }
104 for (i = 9; i < 24; i++) {
105 tmp = mult[s->selected_timings.mem_clk] * i;
106 if (tmp >= maxtras) {
107 s->selected_timings.tRAS = i;
108 break;
109 }
110 }
111 for (i = 3; i < 10; i++) {
112 tmp = mult[s->selected_timings.mem_clk] * i;
113 if (tmp >= maxtrp) {
114 s->selected_timings.tRP = i;
115 break;
116 }
117 }
118 for (i = 3; i < 10; i++) {
119 tmp = mult[s->selected_timings.mem_clk] * i;
120 if (tmp >= maxtrcd) {
121 s->selected_timings.tRCD = i;
122 break;
123 }
124 }
125 for (i = 3; i < 15; i++) {
126 tmp = mult[s->selected_timings.mem_clk] * i;
127 if (tmp >= maxtwr) {
128 s->selected_timings.tWR = i;
129 break;
130 }
131 }
132 for (i = 15; i < 78; i++) {
133 tmp = mult[s->selected_timings.mem_clk] * i;
134 if (tmp >= maxtrfc) {
135 s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15;
136 break;
137 }
138 }
139 for (i = 4; i < 15; i++) {
140 tmp = mult[s->selected_timings.mem_clk] * i;
141 if (tmp >= maxtwtr) {
142 s->selected_timings.tWTR = i;
143 break;
144 }
145 }
146 for (i = 2; i < 15; i++) {
147 tmp = mult[s->selected_timings.mem_clk] * i;
148 if (tmp >= maxtrrd) {
149 s->selected_timings.tRRD = i;
150 break;
151 }
152 }
153 for (i = 4; i < 15; i++) {
154 tmp = mult[s->selected_timings.mem_clk] * i;
155 if (tmp >= maxtrtp) {
156 s->selected_timings.tRTP = i;
157 break;
158 }
159 }
160
161 s->selected_timings.fsb_clk = s->max_fsb;
162
163 printk(BIOS_DEBUG, "Selected timings:\n");
164 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk));
165 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk));
166
167 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
168 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
169 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
170 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
171 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
172 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
173 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
174 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
175 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
176}
177
178static void clkcross_ddr2(struct sysinfo *s)
179{
180 u8 i, j;
181 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
182
Damien Zammit4b513a62015-08-20 00:37:05 +1000183 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +0200184 /* MEMCLK 400 N/A */
185 {{}, {}, {} },
186 /* MEMCLK 533 N/A */
187 {{}, {}, {} },
188 /* MEMCLK 667
189 * FSB 800 */
190 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
191 0x20010208, 0x04080000, 0x10010002, 0x00000000,
192 0x00000000, 0x02000000, 0x04000100, 0x08000000,
193 0x10200204},
194 /* FSB 1067 */
195 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
196 0x80020410, 0x02040008, 0x10000100, 0x00000000,
197 0x00000000, 0x04000000, 0x08000102, 0x20000000,
198 0x40010208},
199 /* FSB 1333 */
200 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
201 0x08020000, 0x00000000, 0x00020001, 0x00000000,
202 0x00000000, 0x00000000, 0x08010204, 0x00000000,
203 0x04010000} },
204 /* MEMCLK 800
205 * FSB 800 */
206 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
207 0x08010204, 0x00000000, 0x08010204, 0x0000000,
208 0x00000000, 0x00000000, 0x00020001, 0x0000000,
209 0x04080102},
210 /* FSB 1067 */
211 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
212 0x08010200, 0x00000000, 0x04000102, 0x00000000,
213 0x00000000, 0x00000000, 0x00020001, 0x00000000,
214 0x02040801},
215 /* FSB 1333 */
216 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
217 0x10020400, 0x02000000, 0x00040100, 0x00000000,
218 0x00000000, 0x04080000, 0x00100102, 0x00000000,
219 0x08100200} },
220 /* MEMCLK 1067 */
221 {{},
222 /* FSB 1067 */
223 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
224 0x04080102, 0x00000000, 0x08010204, 0x00000000,
225 0x00000000, 0x00000000, 0x00020001, 0x00000000,
226 0x02040801},
227 /* FSB 1333 */
228 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
229 0x08010204, 0x04000000, 0x00080102, 0x00000000,
230 0x00000000, 0x02000408, 0x00100001, 0x00000000,
231 0x04080102} },
232 /* MEMCLK 1333 */
233 {{}, {},
234 /* FSB 1333 */
235 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
236 0x04080102, 0x00000000, 0x04080102, 0x00000000,
237 0x00000000, 0x00000000, 0x00000000, 0x00000000,
238 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000239 };
240
241 i = (u8)s->selected_timings.mem_clk;
242 j = (u8)s->selected_timings.fsb_clk;
243
244 MCHBAR32(0xc04) = clkxtab[i][j][0];
245 MCHBAR32(0xc50) = clkxtab[i][j][1];
246 MCHBAR32(0xc54) = clkxtab[i][j][2];
247 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
248 MCHBAR32(0x6d8) = clkxtab[i][j][3];
249 MCHBAR32(0x6e0) = clkxtab[i][j][3];
250 MCHBAR32(0x6dc) = clkxtab[i][j][4];
251 MCHBAR32(0x6e4) = clkxtab[i][j][4];
252 MCHBAR32(0x6e8) = clkxtab[i][j][5];
253 MCHBAR32(0x6f0) = clkxtab[i][j][5];
254 MCHBAR32(0x6ec) = clkxtab[i][j][6];
255 MCHBAR32(0x6f4) = clkxtab[i][j][6];
256 MCHBAR32(0x6f8) = clkxtab[i][j][7];
257 MCHBAR32(0x6fc) = clkxtab[i][j][8];
258 MCHBAR32(0x708) = clkxtab[i][j][11];
259 MCHBAR32(0x70c) = clkxtab[i][j][12];
260}
261
262static void checkreset_ddr2(struct sysinfo *s)
263{
264 u8 pmcon2;
Damien Zammit4b513a62015-08-20 00:37:05 +1000265
266 pmcon2 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa2);
Arthur Heymans97e13d82016-11-30 18:40:38 +0100267
268 if (pmcon2 & 0x80) {
269 pmcon2 &= ~0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +1000270 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000271
272 /* do magic 0xf0 thing. */
273 u8 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
274 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~(1 << 2));
275 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
276 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | (1 << 2));
Arthur Heymans97e13d82016-11-30 18:40:38 +0100277
Damien Zammit4b513a62015-08-20 00:37:05 +1000278 printk(BIOS_DEBUG, "Reset...\n");
Arthur Heymans97e13d82016-11-30 18:40:38 +0100279 outb(0x6, 0xcf9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000280 asm ("hlt");
281 }
Arthur Heymans97e13d82016-11-30 18:40:38 +0100282 pmcon2 |= 0x80;
283 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, pmcon2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000284}
285
286static void setioclk_ddr2(struct sysinfo *s)
287{
288 MCHBAR32(0x1bc) = 0x08060402;
289 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
290 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
291 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
292 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
293 switch (s->selected_timings.mem_clk) {
294 default:
295 case MEM_CLOCK_800MHz:
296 case MEM_CLOCK_1066MHz:
297 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
298 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
299 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
300 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
301 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
302 break;
303 case MEM_CLOCK_667MHz:
304 case MEM_CLOCK_1333MHz:
305 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
306 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
307 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
308 break;
309 }
310 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
311 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
312}
313
314static void launch_ddr2(struct sysinfo *s)
315{
316 u8 i;
317 u32 launch1 = 0x58001117;
318 u32 launch2 = 0;
319 u32 launch3 = 0;
320
321 if (s->selected_timings.CAS == 5) {
322 launch2 = 0x00220201;
Damien Zammit7c2e5392016-07-24 03:28:42 +1000323 } else if (s->selected_timings.CAS == 6) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000324 launch2 = 0x00230302;
325 } else {
Damien Zammit7c2e5392016-07-24 03:28:42 +1000326 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000327 }
328
329 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
330 MCHBAR32(0x400*i + 0x220) = launch1;
331 MCHBAR32(0x400*i + 0x224) = launch2;
332 MCHBAR32(0x400*i + 0x21c) = launch3;
333 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
334 }
335
336 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
337 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
338 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
339}
340
341static void clkset0(u8 ch, u8 setting[5])
342{
343 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
344 (setting[4] << 14) |
345 (setting[3] << 6) |
346 (setting[2] << 10);
347 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
348 (setting[1] << 4);
349 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
350 setting[0];
351}
352
353static void clkset1(u8 ch, u8 setting[5])
354{
355 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
356 (setting[4] << 16) |
357 (setting[3] << 7) |
358 (setting[2] << 11);
359 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
360 (setting[1] << 4);
361 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
362 setting[0];
363}
364
365static void ctrlset0(u8 ch, u8 setting[5])
366{
367 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
368 (setting[4] << 24) |
369 (setting[3] << 20) |
370 (setting[2] << 21);
371 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
372 (setting[1] << 4);
373 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
374 setting[0];
375}
376
377static void ctrlset1(u8 ch, u8 setting[5])
378{
379 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
380 (setting[4] << 27) |
381 (setting[3] << 22) |
382 (setting[2] << 23);
383 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
384 (setting[1] << 4);
385 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
386 setting[0];
387}
388
389static void ctrlset2(u8 ch, u8 setting[5])
390{
391 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
392 (setting[4] << 14) |
393 (setting[3] << 12) |
394 (setting[2] << 13);
395 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
396 (setting[1] << 4);
397 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
398 setting[0];
399}
400
401static void ctrlset3(u8 ch, u8 setting[5])
402{
403 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
404 (setting[4] << 10) |
405 (setting[3] << 8) |
406 (setting[2] << 9);
407 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
408 (setting[1] << 4);
409 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
410 setting[0];
411}
412
413static void cmdset(u8 ch, u8 setting[5])
414{
415 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
416 (setting[4] << 4);
417 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
418 (setting[3] << 5) |
419 (setting[2] << 6);
420 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
421 (setting[1] << 4);
422 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
423 setting[0];
424}
425
426static void dqsset(u8 ch, u8 lane, u8 setting[5])
427{
428 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(2 << (lane*4));
429
430 MCHBAR32(0x400*ch + 0x5b4) = (MCHBAR32(0x400*ch + 0x5b4) & ~(0x201 << lane)) |
431 (setting[2] << (9 + lane)) |
432 (setting[3] << lane);
433 MCHBAR32(0x400*ch + 0x5b8) = (MCHBAR32(0x400*ch + 0x5b8) & ~(0x201 << lane)) |
434 (setting[2] << (9 + lane)) |
435 (setting[3] << lane);
436 MCHBAR32(0x400*ch + 0x5bc) = (MCHBAR32(0x400*ch + 0x5bc) & ~(0x201 << lane)) |
437 (setting[2] << (9 + lane)) |
438 (setting[3] << lane);
439 MCHBAR32(0x400*ch + 0x5c0) = (MCHBAR32(0x400*ch + 0x5c0) & ~(0x201 << lane)) |
440 (setting[2] << (9 + lane)) |
441 (setting[3] << lane);
442
443 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (16+lane*2))) |
444 (setting[4] << (16+lane*2));
445 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (16+lane*2))) |
446 (setting[4] << (16+lane*2));
447 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (16+lane*2))) |
448 (setting[4] << (16+lane*2));
449 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (16+lane*2))) |
450 (setting[4] << (16+lane*2));
451
452 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x70) |
453 (setting[1] << 4);
454 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0xf) |
455 setting[0];
456 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0x70) |
457 (setting[1] << 4);
458 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0xf) |
459 setting[0];
460 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0x70) |
461 (setting[1] << 4);
462 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0xf) |
463 setting[0];
464 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0x70) |
465 (setting[1] << 4);
466 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0xf) |
467 setting[0];
468}
469
470static void dqset(u8 ch, u8 lane, u8 setting[5])
471{
472 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(1 << (lane*4));
473
474 MCHBAR32(0x400*ch + 0x5a4) = (MCHBAR32(0x400*ch + 0x5a4) & ~(0x201 << lane)) |
475 (setting[2] << (9+lane)) |
476 (setting[3] << lane);
477 MCHBAR32(0x400*ch + 0x5a8) = (MCHBAR32(0x400*ch + 0x5a8) & ~(0x201 << lane)) |
478 (setting[2] << (9+lane)) |
479 (setting[3] << lane);
480 MCHBAR32(0x400*ch + 0x5ac) = (MCHBAR32(0x400*ch + 0x5ac) & ~(0x201 << lane)) |
481 (setting[2] << (9+lane)) |
482 (setting[3] << lane);
483 MCHBAR32(0x400*ch + 0x5b0) = (MCHBAR32(0x400*ch + 0x5b0) & ~(0x201 << lane)) |
484 (setting[2] << (9+lane)) |
485 (setting[3] << lane);
486
487 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (lane*2))) |
488 (setting[4] << (2*lane));
489 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (lane*2))) |
490 (setting[4] << (2*lane));
491 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (lane*2))) |
492 (setting[4] << (2*lane));
493 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (lane*2))) |
494 (setting[4] << (2*lane));
495
496 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0x70) |
497 (setting[1] << 4);
498 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0xf) |
499 setting[0];
500 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0x70) |
501 (setting[1] << 4);
502 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0xf) |
503 setting[0];
504 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0x70) |
505 (setting[1] << 4);
506 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0xf) |
507 setting[0];
508 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0x70) |
509 (setting[1] << 4);
510 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0xf) |
511 setting[0];
512}
513
514static void timings_ddr2(struct sysinfo *s)
515{
516 u8 i;
517 u8 twl, ta1, ta2, ta3, ta4;
518 u8 reg8;
519 u8 flag1 = 0;
520 u8 flag2 = 0;
521 u16 reg16;
522 u32 reg32;
523 u16 ddr, fsb;
524 u8 trpmod = 0;
525 u8 bankmod = 1;
526 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100527 u8 adjusted_cas;
528
529 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000530
531 u16 fsb2ps[3] = {
532 5000, // 800
533 3750, // 1067
534 3000 // 1333
535 };
536
537 u16 ddr2ps[6] = {
538 5000, // 400
539 3750, // 533
540 3000, // 667
541 2500, // 800
542 1875, // 1067
543 1500 // 1333
544 };
545
546 u16 lut1[6] = {
547 0,
548 0,
549 2600,
550 3120,
551 4171,
552 5200
553 };
554
555 ta1 = 6;
556 ta2 = 6;
557 ta3 = 5;
558 ta4 = 8;
559
560 twl = s->selected_timings.CAS - 1;
561
562 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
563 if (s->dimms[i].banks == 1) { // 8 banks
564 trpmod = 1;
565 bankmod = 0;
566 }
567 if (s->dimms[i].page_size == 2048) {
568 pagemod = 1;
569 }
570 }
571
572 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100573 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000574 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100575 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
576 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000577 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100578 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000579 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100580 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000581
582 reg16 = (s->selected_timings.tRAS << 11) |
583 ((twl + 4 + s->selected_timings.tWR) << 6) |
584 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
585 MCHBAR16(0x400*i + 0x250) = reg16;
586
587 reg32 = (bankmod << 21) |
588 (s->selected_timings.tRRD << 17) |
589 (s->selected_timings.tRP << 13) |
590 ((s->selected_timings.tRP + trpmod) << 9) |
591 s->selected_timings.tRFC;
592 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
593 if (bankmod) {
594 switch (s->selected_timings.mem_clk) {
595 default:
596 case MEM_CLOCK_667MHz:
597 if (reg8) {
598 if (pagemod) {
599 reg32 |= 16 << 22;
600 } else {
601 reg32 |= 12 << 22;
602 }
603 } else {
604 if (pagemod) {
605 reg32 |= 18 << 22;
606 } else {
607 reg32 |= 14 << 22;
608 }
609 }
610 break;
611 case MEM_CLOCK_800MHz:
612 if (reg8) {
613 if (pagemod) {
614 reg32 |= 18 << 22;
615 } else {
616 reg32 |= 14 << 22;
617 }
618 } else {
619 if (pagemod) {
620 reg32 |= 20 << 22;
621 } else {
622 reg32 |= 16 << 22;
623 }
624 }
625 break;
626 }
627 }
628 MCHBAR32(0x400*i + 0x252) = reg32;
629
630 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
631 (0x4 << 8) | (ta2 << 4) | ta4;
632
633 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
634 ((twl + 4 + s->selected_timings.tWTR) << 12) |
635 (ta3 << 8) | (4 << 4) | ta1;
636
637 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
638 s->selected_timings.tRFC;
639
640 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
641 MCHBAR8(0x400*i + 0x264) = 0xff;
642 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
643 s->selected_timings.tRAS;
644 MCHBAR16(0x400*i + 0x244) = 0x2310;
645
646 switch (s->selected_timings.mem_clk) {
647 case MEM_CLOCK_667MHz:
648 reg8 = 0;
649 break;
650 default:
651 reg8 = 1;
652 break;
653 }
654
655 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
656 (reg8 << 2) | 1;
657
658 fsb = fsb2ps[s->selected_timings.fsb_clk];
659 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100660 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000661 reg32 = (u32)((reg32 / fsb) << 8);
662 reg32 |= 0x0e000000;
663 if ((fsb2mhz(s->selected_timings.fsb_clk) /
664 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
665 reg32 |= 1 << 24;
666 }
667 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
668 reg32;
669
670 if (twl > 2) {
671 flag1 = 1;
672 }
673 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz) {
674 flag2 = 1;
675 }
676 reg16 = (u8)(twl - 1 - flag1 - flag2);
677 reg16 |= reg16 << 4;
678 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
679 if (reg16) {
680 reg16--;
681 }
682 }
683 reg16 |= flag1 << 8;
684 reg16 |= flag2 << 9;
685 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
686 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
687 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
688 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
689 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
690 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
691 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
692
693 reg16 = 0;
694 switch (s->selected_timings.mem_clk) {
695 default:
696 case MEM_CLOCK_667MHz:
697 reg16 = 0x99;
698 break;
699 case MEM_CLOCK_800MHz:
700 if (s->selected_timings.CAS == 5) {
701 reg16 = 0x19a;
702 } else if (s->selected_timings.CAS == 6) {
703 reg16 = 0x9a;
704 }
705 break;
706 }
707 reg16 &= 0x7;
708 reg16 += twl + 9;
709 reg16 <<= 10;
710 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
711 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
712 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
713
714 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
715 reg16 += 2 << 12;
716 reg16 |= (0x15 << 6) | 0x1f;
717 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
718
719 reg32 = (1 << 25) | (6 << 27);
720 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
721 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
722 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
723 } // END EACH POPULATED CHANNEL
724
725 reg16 = 0x1f << 5;
726 reg16 |= 0xe << 10;
727 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
728 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
729 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
730 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
731 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
732 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
733 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
734 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
735 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
736 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
737 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100738 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000739 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
740 MCHBAR8(0x12f) = 0x4c;
741 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
742 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
743 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
744}
745
746static void dll_ddr2(struct sysinfo *s)
747{
748 u8 i, j, r, reg8, clk, async;
749 u16 reg16 = 0;
750 u32 reg32 = 0;
751 u8 lane;
752
753 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
754 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
755 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
756 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
757 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
758 switch (s->selected_timings.mem_clk) {
759 default:
760 case MEM_CLOCK_667MHz:
761 reg16 = (0xa << 9) | 0xa;
762 break;
763 case MEM_CLOCK_800MHz:
764 reg16 = (0x9 << 9) | 0x9;
765 break;
766 }
767 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
768 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
769 udelay(1);
770 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
771
772 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
773
774 udelay(1);
775 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
776 udelay(1); // 533ns
777 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
778 udelay(1);
779 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
780 udelay(1);
781 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
782 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
783 udelay(1); // 533ns
784 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
785 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
786 udelay(1); // 533ns
787
788 // ME related
789 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
790
791 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
792 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
793
794 FOR_EACH_CHANNEL(i) {
795 reg16 = 0;
796 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
797
798 reg32 = 0;
799 FOR_EACH_RANK_IN_CHANNEL(r) if (!RANK_IS_POPULATED(s->dimms, i, r)) {
800 reg32 |= 0x111 << r;
801 }
802 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
803 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
804
805 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
806 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
807 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200808 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000809 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
810 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200811 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000812 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
813 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200814 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000815 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
816 reg8 = 0;
817 } else {
818 die("Unhandled case\n");
819 }
820
Martin Roth128c1042016-11-18 09:29:03 -0700821 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000822
823 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
824 ((u32)(reg8 << 24));
825 } // END EACH CHANNEL
826
827 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
828 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
829
830 // Update DLL timing
831 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
832 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
833 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
834
835 u8 dll_setting_667[23][5] = {
836 // tap pi db delay
837 {13, 0, 1,0, 0},
838 {4, 1, 0,0, 0},
839 {13, 0, 1,0, 0},
840 {4, 5, 0,0, 0},
841 {4, 1, 0,0, 0},
842 {4, 1, 0,0, 0},
843 {4, 1, 0,0, 0},
844 {1, 5, 1,1, 1},
845 {1, 6, 1,1, 1},
846 {2, 0, 1,1, 1},
847 {2, 1, 1,1, 1},
848 {2, 1, 1,1, 1},
849 {14, 6, 1,0, 0},
850 {14, 3, 1,0, 0},
851 {14, 0, 1,0, 0},
852 {9, 0, 0,0, 1},
853 {9, 1, 0,0, 1},
854 {9, 2, 0,0, 1},
855 {9, 2, 0,0, 1},
856 {9, 1, 0,0, 1},
857 {6, 4, 0,0, 1},
858 {6, 2, 0,0, 1},
859 {5, 4, 0,0, 1}
860 };
861
862 u8 dll_setting_800[23][5] = {
863 // tap pi db delay
864 {11, 5, 1,0, 0},
865 {0, 5, 1,1, 0},
866 {11, 5, 1,0, 0},
867 {1, 4, 1,1, 0},
868 {0, 5, 1,1, 0},
869 {0, 5, 1,1, 0},
870 {0, 5, 1,1, 0},
871 {2, 5, 1,1, 1},
872 {2, 6, 1,1, 1},
873 {3, 0, 1,1, 1},
874 {3, 0, 1,1, 1},
875 {3, 3, 1,1, 1},
876 {2, 0, 1,1, 1},
877 {1, 3, 1,1, 1},
878 {0, 3, 1,1, 1},
879 {9, 3, 0,0, 1},
880 {9, 4, 0,0, 1},
881 {9, 5, 0,0, 1},
882 {9, 6, 0,0, 1},
883 {10, 0, 0,0, 1},
884 {8, 1, 0,0, 1},
885 {7, 5, 0,0, 1},
886 {6, 2, 0,0, 1}
887 };
888
889 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
890 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
891 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
892 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
893 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
894 }
895
896 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
897 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
898 clkset0(i, &dll_setting_667[CLKSET0][0]);
899 clkset1(i, &dll_setting_667[CLKSET1][0]);
900 ctrlset0(i, &dll_setting_667[CTRL0][0]);
901 ctrlset1(i, &dll_setting_667[CTRL1][0]);
902 ctrlset2(i, &dll_setting_667[CTRL2][0]);
903 ctrlset3(i, &dll_setting_667[CTRL3][0]);
904 cmdset(i, &dll_setting_667[CMD][0]);
905 } else {
906 clkset0(i, &dll_setting_800[CLKSET0][0]);
907 clkset1(i, &dll_setting_800[CLKSET1][0]);
908 ctrlset0(i, &dll_setting_800[CTRL0][0]);
909 ctrlset1(i, &dll_setting_800[CTRL1][0]);
910 ctrlset2(i, &dll_setting_800[CTRL2][0]);
911 ctrlset3(i, &dll_setting_800[CTRL3][0]);
912 cmdset(i, &dll_setting_800[CMD][0]);
913 }
914 }
915
916 // XXX if not async mode
917 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
918 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
919 j = 0;
920 for (i = 0; i < 16; i++) {
921 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
922 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
923 while (MCHBAR8(0x180) & 0x10);
924 if (MCHBAR32(0x184) == 0xffffffff) {
925 j++;
926 if (j >= 2)
927 break;
928
929 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
930 j = 2;
931 break;
932 }
933 } else {
934 j = 0;
935 }
936 }
937 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
938 j = 0;
939 i++;
940 for (; i < 16; i++) {
941 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
942 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
943 while (MCHBAR8(0x180) & 0x10);
944 if (MCHBAR32(0x184) == 0) {
945 i++;
946 break;
947 }
948 }
949 for (; i < 16; i++) {
950 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
951 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
952 while (MCHBAR8(0x180) & 0x10);
953 if (MCHBAR32(0x184) == 0xffffffff) {
954 j++;
955 if (j >= 2)
956 break;
957 } else {
958 j = 0;
959 }
960 }
961 if (j < 2) {
962 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
963 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
964 while (MCHBAR8(0x180) & 0x10);
965 j = 2;
966 }
967 }
968
969 if (j < 2) {
970 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
971 async = 1;
972 }
973
974 clk = 0x1a;
975 if (async != 1) {
976 reg8 = MCHBAR8(0x188) & 0x1e;
977 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
978 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
979 clk = 0x10;
980 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
981 clk = 0x10;
982 } else {
983 clk = 0x1a;
984 }
985 }
986 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
987
988 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
989 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
990 i = MCHBAR8(0x180) & 0xf;
991 i = (i + 10) % 14;
992 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
993 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200994 while (MCHBAR8(0x180) & 0x10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000995 }
996
997 reg8 = MCHBAR8(0x188) & ~1;
998 MCHBAR8(0x188) = reg8;
999 reg8 &= ~0x3e;
1000 reg8 |= clk;
1001 MCHBAR8(0x188) = reg8;
1002 reg8 |= 1;
1003 MCHBAR8(0x188) = reg8;
1004
1005 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
1006 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
1007 }
1008
1009 // Program DQ/DQS dll settings
1010 reg32 = 0;
1011 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1012 for (lane = 0; lane < 8; lane++) {
1013 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
1014 reg32 = 0x06db7777;
1015 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
1016 reg32 = 0x00007777;
1017 }
1018 MCHBAR32(0x400*i + 0x540 + lane*4) =
1019 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
1020 reg32;
1021 }
1022 }
1023
1024 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1025 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
1026 for (lane = 0; lane < 8; lane++) {
1027 dqsset(i, lane, &dll_setting_667[DQS1+lane][0]);
1028 }
1029 for (lane = 0; lane < 8; lane++) {
1030 dqset(i, lane, &dll_setting_667[DQ1+lane][0]);
1031 }
1032 } else {
1033 for (lane = 0; lane < 8; lane++) {
1034 dqsset(i, lane, &dll_setting_800[DQS1+lane][0]);
1035 }
1036 for (lane = 0; lane < 8; lane++) {
1037 dqset(i, lane, &dll_setting_800[DQ1+lane][0]);
1038 }
1039 }
1040 }
1041}
1042
1043static void rcomp_ddr2(struct sysinfo *s)
1044{
1045 u8 i, j, k;
1046 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A, 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
1047 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1048 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1049 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1050 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1051 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1052 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1053 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1054 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1055 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1056 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
1057 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1058
1059 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1060 for (j = 0; j < 6; j++) {
1061 if (j == 0) {
1062 MCHBAR32(0x400*i + addr[j]) =
1063 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
1064 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
1065 for (k = 0; k < 8; k++) {
1066 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
1067 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1068 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
1069 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1070 }
1071 } else {
1072 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1073 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1074 x378[j];
1075 MCHBAR32(0x400*i + addr[j] + 0xe) =
1076 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1077 MCHBAR32(0x400*i + addr[j] + 0x12) =
1078 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1079 MCHBAR32(0x400*i + addr[j] + 0x16) =
1080 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1081 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1082 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1083 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1084 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1085 MCHBAR32(0x400*i + addr[j] + 0x22) =
1086 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1087 MCHBAR32(0x400*i + addr[j] + 0x26) =
1088 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1089 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1090 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1091 }
1092 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1093 }
1094 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1095 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1096 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1097 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1098 } // END EACH POPULATED CHANNEL
1099
1100 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1101 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1102 MCHBAR16(0x178) = 0x0135;
1103 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1104
1105 if (!CHANNEL_IS_POPULATED(s->dimms, 0)) {
1106 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
1107 }
1108 if (!CHANNEL_IS_POPULATED(s->dimms, 1)) {
1109 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
1110 }
1111
1112 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1113}
1114
1115static void odt_ddr2(struct sysinfo *s)
1116{
1117 u8 i;
1118 u16 odt[16][2] = {
1119 { 0x0000,0x0000 }, // NC_NC
1120 { 0x0000,0x0001 }, // x8SS_NC
1121 { 0x0000,0x0011 }, // x8DS_NC
1122 { 0x0000,0x0001 }, // x16SS_NC
1123 { 0x0004,0x0000 }, // NC_x8SS
1124 { 0x0101,0x0404 }, // x8SS_x8SS
1125 { 0x0101,0x4444 }, // x8DS_x8SS
1126 { 0x0101,0x0404 }, // x16SS_x8SS
1127 { 0x0044,0x0000 }, // NC_x8DS
1128 { 0x1111,0x0404 }, // x8SS_x8DS
1129 { 0x1111,0x4444 }, // x8DS_x8DS
1130 { 0x1111,0x0404 }, // x16SS_x8DS
1131 { 0x0004,0x0000 }, // NC_x16SS
1132 { 0x0101,0x0404 }, // x8SS_x16SS
1133 { 0x0101,0x4444 }, // x8DS_x16SS
1134 { 0x0101,0x0404 }, // x16SS_x16SS
1135 };
1136
1137 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1138 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1139 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1140 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1141 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1142 }
1143}
1144
1145static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1146{
1147 u32 addr = (ch << 29) | (r*0x08000000);
1148 volatile u32 rubbish;
1149
1150 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1151 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
1152 rubbish = read32((void*)((val<<3) | addr));
1153 udelay(10);
1154 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1155 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1156}
1157
1158static void jedec_ddr2(struct sysinfo *s)
1159{
1160 u8 i;
1161 u16 mrsval, ch, r, v;
1162
1163 u8 odt[16][4] = {
1164 {0x00, 0x00, 0x00, 0x00},
1165 {0x01, 0x00, 0x00, 0x00},
1166 {0x01, 0x01, 0x00, 0x00},
1167 {0x01, 0x00, 0x00, 0x00},
1168 {0x00, 0x00, 0x01, 0x00},
1169 {0x11, 0x00, 0x11, 0x00},
1170 {0x11, 0x11, 0x11, 0x00},
1171 {0x11, 0x00, 0x11, 0x00},
1172 {0x00, 0x00, 0x01, 0x01},
1173 {0x11, 0x00, 0x11, 0x11},
1174 {0x11, 0x11, 0x11, 0x11},
1175 {0x11, 0x00, 0x11, 0x11},
1176 {0x00, 0x00, 0x01, 0x00},
1177 {0x11, 0x00, 0x11, 0x00},
1178 {0x11, 0x11, 0x11, 0x00},
1179 {0x11, 0x00, 0x11, 0x00}
1180 };
1181
1182 u16 jedec[12][2] = {
1183 {NOP_CMD, 0x0},
1184 {PRECHARGE_CMD, 0x0},
1185 {EMRS2_CMD, 0x0},
1186 {EMRS3_CMD, 0x0},
1187 {EMRS1_CMD, 0x0},
1188 {MRS_CMD, 0x100}, // DLL Reset
1189 {PRECHARGE_CMD, 0x0},
1190 {CBR_CMD, 0x0},
1191 {CBR_CMD, 0x0},
1192 {MRS_CMD, 0x0}, // DLL out of reset
1193 {EMRS1_CMD, 0x380}, // OCD calib default
1194 {EMRS1_CMD, 0x0}
1195 };
1196
1197 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1198
1199 printk(BIOS_DEBUG, "MRS...\n");
1200
1201 udelay(200);
1202
1203 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1204 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1205 for (i = 0; i < 12; i++) {
1206 v = jedec[i][1];
1207 switch (jedec[i][0]) {
1208 case EMRS1_CMD:
1209 v |= (odt[s->dimm_config[ch]][r] << 2);
1210 break;
1211 case MRS_CMD:
1212 v |= mrsval;
1213 break;
1214 default:
1215 break;
1216 }
1217 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1218 udelay(1);
1219 //printk(BIOS_DEBUG, "Jedec step %d\n", i);
1220 }
1221 }
1222 printk(BIOS_DEBUG, "MRS done\n");
1223}
1224
1225static u8 sampledqs(u16 mchloc, u32 addr, u8 hilow, u8 repeat)
1226{
1227 u8 dqsmatch = 1;
1228 volatile u32 strobe;
1229
1230 while (repeat-- > 0) {
1231 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0x2;
1232 udelay(2);
1233 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x2;
1234 udelay(2);
1235 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0x2;
1236 udelay(2);
1237 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x2;
1238 udelay(2);
1239 barrier();
1240 strobe = read32((u32 *)addr);
1241 barrier();
1242 if (((MCHBAR32(mchloc) & 0x40) >> 6) != hilow) {
1243 dqsmatch = 0;
1244 }
1245 }
1246 return dqsmatch;
1247}
1248
1249static void rcven_ddr2(struct sysinfo *s)
1250{
1251 u8 i, reg8, ch, lane;
1252 u32 addr;
1253 u8 tap = 0;
1254 u8 savecc, savemedium, savetap, coarsecommon, medium;
1255 u8 lanecoarse[8] = {0};
1256 u8 mincoarse = 0xff;
1257 u8 pitap[2][8];
1258 u16 coarsectrl[2];
1259 u16 coarsedelay[2];
1260 u16 mediumphase[2];
1261 u16 readdelay[2];
1262 u16 mchbar;
1263 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0xc;
1264 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0xc;
1265 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1266
1267 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1268 addr = (ch << 29);
1269 for (i = 0; !RANK_IS_POPULATED(s->dimms, ch, i); i++) {
1270 addr += 128*1024*1024;
1271 }
1272 for (lane = 0; lane < 8; lane++) {
1273 printk(BIOS_DEBUG, "Channel %d, Lane %d addr=0x%08x\n", ch, lane, addr);
1274 coarsecommon = (s->selected_timings.CAS - 1);
1275 switch (lane) {
1276 case 0: case 1: medium = 0; break;
1277 case 2: case 3: medium = 1; break;
1278 case 4: case 5: medium = 2; break;
1279 case 6: case 7: medium = 3; break;
1280 default: medium = 0; break;
1281 }
1282 mchbar = 0x400*ch + 0x561 + (lane << 2);
1283 tap = 0;
1284 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1285 (coarsecommon << 16);
1286 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1287 (medium << (lane*2));
1288 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf;
1289 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70;
1290 savecc = coarsecommon;
1291 savemedium = medium;
1292 savetap = 0;
1293
1294 MCHBAR16(0x400*ch + 0x588) = (MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2))) |
1295 (1 << (lane*2));
1296
1297 printk(BIOS_DEBUG, "rcven 0.1 coarse=%d\n", coarsecommon);
1298 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1299 if (medium < 3) {
1300 medium++;
1301 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1302 ~(3 << (lane*2))) | (medium << (lane*2));
1303 } else {
1304 medium = 0;
1305 coarsecommon++;
1306 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1307 ~0xf0000) | (coarsecommon << 16);
1308 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1309 ~(3 << (lane*2))) | (medium << (lane*2));
1310 }
1311 if (coarsecommon > 16) {
1312 die("Coarse > 16: DQS tuning failed, halt\n");
1313 break;
1314 }
1315 }
1316 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1317
1318 savemedium = medium;
1319 savecc = coarsecommon;
1320 if (medium < 3) {
1321 medium++;
1322 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1323 ~(3 << (lane*2))) | (medium << (lane*2));
1324 } else {
1325 medium = 0;
1326 coarsecommon++;
1327
1328 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1329 (coarsecommon << 16);
1330 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1331 (medium << (lane*2));
1332 }
1333
1334 printk(BIOS_DEBUG, "rcven 0.2\n");
1335 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1336 savemedium = medium;
1337 savecc = coarsecommon;
1338 if (medium < 3) {
1339 medium++;
1340 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1341 ~(3 << (lane*2))) | (medium << (lane*2));
1342 } else {
1343 medium = 0;
1344 coarsecommon++;
1345 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1346 ~0xf0000) | (coarsecommon << 16);
1347 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1348 ~(3 << (lane*2))) | (medium << (lane*2));
1349 }
1350 if (coarsecommon > 16) {
1351 die("Coarse DQS tuning 2 failed, halt\n");
1352 break;
1353 }
1354 }
1355 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1356
1357
1358 coarsecommon = savecc;
1359 medium = savemedium;
1360 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1361 ~0xf0000) | (coarsecommon << 16);
1362 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1363 ~(3 << (lane*2))) | (medium << (lane*2));
1364
1365 printk(BIOS_DEBUG, "rcven 0.3\n");
1366 tap = 0;
1367 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1368 savetap = tap;
1369 tap++;
1370 if (tap > 14) {
1371 break;
1372 }
1373 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1374 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1375 }
1376
1377 tap = savetap;
1378 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1379 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1380 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1381 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0x70) | 0x30;
1382 if (medium < 3) {
1383 medium++;
1384 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1385 ~(3 << (lane*2))) | (medium << (lane*2));
1386 } else {
1387 medium = 0;
1388 coarsecommon++;
1389 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1390 ~0xf0000) | (coarsecommon << 16);
1391 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1392 ~(3 << (lane*2))) | (medium << (lane*2));
1393 }
1394 if (sampledqs(mchbar, addr, 1, 1) == 0) {
1395 die("Not at DQS high, doh\n");
1396 }
1397
1398 printk(BIOS_DEBUG, "rcven 0.4\n");
1399 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1400 coarsecommon--;
1401 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1402 ~0xf0000) | (coarsecommon << 16);
1403 if (coarsecommon == 0) {
1404 die("Couldn't find DQS-high 0 indicator, halt\n");
1405 break;
1406 }
1407 }
1408 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1409
1410 printk(BIOS_DEBUG, "rcven 0.5\n");
1411 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1412 savemedium = medium;
1413 savecc = coarsecommon;
1414 if (medium < 3) {
1415 medium++;
1416 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1417 ~(3 << (lane*2))) | (medium << (lane*2));
1418 } else {
1419 medium = 0;
1420 coarsecommon++;
1421 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1422 ~0xf0000) | (coarsecommon << 16);
1423 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1424 ~(3 << (lane*2))) | (medium << (lane*2));
1425 }
1426 if (coarsecommon > 16) {
1427 die("Coarse DQS tuning 5 failed, halt\n");
1428 break;
1429 }
1430 }
1431 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1432
1433 printk(BIOS_DEBUG, "rcven 0.6\n");
1434 coarsecommon = savecc;
1435 medium = savemedium;
1436 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1437 ~0xf0000) | (coarsecommon << 16);
1438 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1439 ~(3 << (lane*2))) | (medium << (lane*2));
1440 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1441 savetap = tap;
1442 tap++;
1443 if (tap > 14) {
1444 break;
1445 }
1446 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1447 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1448 }
1449 tap = savetap;
1450 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1451 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1452 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1453 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70) | 0x70;
1454
1455 pitap[ch][lane] = 0x70 | tap;
1456
1457 MCHBAR16(0x400*ch + 0x588) = MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2));
1458 lanecoarse[lane] = coarsecommon;
1459 printk(BIOS_DEBUG, "rcven 0.7\n");
1460 } // END EACH LANE
1461
1462 // Find minimum coarse value
1463 for (lane = 0; lane < 8; lane++) {
1464 if (mincoarse > lanecoarse[lane]) {
1465 mincoarse = lanecoarse[lane];
1466 }
1467 }
1468
1469 printk(BIOS_DEBUG, "Found min coarse value = %d\n", mincoarse);
1470
1471 for (lane = 0; lane < 8; lane++) {
1472 reg8 = (lanecoarse[lane] == 0) ? 0 : lanecoarse[lane] - mincoarse;
1473 MCHBAR16(0x400*ch + 0x5fa) = (MCHBAR16(0x400*ch + 0x5fa) & ~(3 << (lane*2))) |
1474 (reg8 << (lane*2));
1475 }
1476 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | (mincoarse << 16);
1477 coarsectrl[ch] = mincoarse;
1478 coarsedelay[ch] = MCHBAR16(0x400*ch + 0x5fa);
1479 mediumphase[ch] = MCHBAR16(0x400*ch + 0x58c);
1480 readdelay[ch] = MCHBAR16(0x400*ch + 0x588);
1481 } // END EACH POPULATED CHANNEL
1482
1483 /* TODO: Resume support using this */
1484 FOR_EACH_CHANNEL(ch) {
1485 for (lane = 0; lane < 8; lane++) {
1486 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1487 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | pitap[ch][lane];
1488 }
1489 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1490 (coarsectrl[ch] << 16);
1491 MCHBAR16(0x400*ch + 0x5fa) = coarsedelay[ch];
1492 MCHBAR16(0x400*ch + 0x58c) = mediumphase[ch];
1493 }
1494 printk(BIOS_DEBUG, "End rcven\n");
1495}
1496
Arthur Heymans97e13d82016-11-30 18:40:38 +01001497static void sdram_save_receive_enable(void)
1498{
1499 int i = 0;
1500 u16 reg16;
1501 u8 values[18];
1502 u8 lane, ch;
1503
1504 FOR_EACH_CHANNEL(ch) {
1505 lane = 0;
1506 while (lane < 8) {
1507 values[i] = (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf);
1508 values[i++] |= (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf) << 4;
1509 }
1510 values[i++] = (MCHBAR32(0x400*ch + 0x248) >> 16) & 0xf;
1511 reg16 = MCHBAR16(0x400*ch + 0x5fa);
1512 values[i++] = reg16 & 0xff;
1513 values[i++] = (reg16 >> 8) & 0xff;
1514 reg16 = MCHBAR16(0x400*ch + 0x58c);
1515 values[i++] = reg16 & 0xff;
1516 values[i++] = (reg16 >> 8) & 0xff;
1517 }
1518
1519 for (i = 0; i < ARRAY_SIZE(values); i++)
1520 cmos_write(values[i], 128 + i);
1521}
1522
1523static void sdram_recover_receive_enable(void)
1524{
1525 u8 i;
1526 u32 reg32;
1527 u16 reg16;
1528 u8 values[18];
1529 u8 ch, lane;
1530
1531 for (i = 0; i < ARRAY_SIZE(values); i++)
1532 values[i] = cmos_read(128 + i);
1533
1534 i = 0;
1535 FOR_EACH_CHANNEL(ch) {
1536 lane = 0;
1537 while (lane < 8) {
1538 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1539 (values[i] & 0xf);
1540 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1541 ((values[i++] >> 4) & 0xf);
1542 }
1543 reg32 = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000)
1544 | ((values[i++] & 0xf) << 16);
1545 MCHBAR32(0x400*ch + 0x248) = reg32;
1546 reg16 = values[i++];
1547 reg16 |= values[i++] << 8;
1548 MCHBAR16(0x400*ch + 0x5fa) = reg16;
1549 reg16 = values[i++];
1550 reg16 |= values[i++] << 8;
1551 MCHBAR16(0x400*ch + 0x58c) = reg16;
1552 }
1553}
1554
1555static void sdram_program_receive_enable(struct sysinfo *s)
1556{
1557 /* enable upper CMOS */
1558 RCBA32(0x3400) = (1 << 2);
1559
1560 /* Program Receive Enable Timings */
1561 if (s->boot_path == BOOT_PATH_WARM_RESET) {
1562 sdram_recover_receive_enable();
1563 } else {
1564 rcven_ddr2(s);
1565 sdram_save_receive_enable();
1566 }
1567}
1568
Damien Zammit4b513a62015-08-20 00:37:05 +10001569static void dradrb_ddr2(struct sysinfo *s)
1570{
1571 u8 map, i, ch, r, rankpop0, rankpop1;
1572 u32 c0dra = 0;
1573 u32 c1dra = 0;
1574 u32 c0drb = 0;
1575 u32 c1drb = 0;
1576 u32 dra;
1577 u32 dra0;
1578 u32 dra1;
1579 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001580 u32 size, offset;
1581 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001582 u8 dratab[2][2][2][4] = {
1583 {
1584 {
1585 {0xff, 0xff, 0xff, 0xff},
1586 {0xff, 0x00, 0x02, 0xff}
1587 },
1588 {
1589 {0xff, 0x01, 0xff, 0xff},
1590 {0xff, 0x03, 0xff, 0xff}
1591 }
1592 },
1593 {
1594 {
1595 {0xff, 0xff, 0xff, 0xff},
1596 {0xff, 0x04, 0x06, 0x08}
1597 },
1598 {
1599 {0xff, 0xff, 0xff, 0xff},
1600 {0x05, 0x07, 0x09, 0xff}
1601 }
1602 }
1603 };
1604
1605 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1606
1607 // DRA
1608 rankpop0 = 0;
1609 rankpop1 = 0;
1610 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Damien Zammit68e1dcf2016-06-03 15:39:30 +10001611 if (((s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED) && ((r) < s->dimms[ch<<1].ranks))) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001612 i = ch << 1;
1613 } else {
1614 i = (ch << 1) + 1;
1615 }
1616 dra = dratab[s->dimms[i].banks]
1617 [s->dimms[i].width]
1618 [s->dimms[i].cols-9]
1619 [s->dimms[i].rows-12];
1620 if (s->dimms[i].banks == 1) {
1621 dra |= 0x80;
1622 }
1623 if (ch == 0) {
1624 c0dra |= dra << (r*8);
1625 rankpop0 |= 1 << r;
1626 } else {
1627 c1dra |= dra << (r*8);
1628 rankpop1 |= 1 << r;
1629 }
1630 }
1631 MCHBAR32(0x208) = c0dra;
1632 MCHBAR32(0x608) = c1dra;
1633
1634 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1635 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1636
1637 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) || ONLY_DIMMB_IS_POPULATED(s->dimms, 0)) {
1638 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
1639 }
1640 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) || ONLY_DIMMB_IS_POPULATED(s->dimms, 1)) {
1641 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
1642 }
1643
1644 // DRB
1645 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Damien Zammit68e1dcf2016-06-03 15:39:30 +10001646 if (((s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED) && ((r) < s->dimms[ch<<1].ranks))) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001647 i = ch << 1;
1648 } else {
1649 i = (ch << 1) + 1;
1650 }
1651 if (ch == 0) {
1652 dra0 = (c0dra >> (8*r)) & 0x7f;
1653 c0drb = (u16)(c0drb + drbtab[dra0]);
1654 s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6;
1655 MCHBAR16(0x200 + 2*r) = c0drb;
1656 } else {
1657 dra1 = (c1dra >> (8*r)) & 0x7f;
1658 c1drb = (u16)(c1drb + drbtab[dra1]);
1659 s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6;
1660 MCHBAR16(0x600 + 2*r) = c1drb;
1661 }
1662 }
1663
1664 s->channel_capacity[0] = c0drb << 6;
1665 s->channel_capacity[1] = c1drb << 6;
1666 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1667 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1668 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1669
1670 rankpop1 >>= 4;
1671 if (rankpop1) {
1672 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1673 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1674 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1675 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1676 }
1677
Damien Zammit9fb08f52016-01-22 18:56:23 +11001678 /* Populated channel sizes in MiB */
1679 size0 = s->channel_capacity[0];
1680 size1 = s->channel_capacity[1];
1681
1682 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1683 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1684
1685 /* Set ME UMA size in MiB */
1686 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1687
1688 /* Set ME UMA Present bit */
1689 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1690
1691 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1692
1693 MCHBAR16(0x104) = size;
1694 MCHBAR16(0x102) = size0 + size1 - size;
1695
Damien Zammit4b513a62015-08-20 00:37:05 +10001696 map = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001697 if (size0 == 0) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001698 map = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001699 } else if (size1 == 0) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001700 map |= 0x20;
1701 } else {
1702 map |= 0x40;
1703 }
Damien Zammit9fb08f52016-01-22 18:56:23 +11001704 if (size == 0) {
1705 map |= 0x18;
1706 }
1707
1708 if (size0 - ME_UMA_SIZEMB >= size1) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001709 map |= 0x4;
1710 }
1711 MCHBAR8(0x110) = map;
1712 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001713
1714 if (size1 != 0) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001715 offset = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001716 } else if ((size0 > size1) && ((map & 0x7) == 0x4)) {
1717 offset = size/2 + (size0 + size1 - size);
Damien Zammit4b513a62015-08-20 00:37:05 +10001718 } else {
Damien Zammit9fb08f52016-01-22 18:56:23 +11001719 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001720 }
1721 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001722 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001723}
1724
1725static void mmap_ddr2(struct sysinfo *s)
1726{
Damien Zammitd63115d2016-01-22 19:11:44 +11001727 bool reclaim;
1728 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1729 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001730 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001731 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1732 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001733 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1734
1735 ggc = pci_read_config16(PCI_DEV(0,0,0), 0x52);
1736 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1737 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1738 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001739 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001740 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001741 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001742
1743 reclaim = false;
1744 if ((tom - tolud) > 0x40)
1745 reclaim = true;
1746
1747 if (reclaim) {
1748 tolud = tolud & ~0x3f;
1749 tom = tom & ~0x3f;
1750 reclaimbase = MAX(0x1000, tom);
1751 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1752 }
1753
Damien Zammit4b513a62015-08-20 00:37:05 +10001754 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001755 if (reclaim)
1756 touud = reclaimlimit + 0x40;
1757
Damien Zammit4b513a62015-08-20 00:37:05 +10001758 gfxbase = tolud - gfxsize;
1759 gttbase = gfxbase - gttsize;
1760 tsegbase = gttbase - tsegsize;
1761
1762 pci_write_config16(PCI_DEV(0,0,0), 0xb0, tolud << 4);
1763 pci_write_config16(PCI_DEV(0,0,0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001764 if (reclaim) {
1765 pci_write_config16(PCI_DEV(0,0,0), 0x98,
1766 (u16)(reclaimbase >> 6));
1767 pci_write_config16(PCI_DEV(0,0,0), 0x9a,
1768 (u16)(reclaimlimit >> 6));
1769 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001770 pci_write_config16(PCI_DEV(0,0,0), 0xa2, touud);
1771 pci_write_config32(PCI_DEV(0,0,0), 0xa4, gfxbase << 20);
1772 pci_write_config32(PCI_DEV(0,0,0), 0xa8, gttbase << 20);
1773 pci_write_config32(PCI_DEV(0,0,0), 0xac, tsegbase << 20);
1774}
1775
1776static void enhanced_ddr2(struct sysinfo *s)
1777{
1778 u8 ch, reg8;
1779
1780 MCHBAR32(0xfb0) = 0x1000d024;
1781 MCHBAR32(0xfb4) = 0xc842;
1782 MCHBAR32(0xfbc) = 0xf;
1783 MCHBAR32(0xfc4) = 0xfe22244;
1784 MCHBAR8(0x12f) = 0x5c;
1785 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1786 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1787 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1788 MCHBAR32(0xfa8) = 0x30d400;
1789
1790 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1791 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1792 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1793 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1794 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1795 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1796 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1797 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1798 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1799 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1800 }
1801
1802 reg8 = pci_read_config8(PCI_DEV(0,0,0), 0xf0);
1803 pci_write_config8(PCI_DEV(0,0,0), 0xf0, reg8 | 1);
1804 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1805 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1806 MCHBAR32(0x2c) = 0x44a53;
1807 MCHBAR32(0x30) = 0x1f5a86;
1808 MCHBAR32(0x34) = 0x1902810;
1809 MCHBAR32(0x38) = 0xf7000000;
1810 MCHBAR32(0x3c) = 0x23014410;
1811 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1812 MCHBAR32(0x20) = 0x33001;
1813 pci_write_config8(PCI_DEV(0,0,0), 0xf0, reg8 & ~1);
1814}
1815
1816static void power_ddr2(struct sysinfo *s)
1817{
1818 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1819 u8 lane, ch;
1820 u8 twl = 0;
1821 u16 x264, x23c;
1822
1823 twl = s->selected_timings.CAS - 1;
1824 x264 = 0x78;
1825 switch (s->selected_timings.mem_clk) {
1826 default:
1827 case MEM_CLOCK_667MHz:
1828 reg1 = 0x99;
1829 reg2 = 0x1048a9;
1830 clkgate = 0x230000;
1831 x23c = 0x7a89;
1832 break;
1833 case MEM_CLOCK_800MHz:
1834 if (s->selected_timings.CAS == 5) {
1835 reg1 = 0x19a;
1836 reg2 = 0x1048aa;
1837 } else {
1838 reg1 = 0x9a;
1839 reg2 = 0x2158aa;
1840 x264 = 0x89;
1841 }
1842 clkgate = 0x280000;
1843 x23c = 0x7b89;
1844 break;
1845 }
1846 reg3 = 0x232;
1847 reg4 = 0x2864;
1848
1849 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1)) {
1850 MCHBAR32(0x14) = 0x0010461f;
1851 } else {
1852 MCHBAR32(0x14) = 0x0010691f;
1853 }
1854 MCHBAR32(0x18) = 0xdf6437f7;
1855 MCHBAR32(0x1c) = 0x0;
1856 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1857 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1858 MCHBAR16(0x115) = (u16) reg1;
1859 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1860 MCHBAR8(0x124) = 0x7;
1861 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1862 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1863 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1864 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1865 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1866 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1867 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1868 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1869 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1870 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1871 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1872 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1873 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1874 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1875 MCHBAR32(0x2d4) = 0x40453600;
1876 MCHBAR32(0x300) = 0xc0b0a08;
1877 MCHBAR32(0x304) = 0x6040201;
1878 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1879 MCHBAR16(0x610) = 0x232;
1880 MCHBAR16(0x612) = 0x2864;
1881 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1882 MCHBAR32(0xae4) = 0;
1883 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1884 MCHBAR32(0xf00) = 0x393a3b3c;
1885 MCHBAR32(0xf04) = 0x3d3e3f40;
1886 MCHBAR32(0xf08) = 0x393a3b3c;
1887 MCHBAR32(0xf0c) = 0x3d3e3f40;
1888 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1889 MCHBAR32(0xf48) = 0xfff0ffe0;
1890 MCHBAR32(0xf4c) = 0xffc0ff00;
1891 MCHBAR32(0xf50) = 0xfc00f000;
1892 MCHBAR32(0xf54) = 0xc0008000;
1893 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1894 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1895 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1896 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1897 MCHBAR32(0x1104) = 0x3003232;
1898 MCHBAR32(0x1108) = 0x74;
1899 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
1900 MCHBAR32(0x110c) = 0xaa;
1901 } else {
1902 MCHBAR32(0x110c) = 0x100;
1903 }
1904 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1905 MCHBAR32(0x1114) = 0;
1906 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
1907 twl = 5;
1908 } else {
1909 twl = 6;
1910 }
1911 x592 = 0xff;
1912 if (pci_read_config8(PCI_DEV(0,0,0), 0x8) < 3) {
1913 x592 = ~0x4;
1914 }
1915 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1916 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1917 MCHBAR16(0x400*ch + 0x23c) = x23c;
1918 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1919 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1920 MCHBAR8(0x400*ch + 0x264) = x264;
1921 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1922 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1923 }
1924
1925 for (lane = 0; lane < 8; lane++) {
1926 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
1927 }
1928}
1929
1930void raminit_ddr2(struct sysinfo *s)
1931{
1932 u8 ch;
1933 u8 r, bank;
1934 u32 reg32;
1935
1936 // Select timings based on SPD info
1937 sdram_detect_smallest_params2(s);
1938
1939 // Reset if required
1940 checkreset_ddr2(s);
1941
Arthur Heymans97e13d82016-11-30 18:40:38 +01001942 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1943 // Clear self refresh
1944 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1945 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001946
Arthur Heymans97e13d82016-11-30 18:40:38 +01001947 // Clear host clk gate reg
1948 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001949
Arthur Heymans97e13d82016-11-30 18:40:38 +01001950 // Select DDR2
1951 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001952
Arthur Heymans97e13d82016-11-30 18:40:38 +01001953 // Set freq
1954 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1955 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001956
Arthur Heymans97e13d82016-11-30 18:40:38 +01001957 // Overwrite freq if chipset rejects it
1958 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1959 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1960 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001961 }
1962
1963 udelay(250000);
1964
1965 // Program clock crossing
1966 clkcross_ddr2(s);
1967 printk(BIOS_DEBUG, "Done clk crossing\n");
1968
1969 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001970 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1971 setioclk_ddr2(s);
1972 printk(BIOS_DEBUG, "Done I/O clk\n");
1973 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001974
1975 // Grant to launch
1976 launch_ddr2(s);
1977 printk(BIOS_DEBUG, "Done launch\n");
1978
1979 // Program DDR2 timings
1980 timings_ddr2(s);
1981 printk(BIOS_DEBUG, "Done timings\n");
1982
1983 // Program DLL
1984 dll_ddr2(s);
1985
1986 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001987 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1988 rcomp_ddr2(s);
1989 printk(BIOS_DEBUG, "RCOMP\n");
1990 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001991
1992 // ODT
1993 odt_ddr2(s);
1994 printk(BIOS_DEBUG, "Done ODT\n");
1995
1996 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001997 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1998 while ((MCHBAR8(0x130) & 1) != 0)
1999 ;
2000 printk(BIOS_DEBUG, "Done RCOMP update\n");
2001 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002002
2003 // Set defaults
2004 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
2005 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
2006 MCHBAR32(0x208) = 0x01010101;
2007 MCHBAR32(0x608) = 0x01010101;
2008 MCHBAR32(0x200) = 0x00040002;
2009 MCHBAR32(0x204) = 0x00080006;
2010 MCHBAR32(0x600) = 0x00040002;
2011 MCHBAR32(0x604) = 0x00100006;
2012 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
2013 MCHBAR32(0x104) = 0;
2014 MCHBAR16(0x102) = 0x400;
2015 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
2016 MCHBAR16(0x10e) = 0;
2017 MCHBAR32(0x108) = 0;
2018 pci_write_config16(PCI_DEV(0,0,0), 0xb0, 0x4000);
2019 pci_write_config16(PCI_DEV(0,0,0), 0xa0, 0x0010);
2020 pci_write_config16(PCI_DEV(0,0,0), 0xa2, 0x0400);
2021 pci_write_config32(PCI_DEV(0,0,0), 0xa4, 0x40000000);
2022 pci_write_config32(PCI_DEV(0,0,0), 0xa8, 0x40000000);
2023 pci_write_config32(PCI_DEV(0,0,0), 0xac, 0x40000000);
2024
2025 // IOBUFACT
2026 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
2027 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
2028 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
2029 }
2030 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
2031 if (pci_read_config8(PCI_DEV(0,0,0), 0x8) < 2) {
2032 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
2033 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
2034 }
2035 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
2036 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
2037 }
2038
2039 // Pre jedec
2040 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
2041 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2042 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
2043 }
2044 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
2045 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
2046 printk(BIOS_DEBUG, "Done pre-jedec\n");
2047
2048 // JEDEC reset
2049 jedec_ddr2(s);
2050
2051 printk(BIOS_DEBUG, "Done jedec steps\n");
2052
2053 // After JEDEC reset
2054 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
2055 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2056 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
2057 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
2058 } else {
2059 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
2060 }
2061 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
2062 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
2063 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
2064 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2065 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2066 MCHBAR8(0x400*ch + 0x292) = 0xf2;
2067 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
2068 }
2069 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
2070 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
2071 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
2072
2073 printk(BIOS_DEBUG, "Done post-jedec\n");
2074
2075 // Set DDR2 init complete
2076 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2077 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
2078 }
2079
2080 // Receive enable
Arthur Heymans97e13d82016-11-30 18:40:38 +01002081 sdram_program_receive_enable(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002082 printk(BIOS_DEBUG, "Done rcven\n");
2083
2084 // Finish rcven
2085 FOR_EACH_CHANNEL(ch) {
2086 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
2087 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
2088 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
2089 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
2090 }
2091 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2092 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
2093 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2094
2095 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01002096 if (s->boot_path == BOOT_PATH_NORMAL) {
2097 volatile u32 data;
2098 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2099 for (bank = 0; bank < 4; bank++) {
2100 reg32 = (ch << 29) | (r*0x8000000) |
2101 (bank << 12);
2102 write32((u32 *)reg32, 0xffffffff);
2103 data = read32((u32 *)reg32);
2104 printk(BIOS_DEBUG, "Wrote ones,");
2105 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2106 reg32, data);
2107 write32((u32 *)reg32, 0x00000000);
2108 data = read32((u32 *)reg32);
2109 printk(BIOS_DEBUG, "Wrote zeros,");
2110 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2111 reg32, data);
2112 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002113 }
2114 }
2115 printk(BIOS_DEBUG, "Done dummy reads\n");
2116
2117 // XXX tRD
2118
2119 // XXX Write training
2120
2121 // XXX Read training
2122
2123 // DRADRB
2124 dradrb_ddr2(s);
2125 printk(BIOS_DEBUG, "Done DRADRB\n");
2126
2127 // Memory map
2128 mmap_ddr2(s);
2129 printk(BIOS_DEBUG, "Done memory map\n");
2130
2131 // Enhanced mode
2132 enhanced_ddr2(s);
2133 printk(BIOS_DEBUG, "Done enhanced mode\n");
2134
2135 // Periodic RCOMP
2136 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
2137 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
2138 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
2139 printk(BIOS_DEBUG, "Done PRCOMP\n");
2140
2141 // Power settings
2142 power_ddr2(s);
2143 printk(BIOS_DEBUG, "Done power settings\n");
2144
2145 // ME related
Damien Zammitd63115d2016-01-22 19:11:44 +11002146 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2147 || RANK_IS_POPULATED(s->dimms, 1, 0)) {
2148 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
2149 }
2150 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2151 || RANK_IS_POPULATED(s->dimms, 1, 1)) {
2152 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
2153 }
2154 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammit4b513a62015-08-20 00:37:05 +10002155
2156 printk(BIOS_DEBUG, "Done ddr2\n");
2157}