blob: bc012d259b23972181c62581dbb4a7a03353f92f [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
25#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020026#else
27#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010028#endif
Martin Rothcbe38922016-01-05 19:40:41 -070029#include "iomap.h"
30#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100031
Damien Zammit9fb08f52016-01-22 18:56:23 +110032#define ME_UMA_SIZEMB 0
33
Damien Zammit4b513a62015-08-20 00:37:05 +100034static inline void barrier(void)
35{
36 asm volatile("mfence":::);
37}
38
39static u32 fsb2mhz(u32 speed)
40{
41 return (speed * 267) + 800;
42}
43
44static u32 ddr2mhz(u32 speed)
45{
46 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
47
48 if (speed >= ARRAY_SIZE(mhz))
49 return 0;
50
51 return mhz[speed];
52}
53
Damien Zammitd63115d2016-01-22 19:11:44 +110054/* Find MSB bitfield location using bit scan reverse instruction */
55static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100056{
Damien Zammitd63115d2016-01-22 19:11:44 +110057 u32 pos;
58
59 if (val == 0) {
60 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
61 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100062 }
Damien Zammitd63115d2016-01-22 19:11:44 +110063
64 asm ("bsrl %1, %0"
Arthur Heymans70a1dda2017-03-09 01:58:24 +010065 : "=r"(pos)
66 : "r"(val)
Damien Zammitd63115d2016-01-22 19:11:44 +110067 );
68
69 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100070}
71
72static void sdram_detect_smallest_params2(struct sysinfo *s)
73{
74 u16 mult[6] = {
75 5000, // 400
76 3750, // 533
77 3000, // 667
78 2500, // 800
79 1875, // 1066
80 1500, // 1333
81 };
82
83 u8 i;
84 u32 tmp;
85 u32 maxtras = 0;
86 u32 maxtrp = 0;
87 u32 maxtrcd = 0;
88 u32 maxtwr = 0;
89 u32 maxtrfc = 0;
90 u32 maxtwtr = 0;
91 u32 maxtrrd = 0;
92 u32 maxtrtp = 0;
93
94 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
95 maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000);
96 maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2);
97 maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2);
98 maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2);
99 maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 +
100 (s->dimms[i].spd_data[40] & 0xf));
101 maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2);
102 maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2);
103 maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2);
104 }
105 for (i = 9; i < 24; i++) {
106 tmp = mult[s->selected_timings.mem_clk] * i;
107 if (tmp >= maxtras) {
108 s->selected_timings.tRAS = i;
109 break;
110 }
111 }
112 for (i = 3; i < 10; i++) {
113 tmp = mult[s->selected_timings.mem_clk] * i;
114 if (tmp >= maxtrp) {
115 s->selected_timings.tRP = i;
116 break;
117 }
118 }
119 for (i = 3; i < 10; i++) {
120 tmp = mult[s->selected_timings.mem_clk] * i;
121 if (tmp >= maxtrcd) {
122 s->selected_timings.tRCD = i;
123 break;
124 }
125 }
126 for (i = 3; i < 15; i++) {
127 tmp = mult[s->selected_timings.mem_clk] * i;
128 if (tmp >= maxtwr) {
129 s->selected_timings.tWR = i;
130 break;
131 }
132 }
133 for (i = 15; i < 78; i++) {
134 tmp = mult[s->selected_timings.mem_clk] * i;
135 if (tmp >= maxtrfc) {
136 s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15;
137 break;
138 }
139 }
140 for (i = 4; i < 15; i++) {
141 tmp = mult[s->selected_timings.mem_clk] * i;
142 if (tmp >= maxtwtr) {
143 s->selected_timings.tWTR = i;
144 break;
145 }
146 }
147 for (i = 2; i < 15; i++) {
148 tmp = mult[s->selected_timings.mem_clk] * i;
149 if (tmp >= maxtrrd) {
150 s->selected_timings.tRRD = i;
151 break;
152 }
153 }
154 for (i = 4; i < 15; i++) {
155 tmp = mult[s->selected_timings.mem_clk] * i;
156 if (tmp >= maxtrtp) {
157 s->selected_timings.tRTP = i;
158 break;
159 }
160 }
161
162 s->selected_timings.fsb_clk = s->max_fsb;
163
164 printk(BIOS_DEBUG, "Selected timings:\n");
165 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk));
166 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk));
167
168 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
169 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
170 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
171 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
172 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
173 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
174 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
175 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
176 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
177}
178
179static void clkcross_ddr2(struct sysinfo *s)
180{
181 u8 i, j;
182 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
183
Damien Zammit4b513a62015-08-20 00:37:05 +1000184 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +0200185 /* MEMCLK 400 N/A */
186 {{}, {}, {} },
187 /* MEMCLK 533 N/A */
188 {{}, {}, {} },
189 /* MEMCLK 667
190 * FSB 800 */
191 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
192 0x20010208, 0x04080000, 0x10010002, 0x00000000,
193 0x00000000, 0x02000000, 0x04000100, 0x08000000,
194 0x10200204},
195 /* FSB 1067 */
196 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
197 0x80020410, 0x02040008, 0x10000100, 0x00000000,
198 0x00000000, 0x04000000, 0x08000102, 0x20000000,
199 0x40010208},
200 /* FSB 1333 */
201 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
202 0x08020000, 0x00000000, 0x00020001, 0x00000000,
203 0x00000000, 0x00000000, 0x08010204, 0x00000000,
204 0x04010000} },
205 /* MEMCLK 800
206 * FSB 800 */
207 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
208 0x08010204, 0x00000000, 0x08010204, 0x0000000,
209 0x00000000, 0x00000000, 0x00020001, 0x0000000,
210 0x04080102},
211 /* FSB 1067 */
212 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
213 0x08010200, 0x00000000, 0x04000102, 0x00000000,
214 0x00000000, 0x00000000, 0x00020001, 0x00000000,
215 0x02040801},
216 /* FSB 1333 */
217 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
218 0x10020400, 0x02000000, 0x00040100, 0x00000000,
219 0x00000000, 0x04080000, 0x00100102, 0x00000000,
220 0x08100200} },
221 /* MEMCLK 1067 */
222 {{},
223 /* FSB 1067 */
224 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
225 0x04080102, 0x00000000, 0x08010204, 0x00000000,
226 0x00000000, 0x00000000, 0x00020001, 0x00000000,
227 0x02040801},
228 /* FSB 1333 */
229 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
230 0x08010204, 0x04000000, 0x00080102, 0x00000000,
231 0x00000000, 0x02000408, 0x00100001, 0x00000000,
232 0x04080102} },
233 /* MEMCLK 1333 */
234 {{}, {},
235 /* FSB 1333 */
236 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
237 0x04080102, 0x00000000, 0x04080102, 0x00000000,
238 0x00000000, 0x00000000, 0x00000000, 0x00000000,
239 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000240 };
241
242 i = (u8)s->selected_timings.mem_clk;
243 j = (u8)s->selected_timings.fsb_clk;
244
245 MCHBAR32(0xc04) = clkxtab[i][j][0];
246 MCHBAR32(0xc50) = clkxtab[i][j][1];
247 MCHBAR32(0xc54) = clkxtab[i][j][2];
248 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
249 MCHBAR32(0x6d8) = clkxtab[i][j][3];
250 MCHBAR32(0x6e0) = clkxtab[i][j][3];
251 MCHBAR32(0x6dc) = clkxtab[i][j][4];
252 MCHBAR32(0x6e4) = clkxtab[i][j][4];
253 MCHBAR32(0x6e8) = clkxtab[i][j][5];
254 MCHBAR32(0x6f0) = clkxtab[i][j][5];
255 MCHBAR32(0x6ec) = clkxtab[i][j][6];
256 MCHBAR32(0x6f4) = clkxtab[i][j][6];
257 MCHBAR32(0x6f8) = clkxtab[i][j][7];
258 MCHBAR32(0x6fc) = clkxtab[i][j][8];
259 MCHBAR32(0x708) = clkxtab[i][j][11];
260 MCHBAR32(0x70c) = clkxtab[i][j][12];
261}
262
Damien Zammit4b513a62015-08-20 00:37:05 +1000263static void setioclk_ddr2(struct sysinfo *s)
264{
265 MCHBAR32(0x1bc) = 0x08060402;
266 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
267 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
268 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
269 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
270 switch (s->selected_timings.mem_clk) {
271 default:
272 case MEM_CLOCK_800MHz:
273 case MEM_CLOCK_1066MHz:
274 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
275 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
276 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
277 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
278 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
279 break;
280 case MEM_CLOCK_667MHz:
281 case MEM_CLOCK_1333MHz:
282 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
283 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
284 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
285 break;
286 }
287 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
288 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
289}
290
291static void launch_ddr2(struct sysinfo *s)
292{
293 u8 i;
294 u32 launch1 = 0x58001117;
295 u32 launch2 = 0;
296 u32 launch3 = 0;
297
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100298 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000299 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100300 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000301 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100302 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000303 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000304
305 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
306 MCHBAR32(0x400*i + 0x220) = launch1;
307 MCHBAR32(0x400*i + 0x224) = launch2;
308 MCHBAR32(0x400*i + 0x21c) = launch3;
309 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
310 }
311
312 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
313 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
314 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
315}
316
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200317static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000318{
319 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200320 (setting->clk_delay << 14) |
321 (setting->db_sel << 6) |
322 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000323 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200324 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000325 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200326 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000327}
328
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200329static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000330{
331 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200332 (setting->clk_delay << 16) |
333 (setting->db_sel << 7) |
334 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000335 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200336 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000337 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200338 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000339}
340
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200341static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000342{
343 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200344 (setting->clk_delay << 24) |
345 (setting->db_sel << 20) |
346 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000347 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200348 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000349 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200350 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000351}
352
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200353static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000354{
355 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200356 (setting->clk_delay << 27) |
357 (setting->db_sel << 22) |
358 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000359 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200360 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000361 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200362 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000363}
364
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200365static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000366{
367 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200368 (setting->clk_delay << 14) |
369 (setting->db_sel << 12) |
370 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000371 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200372 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000373 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200374 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000375}
376
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200377static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000378{
379 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200380 (setting->clk_delay << 10) |
381 (setting->db_sel << 8) |
382 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000383 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200384 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000385 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200386 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000387}
388
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200389static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000390{
391 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200392 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000393 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200394 (setting->db_sel << 5) |
395 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000396 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200397 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000398 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200399 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000400}
401
Arthur Heymans3876f242017-06-09 22:55:22 +0200402/**
403 * All finer DQ and DQS DLL settings are set to the same value
404 * for each rank in a channel, while coarse is common.
405 */
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200406static void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000407{
Arthur Heymans3876f242017-06-09 22:55:22 +0200408 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000409
Arthur Heymans3876f242017-06-09 22:55:22 +0200410 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
411 & ~(1 << (lane * 4 + 1)))
412 | (setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000413
Arthur Heymans3876f242017-06-09 22:55:22 +0200414 for (rank = 0; rank < 4; rank++) {
415 MCHBAR32(0x400 * ch + 0x5b4 + rank * 4) =
416 (MCHBAR32(0x400 * ch + 0x5b4 + rank * 4)
417 & ~(0x201 << lane))
418 | (setting->db_en << (9 + lane))
419 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000420
Arthur Heymans3876f242017-06-09 22:55:22 +0200421 MCHBAR32(0x400*ch + 0x5c8 + rank * 4) =
422 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
423 & ~(0x3 << (16 + lane * 2)))
424 | (setting->clk_delay << (16+lane * 2));
425
426 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
427 (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x7f)
428 | (setting->pi << 4)
429 | setting->tap;
430 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000431}
432
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200433static void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000434{
Arthur Heymans3876f242017-06-09 22:55:22 +0200435 int rank;
436 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
437 & ~(1 << (lane * 4)))
438 | (setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000439
Arthur Heymans3876f242017-06-09 22:55:22 +0200440 for (rank = 0; rank < 4; rank++) {
441 MCHBAR32(0x400 * ch + 0x5a4 + rank * 4) =
442 (MCHBAR32(0x400 * ch + 0x5a4 + rank * 4)
443 & ~(0x201 << lane))
444 | (setting->db_en << (9 + lane))
445 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000446
Arthur Heymans3876f242017-06-09 22:55:22 +0200447 MCHBAR32(0x400 * ch + 0x5c8 + rank * 4) =
448 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
449 & ~(0x3 << (lane * 2)))
450 | (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000451
Arthur Heymans3876f242017-06-09 22:55:22 +0200452 MCHBAR8(0x400*ch + 0x500 + lane * 4 + rank) =
453 (MCHBAR8(0x400 * ch + 0x500 + lane * 4 + rank) & ~0x7f)
454 | (setting->pi << 4)
455 | setting->tap;
456 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000457}
458
459static void timings_ddr2(struct sysinfo *s)
460{
461 u8 i;
462 u8 twl, ta1, ta2, ta3, ta4;
463 u8 reg8;
464 u8 flag1 = 0;
465 u8 flag2 = 0;
466 u16 reg16;
467 u32 reg32;
468 u16 ddr, fsb;
469 u8 trpmod = 0;
470 u8 bankmod = 1;
471 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100472 u8 adjusted_cas;
473
474 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000475
476 u16 fsb2ps[3] = {
477 5000, // 800
478 3750, // 1067
479 3000 // 1333
480 };
481
482 u16 ddr2ps[6] = {
483 5000, // 400
484 3750, // 533
485 3000, // 667
486 2500, // 800
487 1875, // 1067
488 1500 // 1333
489 };
490
491 u16 lut1[6] = {
492 0,
493 0,
494 2600,
495 3120,
496 4171,
497 5200
498 };
499
500 ta1 = 6;
501 ta2 = 6;
502 ta3 = 5;
503 ta4 = 8;
504
505 twl = s->selected_timings.CAS - 1;
506
507 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100508 if (s->dimms[i].banks == 1) {
509 /* 8 banks */
Damien Zammit4b513a62015-08-20 00:37:05 +1000510 trpmod = 1;
511 bankmod = 0;
512 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100513 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000514 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000515 }
516
517 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100518 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000519 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100520 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
521 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000522 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100523 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000524 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100525 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000526
527 reg16 = (s->selected_timings.tRAS << 11) |
528 ((twl + 4 + s->selected_timings.tWR) << 6) |
529 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
530 MCHBAR16(0x400*i + 0x250) = reg16;
531
532 reg32 = (bankmod << 21) |
533 (s->selected_timings.tRRD << 17) |
534 (s->selected_timings.tRP << 13) |
535 ((s->selected_timings.tRP + trpmod) << 9) |
536 s->selected_timings.tRFC;
537 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
538 if (bankmod) {
539 switch (s->selected_timings.mem_clk) {
540 default:
541 case MEM_CLOCK_667MHz:
542 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100543 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000544 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100545 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000546 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000547 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100548 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000549 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100550 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000551 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000552 }
553 break;
554 case MEM_CLOCK_800MHz:
555 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100556 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000557 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100558 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000559 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000560 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100561 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000562 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100563 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000564 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000565 }
566 break;
567 }
568 }
569 MCHBAR32(0x400*i + 0x252) = reg32;
570
571 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
572 (0x4 << 8) | (ta2 << 4) | ta4;
573
574 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
575 ((twl + 4 + s->selected_timings.tWTR) << 12) |
576 (ta3 << 8) | (4 << 4) | ta1;
577
578 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
579 s->selected_timings.tRFC;
580
581 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
582 MCHBAR8(0x400*i + 0x264) = 0xff;
583 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
584 s->selected_timings.tRAS;
585 MCHBAR16(0x400*i + 0x244) = 0x2310;
586
587 switch (s->selected_timings.mem_clk) {
588 case MEM_CLOCK_667MHz:
589 reg8 = 0;
590 break;
591 default:
592 reg8 = 1;
593 break;
594 }
595
596 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
597 (reg8 << 2) | 1;
598
599 fsb = fsb2ps[s->selected_timings.fsb_clk];
600 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100601 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000602 reg32 = (u32)((reg32 / fsb) << 8);
603 reg32 |= 0x0e000000;
604 if ((fsb2mhz(s->selected_timings.fsb_clk) /
605 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
606 reg32 |= 1 << 24;
607 }
608 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
609 reg32;
610
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100611 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000612 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100613
614 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000615 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100616
Damien Zammit4b513a62015-08-20 00:37:05 +1000617 reg16 = (u8)(twl - 1 - flag1 - flag2);
618 reg16 |= reg16 << 4;
619 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100620 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000621 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000622 }
623 reg16 |= flag1 << 8;
624 reg16 |= flag2 << 9;
625 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
626 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
627 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
628 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
629 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
630 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
631 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
632
633 reg16 = 0;
634 switch (s->selected_timings.mem_clk) {
635 default:
636 case MEM_CLOCK_667MHz:
637 reg16 = 0x99;
638 break;
639 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100640 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000641 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100642 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000643 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000644 break;
645 }
646 reg16 &= 0x7;
647 reg16 += twl + 9;
648 reg16 <<= 10;
649 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
650 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
651 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
652
653 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
654 reg16 += 2 << 12;
655 reg16 |= (0x15 << 6) | 0x1f;
656 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
657
658 reg32 = (1 << 25) | (6 << 27);
659 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
660 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
661 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
662 } // END EACH POPULATED CHANNEL
663
664 reg16 = 0x1f << 5;
665 reg16 |= 0xe << 10;
666 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
667 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
668 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
669 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
670 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
671 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
672 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
673 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
674 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
675 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
676 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100677 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000678 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
679 MCHBAR8(0x12f) = 0x4c;
680 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
681 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
682 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
683}
684
685static void dll_ddr2(struct sysinfo *s)
686{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200687 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000688 u16 reg16 = 0;
689 u32 reg32 = 0;
690 u8 lane;
691
692 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
693 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
694 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
695 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
696 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
697 switch (s->selected_timings.mem_clk) {
698 default:
699 case MEM_CLOCK_667MHz:
700 reg16 = (0xa << 9) | 0xa;
701 break;
702 case MEM_CLOCK_800MHz:
703 reg16 = (0x9 << 9) | 0x9;
704 break;
705 }
706 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
707 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
708 udelay(1);
709 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
710
711 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
712
713 udelay(1);
714 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
715 udelay(1); // 533ns
716 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
717 udelay(1);
718 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
719 udelay(1);
720 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
721 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
722 udelay(1); // 533ns
723 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
724 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
725 udelay(1); // 533ns
726
727 // ME related
728 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
729
730 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
731 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
732
733 FOR_EACH_CHANNEL(i) {
734 reg16 = 0;
735 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
736
737 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100738 FOR_EACH_RANK_IN_CHANNEL(r) {
739 if (!RANK_IS_POPULATED(s->dimms, i, r))
740 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000741 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100742
Damien Zammit4b513a62015-08-20 00:37:05 +1000743 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
744 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
745
746 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
747 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
748 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200749 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000750 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
751 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200752 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000753 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
754 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200755 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000756 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
757 reg8 = 0;
758 } else {
759 die("Unhandled case\n");
760 }
761
Martin Roth128c1042016-11-18 09:29:03 -0700762 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000763
764 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
765 ((u32)(reg8 << 24));
766 } // END EACH CHANNEL
767
768 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
769 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
770
771 // Update DLL timing
772 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
773 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
774 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
775
Arthur Heymans3876f242017-06-09 22:55:22 +0200776 static const struct dll_setting dll_setting_667[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000777 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100778 {13, 0, 1, 0, 0},
779 {4, 1, 0, 0, 0},
780 {13, 0, 1, 0, 0},
781 {4, 5, 0, 0, 0},
782 {4, 1, 0, 0, 0},
783 {4, 1, 0, 0, 0},
784 {4, 1, 0, 0, 0},
785 {1, 5, 1, 1, 1},
786 {1, 6, 1, 1, 1},
787 {2, 0, 1, 1, 1},
788 {2, 1, 1, 1, 1},
789 {2, 1, 1, 1, 1},
790 {14, 6, 1, 0, 0},
791 {14, 3, 1, 0, 0},
792 {14, 0, 1, 0, 0},
793 {9, 0, 0, 0, 1},
794 {9, 1, 0, 0, 1},
795 {9, 2, 0, 0, 1},
796 {9, 2, 0, 0, 1},
797 {9, 1, 0, 0, 1},
798 {6, 4, 0, 0, 1},
799 {6, 2, 0, 0, 1},
800 {5, 4, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000801 };
802
Arthur Heymans3876f242017-06-09 22:55:22 +0200803 static const struct dll_setting dll_setting_800[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000804 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100805 {11, 5, 1, 0, 0},
806 {0, 5, 1, 1, 0},
807 {11, 5, 1, 0, 0},
808 {1, 4, 1, 1, 0},
809 {0, 5, 1, 1, 0},
810 {0, 5, 1, 1, 0},
811 {0, 5, 1, 1, 0},
812 {2, 5, 1, 1, 1},
813 {2, 6, 1, 1, 1},
814 {3, 0, 1, 1, 1},
815 {3, 0, 1, 1, 1},
816 {3, 3, 1, 1, 1},
817 {2, 0, 1, 1, 1},
818 {1, 3, 1, 1, 1},
819 {0, 3, 1, 1, 1},
820 {9, 3, 0, 0, 1},
821 {9, 4, 0, 0, 1},
822 {9, 5, 0, 0, 1},
823 {9, 6, 0, 0, 1},
824 {10, 0, 0, 0, 1},
825 {8, 1, 0, 0, 1},
826 {7, 5, 0, 0, 1},
827 {6, 2, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000828 };
829
830 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
831 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
832 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
833 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
834 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
835 }
836
837 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
838 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200839 clkset0(i, &dll_setting_667[CLKSET0]);
840 clkset1(i, &dll_setting_667[CLKSET1]);
841 ctrlset0(i, &dll_setting_667[CTRL0]);
842 ctrlset1(i, &dll_setting_667[CTRL1]);
843 ctrlset2(i, &dll_setting_667[CTRL2]);
844 ctrlset3(i, &dll_setting_667[CTRL3]);
845 cmdset(i, &dll_setting_667[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000846 } else {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200847 clkset0(i, &dll_setting_800[CLKSET0]);
848 clkset1(i, &dll_setting_800[CLKSET1]);
849 ctrlset0(i, &dll_setting_800[CTRL0]);
850 ctrlset1(i, &dll_setting_800[CTRL1]);
851 ctrlset2(i, &dll_setting_800[CTRL2]);
852 ctrlset3(i, &dll_setting_800[CTRL3]);
853 cmdset(i, &dll_setting_800[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000854 }
855 }
856
857 // XXX if not async mode
858 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
859 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
860 j = 0;
861 for (i = 0; i < 16; i++) {
862 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
863 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100864 while (MCHBAR8(0x180) & 0x10)
865 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000866 if (MCHBAR32(0x184) == 0xffffffff) {
867 j++;
868 if (j >= 2)
869 break;
870
871 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
872 j = 2;
873 break;
874 }
875 } else {
876 j = 0;
877 }
878 }
879 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
880 j = 0;
881 i++;
882 for (; i < 16; i++) {
883 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
884 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100885 while (MCHBAR8(0x180) & 0x10)
886 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000887 if (MCHBAR32(0x184) == 0) {
888 i++;
889 break;
890 }
891 }
892 for (; i < 16; i++) {
893 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
894 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100895 while (MCHBAR8(0x180) & 0x10)
896 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000897 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100898 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000899 if (j >= 2)
900 break;
901 } else {
902 j = 0;
903 }
904 }
905 if (j < 2) {
906 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
907 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100908 while (MCHBAR8(0x180) & 0x10)
909 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000910 j = 2;
911 }
912 }
913
914 if (j < 2) {
915 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
916 async = 1;
917 }
918
919 clk = 0x1a;
920 if (async != 1) {
921 reg8 = MCHBAR8(0x188) & 0x1e;
922 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100923 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000924 clk = 0x10;
925 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
926 clk = 0x10;
927 } else {
928 clk = 0x1a;
929 }
930 }
931 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
932
933 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
934 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
935 i = MCHBAR8(0x180) & 0xf;
936 i = (i + 10) % 14;
937 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
938 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100939 while (MCHBAR8(0x180) & 0x10)
940 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000941 }
942
943 reg8 = MCHBAR8(0x188) & ~1;
944 MCHBAR8(0x188) = reg8;
945 reg8 &= ~0x3e;
946 reg8 |= clk;
947 MCHBAR8(0x188) = reg8;
948 reg8 |= 1;
949 MCHBAR8(0x188) = reg8;
950
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100951 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000952 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000953
954 // Program DQ/DQS dll settings
955 reg32 = 0;
956 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
957 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100958 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000959 reg32 = 0x06db7777;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100960 else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000961 reg32 = 0x00007777;
Damien Zammit4b513a62015-08-20 00:37:05 +1000962 MCHBAR32(0x400*i + 0x540 + lane*4) =
963 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
964 reg32;
965 }
966 }
967
968 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
969 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100970 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200971 dqsset(i, lane, &dll_setting_667[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100972 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200973 dqset(i, lane, &dll_setting_667[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000974 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100975 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200976 dqsset(i, lane, &dll_setting_800[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100977 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200978 dqset(i, lane, &dll_setting_800[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000979 }
980 }
981}
982
983static void rcomp_ddr2(struct sysinfo *s)
984{
985 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100986 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
987 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +1000988 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
989 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
990 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
991 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
992 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
993 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
994 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
995 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
996 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
997 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
998 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
999
1000 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1001 for (j = 0; j < 6; j++) {
1002 if (j == 0) {
1003 MCHBAR32(0x400*i + addr[j]) =
1004 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
1005 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
1006 for (k = 0; k < 8; k++) {
1007 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
1008 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1009 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
1010 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1011 }
1012 } else {
1013 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1014 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1015 x378[j];
1016 MCHBAR32(0x400*i + addr[j] + 0xe) =
1017 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1018 MCHBAR32(0x400*i + addr[j] + 0x12) =
1019 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1020 MCHBAR32(0x400*i + addr[j] + 0x16) =
1021 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1022 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1023 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1024 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1025 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1026 MCHBAR32(0x400*i + addr[j] + 0x22) =
1027 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1028 MCHBAR32(0x400*i + addr[j] + 0x26) =
1029 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1030 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1031 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1032 }
1033 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1034 }
1035 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1036 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1037 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1038 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1039 } // END EACH POPULATED CHANNEL
1040
1041 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1042 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1043 MCHBAR16(0x178) = 0x0135;
1044 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1045
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001046 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001047 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001048 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001049 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +10001050
1051 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1052}
1053
1054static void odt_ddr2(struct sysinfo *s)
1055{
1056 u8 i;
1057 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001058 { 0x0000, 0x0000 }, // NC_NC
1059 { 0x0000, 0x0001 }, // x8SS_NC
1060 { 0x0000, 0x0011 }, // x8DS_NC
1061 { 0x0000, 0x0001 }, // x16SS_NC
1062 { 0x0004, 0x0000 }, // NC_x8SS
1063 { 0x0101, 0x0404 }, // x8SS_x8SS
1064 { 0x0101, 0x4444 }, // x8DS_x8SS
1065 { 0x0101, 0x0404 }, // x16SS_x8SS
1066 { 0x0044, 0x0000 }, // NC_x8DS
1067 { 0x1111, 0x0404 }, // x8SS_x8DS
1068 { 0x1111, 0x4444 }, // x8DS_x8DS
1069 { 0x1111, 0x0404 }, // x16SS_x8DS
1070 { 0x0004, 0x0000 }, // NC_x16SS
1071 { 0x0101, 0x0404 }, // x8SS_x16SS
1072 { 0x0101, 0x4444 }, // x8DS_x16SS
1073 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001074 };
1075
1076 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1077 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1078 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1079 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1080 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1081 }
1082}
1083
1084static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1085{
1086 u32 addr = (ch << 29) | (r*0x08000000);
1087 volatile u32 rubbish;
1088
1089 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1090 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001091 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001092 udelay(10);
1093 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1094 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1095}
1096
1097static void jedec_ddr2(struct sysinfo *s)
1098{
1099 u8 i;
1100 u16 mrsval, ch, r, v;
1101
1102 u8 odt[16][4] = {
1103 {0x00, 0x00, 0x00, 0x00},
1104 {0x01, 0x00, 0x00, 0x00},
1105 {0x01, 0x01, 0x00, 0x00},
1106 {0x01, 0x00, 0x00, 0x00},
1107 {0x00, 0x00, 0x01, 0x00},
1108 {0x11, 0x00, 0x11, 0x00},
1109 {0x11, 0x11, 0x11, 0x00},
1110 {0x11, 0x00, 0x11, 0x00},
1111 {0x00, 0x00, 0x01, 0x01},
1112 {0x11, 0x00, 0x11, 0x11},
1113 {0x11, 0x11, 0x11, 0x11},
1114 {0x11, 0x00, 0x11, 0x11},
1115 {0x00, 0x00, 0x01, 0x00},
1116 {0x11, 0x00, 0x11, 0x00},
1117 {0x11, 0x11, 0x11, 0x00},
1118 {0x11, 0x00, 0x11, 0x00}
1119 };
1120
1121 u16 jedec[12][2] = {
1122 {NOP_CMD, 0x0},
1123 {PRECHARGE_CMD, 0x0},
1124 {EMRS2_CMD, 0x0},
1125 {EMRS3_CMD, 0x0},
1126 {EMRS1_CMD, 0x0},
1127 {MRS_CMD, 0x100}, // DLL Reset
1128 {PRECHARGE_CMD, 0x0},
1129 {CBR_CMD, 0x0},
1130 {CBR_CMD, 0x0},
1131 {MRS_CMD, 0x0}, // DLL out of reset
1132 {EMRS1_CMD, 0x380}, // OCD calib default
1133 {EMRS1_CMD, 0x0}
1134 };
1135
1136 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1137
1138 printk(BIOS_DEBUG, "MRS...\n");
1139
1140 udelay(200);
1141
1142 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1143 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1144 for (i = 0; i < 12; i++) {
1145 v = jedec[i][1];
1146 switch (jedec[i][0]) {
1147 case EMRS1_CMD:
1148 v |= (odt[s->dimm_config[ch]][r] << 2);
1149 break;
1150 case MRS_CMD:
1151 v |= mrsval;
1152 break;
1153 default:
1154 break;
1155 }
1156 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1157 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001158 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001159 }
1160 }
1161 printk(BIOS_DEBUG, "MRS done\n");
1162}
1163
1164static u8 sampledqs(u16 mchloc, u32 addr, u8 hilow, u8 repeat)
1165{
1166 u8 dqsmatch = 1;
1167 volatile u32 strobe;
1168
1169 while (repeat-- > 0) {
1170 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0x2;
1171 udelay(2);
1172 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x2;
1173 udelay(2);
1174 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0x2;
1175 udelay(2);
1176 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x2;
1177 udelay(2);
1178 barrier();
1179 strobe = read32((u32 *)addr);
1180 barrier();
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001181 if (((MCHBAR32(mchloc) & 0x40) >> 6) != hilow)
Damien Zammit4b513a62015-08-20 00:37:05 +10001182 dqsmatch = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001183 }
1184 return dqsmatch;
1185}
1186
1187static void rcven_ddr2(struct sysinfo *s)
1188{
1189 u8 i, reg8, ch, lane;
1190 u32 addr;
1191 u8 tap = 0;
1192 u8 savecc, savemedium, savetap, coarsecommon, medium;
1193 u8 lanecoarse[8] = {0};
1194 u8 mincoarse = 0xff;
1195 u8 pitap[2][8];
1196 u16 coarsectrl[2];
1197 u16 coarsedelay[2];
1198 u16 mediumphase[2];
1199 u16 readdelay[2];
1200 u16 mchbar;
1201 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0xc;
1202 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0xc;
1203 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1204
1205 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1206 addr = (ch << 29);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001207 for (i = 0; !RANK_IS_POPULATED(s->dimms, ch, i); i++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001208 addr += 128*1024*1024;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001209
Damien Zammit4b513a62015-08-20 00:37:05 +10001210 for (lane = 0; lane < 8; lane++) {
1211 printk(BIOS_DEBUG, "Channel %d, Lane %d addr=0x%08x\n", ch, lane, addr);
1212 coarsecommon = (s->selected_timings.CAS - 1);
1213 switch (lane) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001214 case 0: case 1:
1215 medium = 0;
1216 break;
1217 case 2: case 3:
1218 medium = 1;
1219 break;
1220 case 4: case 5:
1221 medium = 2;
1222 break;
1223 case 6: case 7:
1224 medium = 3;
1225 break;
1226 default:
1227 medium = 0;
1228 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001229 }
1230 mchbar = 0x400*ch + 0x561 + (lane << 2);
1231 tap = 0;
1232 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1233 (coarsecommon << 16);
1234 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1235 (medium << (lane*2));
1236 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf;
1237 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70;
1238 savecc = coarsecommon;
1239 savemedium = medium;
1240 savetap = 0;
1241
1242 MCHBAR16(0x400*ch + 0x588) = (MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2))) |
1243 (1 << (lane*2));
1244
1245 printk(BIOS_DEBUG, "rcven 0.1 coarse=%d\n", coarsecommon);
1246 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1247 if (medium < 3) {
1248 medium++;
1249 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1250 ~(3 << (lane*2))) | (medium << (lane*2));
1251 } else {
1252 medium = 0;
1253 coarsecommon++;
1254 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1255 ~0xf0000) | (coarsecommon << 16);
1256 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1257 ~(3 << (lane*2))) | (medium << (lane*2));
1258 }
1259 if (coarsecommon > 16) {
1260 die("Coarse > 16: DQS tuning failed, halt\n");
1261 break;
1262 }
1263 }
1264 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1265
1266 savemedium = medium;
1267 savecc = coarsecommon;
1268 if (medium < 3) {
1269 medium++;
1270 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1271 ~(3 << (lane*2))) | (medium << (lane*2));
1272 } else {
1273 medium = 0;
1274 coarsecommon++;
1275
1276 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1277 (coarsecommon << 16);
1278 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1279 (medium << (lane*2));
1280 }
1281
1282 printk(BIOS_DEBUG, "rcven 0.2\n");
1283 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1284 savemedium = medium;
1285 savecc = coarsecommon;
1286 if (medium < 3) {
1287 medium++;
1288 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1289 ~(3 << (lane*2))) | (medium << (lane*2));
1290 } else {
1291 medium = 0;
1292 coarsecommon++;
1293 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1294 ~0xf0000) | (coarsecommon << 16);
1295 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1296 ~(3 << (lane*2))) | (medium << (lane*2));
1297 }
1298 if (coarsecommon > 16) {
1299 die("Coarse DQS tuning 2 failed, halt\n");
1300 break;
1301 }
1302 }
1303 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1304
1305
1306 coarsecommon = savecc;
1307 medium = savemedium;
1308 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1309 ~0xf0000) | (coarsecommon << 16);
1310 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1311 ~(3 << (lane*2))) | (medium << (lane*2));
1312
1313 printk(BIOS_DEBUG, "rcven 0.3\n");
1314 tap = 0;
1315 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1316 savetap = tap;
1317 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001318 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001319 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001320 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1321 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1322 }
1323
1324 tap = savetap;
1325 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1326 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1327 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1328 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0x70) | 0x30;
1329 if (medium < 3) {
1330 medium++;
1331 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1332 ~(3 << (lane*2))) | (medium << (lane*2));
1333 } else {
1334 medium = 0;
1335 coarsecommon++;
1336 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1337 ~0xf0000) | (coarsecommon << 16);
1338 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1339 ~(3 << (lane*2))) | (medium << (lane*2));
1340 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001341 if (sampledqs(mchbar, addr, 1, 1) == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001342 die("Not at DQS high, doh\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001343
1344 printk(BIOS_DEBUG, "rcven 0.4\n");
1345 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1346 coarsecommon--;
1347 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1348 ~0xf0000) | (coarsecommon << 16);
1349 if (coarsecommon == 0) {
1350 die("Couldn't find DQS-high 0 indicator, halt\n");
1351 break;
1352 }
1353 }
1354 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1355
1356 printk(BIOS_DEBUG, "rcven 0.5\n");
1357 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1358 savemedium = medium;
1359 savecc = coarsecommon;
1360 if (medium < 3) {
1361 medium++;
1362 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1363 ~(3 << (lane*2))) | (medium << (lane*2));
1364 } else {
1365 medium = 0;
1366 coarsecommon++;
1367 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1368 ~0xf0000) | (coarsecommon << 16);
1369 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1370 ~(3 << (lane*2))) | (medium << (lane*2));
1371 }
1372 if (coarsecommon > 16) {
1373 die("Coarse DQS tuning 5 failed, halt\n");
1374 break;
1375 }
1376 }
1377 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1378
1379 printk(BIOS_DEBUG, "rcven 0.6\n");
1380 coarsecommon = savecc;
1381 medium = savemedium;
1382 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1383 ~0xf0000) | (coarsecommon << 16);
1384 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1385 ~(3 << (lane*2))) | (medium << (lane*2));
1386 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1387 savetap = tap;
1388 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001389 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001390 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001391 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1392 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1393 }
1394 tap = savetap;
1395 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1396 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1397 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1398 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70) | 0x70;
1399
1400 pitap[ch][lane] = 0x70 | tap;
1401
1402 MCHBAR16(0x400*ch + 0x588) = MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2));
1403 lanecoarse[lane] = coarsecommon;
1404 printk(BIOS_DEBUG, "rcven 0.7\n");
1405 } // END EACH LANE
1406
1407 // Find minimum coarse value
1408 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001409 if (mincoarse > lanecoarse[lane])
Damien Zammit4b513a62015-08-20 00:37:05 +10001410 mincoarse = lanecoarse[lane];
Damien Zammit4b513a62015-08-20 00:37:05 +10001411 }
1412
1413 printk(BIOS_DEBUG, "Found min coarse value = %d\n", mincoarse);
1414
1415 for (lane = 0; lane < 8; lane++) {
1416 reg8 = (lanecoarse[lane] == 0) ? 0 : lanecoarse[lane] - mincoarse;
1417 MCHBAR16(0x400*ch + 0x5fa) = (MCHBAR16(0x400*ch + 0x5fa) & ~(3 << (lane*2))) |
1418 (reg8 << (lane*2));
1419 }
1420 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | (mincoarse << 16);
1421 coarsectrl[ch] = mincoarse;
1422 coarsedelay[ch] = MCHBAR16(0x400*ch + 0x5fa);
1423 mediumphase[ch] = MCHBAR16(0x400*ch + 0x58c);
1424 readdelay[ch] = MCHBAR16(0x400*ch + 0x588);
1425 } // END EACH POPULATED CHANNEL
1426
Damien Zammit4b513a62015-08-20 00:37:05 +10001427 FOR_EACH_CHANNEL(ch) {
1428 for (lane = 0; lane < 8; lane++) {
1429 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1430 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | pitap[ch][lane];
1431 }
1432 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1433 (coarsectrl[ch] << 16);
1434 MCHBAR16(0x400*ch + 0x5fa) = coarsedelay[ch];
1435 MCHBAR16(0x400*ch + 0x58c) = mediumphase[ch];
1436 }
1437 printk(BIOS_DEBUG, "End rcven\n");
1438}
1439
Arthur Heymans97e13d82016-11-30 18:40:38 +01001440static void sdram_save_receive_enable(void)
1441{
1442 int i = 0;
1443 u16 reg16;
1444 u8 values[18];
1445 u8 lane, ch;
1446
1447 FOR_EACH_CHANNEL(ch) {
1448 lane = 0;
1449 while (lane < 8) {
1450 values[i] = (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf);
1451 values[i++] |= (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf) << 4;
1452 }
1453 values[i++] = (MCHBAR32(0x400*ch + 0x248) >> 16) & 0xf;
1454 reg16 = MCHBAR16(0x400*ch + 0x5fa);
1455 values[i++] = reg16 & 0xff;
1456 values[i++] = (reg16 >> 8) & 0xff;
1457 reg16 = MCHBAR16(0x400*ch + 0x58c);
1458 values[i++] = reg16 & 0xff;
1459 values[i++] = (reg16 >> 8) & 0xff;
1460 }
1461
1462 for (i = 0; i < ARRAY_SIZE(values); i++)
1463 cmos_write(values[i], 128 + i);
1464}
1465
1466static void sdram_recover_receive_enable(void)
1467{
1468 u8 i;
1469 u32 reg32;
1470 u16 reg16;
1471 u8 values[18];
1472 u8 ch, lane;
1473
1474 for (i = 0; i < ARRAY_SIZE(values); i++)
1475 values[i] = cmos_read(128 + i);
1476
1477 i = 0;
1478 FOR_EACH_CHANNEL(ch) {
1479 lane = 0;
1480 while (lane < 8) {
1481 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1482 (values[i] & 0xf);
1483 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1484 ((values[i++] >> 4) & 0xf);
1485 }
1486 reg32 = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000)
1487 | ((values[i++] & 0xf) << 16);
1488 MCHBAR32(0x400*ch + 0x248) = reg32;
1489 reg16 = values[i++];
1490 reg16 |= values[i++] << 8;
1491 MCHBAR16(0x400*ch + 0x5fa) = reg16;
1492 reg16 = values[i++];
1493 reg16 |= values[i++] << 8;
1494 MCHBAR16(0x400*ch + 0x58c) = reg16;
1495 }
1496}
1497
1498static void sdram_program_receive_enable(struct sysinfo *s)
1499{
1500 /* enable upper CMOS */
1501 RCBA32(0x3400) = (1 << 2);
1502
1503 /* Program Receive Enable Timings */
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001504 if ((s->boot_path == BOOT_PATH_WARM_RESET)
1505 || (s->boot_path == BOOT_PATH_RESUME)) {
Arthur Heymans97e13d82016-11-30 18:40:38 +01001506 sdram_recover_receive_enable();
1507 } else {
1508 rcven_ddr2(s);
1509 sdram_save_receive_enable();
1510 }
1511}
1512
Damien Zammit4b513a62015-08-20 00:37:05 +10001513static void dradrb_ddr2(struct sysinfo *s)
1514{
1515 u8 map, i, ch, r, rankpop0, rankpop1;
1516 u32 c0dra = 0;
1517 u32 c1dra = 0;
1518 u32 c0drb = 0;
1519 u32 c1drb = 0;
1520 u32 dra;
1521 u32 dra0;
1522 u32 dra1;
1523 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001524 u32 size, offset;
1525 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001526 u8 dratab[2][2][2][4] = {
1527 {
1528 {
1529 {0xff, 0xff, 0xff, 0xff},
1530 {0xff, 0x00, 0x02, 0xff}
1531 },
1532 {
1533 {0xff, 0x01, 0xff, 0xff},
1534 {0xff, 0x03, 0xff, 0xff}
1535 }
1536 },
1537 {
1538 {
1539 {0xff, 0xff, 0xff, 0xff},
1540 {0xff, 0x04, 0x06, 0x08}
1541 },
1542 {
1543 {0xff, 0xff, 0xff, 0xff},
1544 {0x05, 0x07, 0x09, 0xff}
1545 }
1546 }
1547 };
1548
1549 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1550
1551 // DRA
1552 rankpop0 = 0;
1553 rankpop1 = 0;
1554 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001555 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1556 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001557 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001558 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001559 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001560 dra = dratab[s->dimms[i].banks]
1561 [s->dimms[i].width]
1562 [s->dimms[i].cols-9]
1563 [s->dimms[i].rows-12];
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001564 if (s->dimms[i].banks == 1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001565 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001566 if (ch == 0) {
1567 c0dra |= dra << (r*8);
1568 rankpop0 |= 1 << r;
1569 } else {
1570 c1dra |= dra << (r*8);
1571 rankpop1 |= 1 << r;
1572 }
1573 }
1574 MCHBAR32(0x208) = c0dra;
1575 MCHBAR32(0x608) = c1dra;
1576
1577 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1578 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1579
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001580 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1581 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001582 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001583 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1584 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001585 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001586
1587 // DRB
1588 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001589 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1590 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001591 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001592 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001593 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001594 if (ch == 0) {
1595 dra0 = (c0dra >> (8*r)) & 0x7f;
1596 c0drb = (u16)(c0drb + drbtab[dra0]);
1597 s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6;
1598 MCHBAR16(0x200 + 2*r) = c0drb;
1599 } else {
1600 dra1 = (c1dra >> (8*r)) & 0x7f;
1601 c1drb = (u16)(c1drb + drbtab[dra1]);
1602 s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6;
1603 MCHBAR16(0x600 + 2*r) = c1drb;
1604 }
1605 }
1606
1607 s->channel_capacity[0] = c0drb << 6;
1608 s->channel_capacity[1] = c1drb << 6;
1609 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1610 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1611 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1612
1613 rankpop1 >>= 4;
1614 if (rankpop1) {
1615 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1616 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1617 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1618 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1619 }
1620
Damien Zammit9fb08f52016-01-22 18:56:23 +11001621 /* Populated channel sizes in MiB */
1622 size0 = s->channel_capacity[0];
1623 size1 = s->channel_capacity[1];
1624
1625 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1626 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1627
1628 /* Set ME UMA size in MiB */
1629 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1630
1631 /* Set ME UMA Present bit */
1632 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1633
1634 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1635
1636 MCHBAR16(0x104) = size;
1637 MCHBAR16(0x102) = size0 + size1 - size;
1638
Damien Zammit4b513a62015-08-20 00:37:05 +10001639 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001640 if (size0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001641 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001642 else if (size1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001643 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001644 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001645 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001646
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001647 if (size == 0)
1648 map |= 0x18;
1649
1650 if (size0 - ME_UMA_SIZEMB >= size1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001651 map |= 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001652 MCHBAR8(0x110) = map;
1653 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001654
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001655 if (size1 != 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001656 offset = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001657 else if ((size0 > size1) && ((map & 0x7) == 0x4))
Damien Zammit9fb08f52016-01-22 18:56:23 +11001658 offset = size/2 + (size0 + size1 - size);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001659 else
Damien Zammit9fb08f52016-01-22 18:56:23 +11001660 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001661 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001662 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001663}
1664
1665static void mmap_ddr2(struct sysinfo *s)
1666{
Damien Zammitd63115d2016-01-22 19:11:44 +11001667 bool reclaim;
1668 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1669 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001670 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001671 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1672 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001673 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1674
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001675 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001676 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1677 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1678 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001679 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001680 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001681 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001682
1683 reclaim = false;
1684 if ((tom - tolud) > 0x40)
1685 reclaim = true;
1686
1687 if (reclaim) {
1688 tolud = tolud & ~0x3f;
1689 tom = tom & ~0x3f;
1690 reclaimbase = MAX(0x1000, tom);
1691 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1692 }
1693
Damien Zammit4b513a62015-08-20 00:37:05 +10001694 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001695 if (reclaim)
1696 touud = reclaimlimit + 0x40;
1697
Damien Zammit4b513a62015-08-20 00:37:05 +10001698 gfxbase = tolud - gfxsize;
1699 gttbase = gfxbase - gttsize;
1700 tsegbase = gttbase - tsegsize;
1701
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001702 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1703 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001704 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001705 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001706 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001707 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001708 (u16)(reclaimlimit >> 6));
1709 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001710 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1711 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1712 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
1713 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001714}
1715
1716static void enhanced_ddr2(struct sysinfo *s)
1717{
1718 u8 ch, reg8;
1719
1720 MCHBAR32(0xfb0) = 0x1000d024;
1721 MCHBAR32(0xfb4) = 0xc842;
1722 MCHBAR32(0xfbc) = 0xf;
1723 MCHBAR32(0xfc4) = 0xfe22244;
1724 MCHBAR8(0x12f) = 0x5c;
1725 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1726 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1727 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1728 MCHBAR32(0xfa8) = 0x30d400;
1729
1730 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1731 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1732 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1733 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1734 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1735 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1736 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1737 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1738 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1739 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1740 }
1741
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001742 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1743 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001744 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1745 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1746 MCHBAR32(0x2c) = 0x44a53;
1747 MCHBAR32(0x30) = 0x1f5a86;
1748 MCHBAR32(0x34) = 0x1902810;
1749 MCHBAR32(0x38) = 0xf7000000;
1750 MCHBAR32(0x3c) = 0x23014410;
1751 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1752 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001753 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001754}
1755
1756static void power_ddr2(struct sysinfo *s)
1757{
1758 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1759 u8 lane, ch;
1760 u8 twl = 0;
1761 u16 x264, x23c;
1762
1763 twl = s->selected_timings.CAS - 1;
1764 x264 = 0x78;
1765 switch (s->selected_timings.mem_clk) {
1766 default:
1767 case MEM_CLOCK_667MHz:
1768 reg1 = 0x99;
1769 reg2 = 0x1048a9;
1770 clkgate = 0x230000;
1771 x23c = 0x7a89;
1772 break;
1773 case MEM_CLOCK_800MHz:
1774 if (s->selected_timings.CAS == 5) {
1775 reg1 = 0x19a;
1776 reg2 = 0x1048aa;
1777 } else {
1778 reg1 = 0x9a;
1779 reg2 = 0x2158aa;
1780 x264 = 0x89;
1781 }
1782 clkgate = 0x280000;
1783 x23c = 0x7b89;
1784 break;
1785 }
1786 reg3 = 0x232;
1787 reg4 = 0x2864;
1788
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001789 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001790 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001791 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001792 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001793 MCHBAR32(0x18) = 0xdf6437f7;
1794 MCHBAR32(0x1c) = 0x0;
1795 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1796 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1797 MCHBAR16(0x115) = (u16) reg1;
1798 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1799 MCHBAR8(0x124) = 0x7;
1800 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1801 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1802 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1803 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1804 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1805 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1806 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1807 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1808 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1809 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1810 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1811 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1812 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1813 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1814 MCHBAR32(0x2d4) = 0x40453600;
1815 MCHBAR32(0x300) = 0xc0b0a08;
1816 MCHBAR32(0x304) = 0x6040201;
1817 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1818 MCHBAR16(0x610) = 0x232;
1819 MCHBAR16(0x612) = 0x2864;
1820 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1821 MCHBAR32(0xae4) = 0;
1822 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1823 MCHBAR32(0xf00) = 0x393a3b3c;
1824 MCHBAR32(0xf04) = 0x3d3e3f40;
1825 MCHBAR32(0xf08) = 0x393a3b3c;
1826 MCHBAR32(0xf0c) = 0x3d3e3f40;
1827 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1828 MCHBAR32(0xf48) = 0xfff0ffe0;
1829 MCHBAR32(0xf4c) = 0xffc0ff00;
1830 MCHBAR32(0xf50) = 0xfc00f000;
1831 MCHBAR32(0xf54) = 0xc0008000;
1832 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1833 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1834 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1835 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1836 MCHBAR32(0x1104) = 0x3003232;
1837 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001838 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001839 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001840 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001841 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001842 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1843 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001844 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001845 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001846 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001847 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001848 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001849 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001850 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001851
Damien Zammit4b513a62015-08-20 00:37:05 +10001852 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1853 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1854 MCHBAR16(0x400*ch + 0x23c) = x23c;
1855 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1856 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1857 MCHBAR8(0x400*ch + 0x264) = x264;
1858 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1859 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1860 }
1861
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001862 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001863 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001864}
1865
1866void raminit_ddr2(struct sysinfo *s)
1867{
1868 u8 ch;
1869 u8 r, bank;
1870 u32 reg32;
1871
1872 // Select timings based on SPD info
1873 sdram_detect_smallest_params2(s);
1874
Arthur Heymans97e13d82016-11-30 18:40:38 +01001875 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1876 // Clear self refresh
1877 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1878 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001879
Arthur Heymans97e13d82016-11-30 18:40:38 +01001880 // Clear host clk gate reg
1881 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001882
Arthur Heymans97e13d82016-11-30 18:40:38 +01001883 // Select DDR2
1884 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001885
Arthur Heymans97e13d82016-11-30 18:40:38 +01001886 // Set freq
1887 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1888 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001889
Arthur Heymans97e13d82016-11-30 18:40:38 +01001890 // Overwrite freq if chipset rejects it
1891 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1892 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1893 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001894 }
1895
Damien Zammit4b513a62015-08-20 00:37:05 +10001896 // Program clock crossing
1897 clkcross_ddr2(s);
1898 printk(BIOS_DEBUG, "Done clk crossing\n");
1899
1900 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001901 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1902 setioclk_ddr2(s);
1903 printk(BIOS_DEBUG, "Done I/O clk\n");
1904 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001905
1906 // Grant to launch
1907 launch_ddr2(s);
1908 printk(BIOS_DEBUG, "Done launch\n");
1909
1910 // Program DDR2 timings
1911 timings_ddr2(s);
1912 printk(BIOS_DEBUG, "Done timings\n");
1913
1914 // Program DLL
1915 dll_ddr2(s);
1916
1917 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001918 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1919 rcomp_ddr2(s);
1920 printk(BIOS_DEBUG, "RCOMP\n");
1921 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001922
1923 // ODT
1924 odt_ddr2(s);
1925 printk(BIOS_DEBUG, "Done ODT\n");
1926
1927 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001928 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1929 while ((MCHBAR8(0x130) & 1) != 0)
1930 ;
1931 printk(BIOS_DEBUG, "Done RCOMP update\n");
1932 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001933
1934 // Set defaults
1935 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
1936 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
1937 MCHBAR32(0x208) = 0x01010101;
1938 MCHBAR32(0x608) = 0x01010101;
1939 MCHBAR32(0x200) = 0x00040002;
1940 MCHBAR32(0x204) = 0x00080006;
1941 MCHBAR32(0x600) = 0x00040002;
1942 MCHBAR32(0x604) = 0x00100006;
1943 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
1944 MCHBAR32(0x104) = 0;
1945 MCHBAR16(0x102) = 0x400;
1946 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
1947 MCHBAR16(0x10e) = 0;
1948 MCHBAR32(0x108) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001949 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, 0x4000);
1950 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, 0x0010);
1951 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, 0x0400);
1952 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, 0x40000000);
1953 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, 0x40000000);
1954 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, 0x40000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001955
1956 // IOBUFACT
1957 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1958 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1959 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1960 }
1961 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001962 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001963 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1964 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1965 }
1966 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1967 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1968 }
1969
1970 // Pre jedec
1971 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1972 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1973 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1974 }
1975 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1976 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1977 printk(BIOS_DEBUG, "Done pre-jedec\n");
1978
1979 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001980 if (s->boot_path != BOOT_PATH_RESUME)
1981 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001982
1983 printk(BIOS_DEBUG, "Done jedec steps\n");
1984
1985 // After JEDEC reset
1986 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1987 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001988 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001989 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001990 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001991 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001992 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1993 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1994 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1995 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1996 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1997 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1998 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1999 }
2000 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
2001 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
2002 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
2003
2004 printk(BIOS_DEBUG, "Done post-jedec\n");
2005
2006 // Set DDR2 init complete
2007 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2008 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
2009 }
2010
2011 // Receive enable
Arthur Heymans97e13d82016-11-30 18:40:38 +01002012 sdram_program_receive_enable(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002013 printk(BIOS_DEBUG, "Done rcven\n");
2014
2015 // Finish rcven
2016 FOR_EACH_CHANNEL(ch) {
2017 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
2018 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
2019 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
2020 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
2021 }
2022 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2023 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
2024 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2025
2026 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01002027 if (s->boot_path == BOOT_PATH_NORMAL) {
2028 volatile u32 data;
2029 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2030 for (bank = 0; bank < 4; bank++) {
2031 reg32 = (ch << 29) | (r*0x8000000) |
2032 (bank << 12);
2033 write32((u32 *)reg32, 0xffffffff);
2034 data = read32((u32 *)reg32);
2035 printk(BIOS_DEBUG, "Wrote ones,");
2036 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2037 reg32, data);
2038 write32((u32 *)reg32, 0x00000000);
2039 data = read32((u32 *)reg32);
2040 printk(BIOS_DEBUG, "Wrote zeros,");
2041 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2042 reg32, data);
2043 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002044 }
2045 }
2046 printk(BIOS_DEBUG, "Done dummy reads\n");
2047
2048 // XXX tRD
2049
2050 // XXX Write training
2051
2052 // XXX Read training
2053
2054 // DRADRB
2055 dradrb_ddr2(s);
2056 printk(BIOS_DEBUG, "Done DRADRB\n");
2057
2058 // Memory map
2059 mmap_ddr2(s);
2060 printk(BIOS_DEBUG, "Done memory map\n");
2061
2062 // Enhanced mode
2063 enhanced_ddr2(s);
2064 printk(BIOS_DEBUG, "Done enhanced mode\n");
2065
2066 // Periodic RCOMP
2067 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
2068 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
2069 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
2070 printk(BIOS_DEBUG, "Done PRCOMP\n");
2071
2072 // Power settings
2073 power_ddr2(s);
2074 printk(BIOS_DEBUG, "Done power settings\n");
2075
2076 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01002077 /*
2078 * FIXME: This locks some registers like bit1 of GGC
2079 * and is only needed in case of ME being used.
2080 */
2081 if (ME_UMA_SIZEMB != 0) {
2082 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2083 || RANK_IS_POPULATED(s->dimms, 1, 0))
2084 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
2085 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2086 || RANK_IS_POPULATED(s->dimms, 1, 1))
2087 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
2088 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002089 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002090
2091 printk(BIOS_DEBUG, "Done ddr2\n");
2092}