blob: 5c74c6de1e91692e3b42892bcb5328c4a2507b0c [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
Arthur Heymans1994e4482017-11-04 07:52:23 +010017#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +100018#include <stdint.h>
19#include <arch/io.h>
20#include <arch/cpu.h>
21#include <console/console.h>
22#include <commonlib/helpers.h>
23#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010024#include <pc80/mc146818rtc.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010025#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020027#else
28#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010029#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010030#include <string.h>
Martin Rothcbe38922016-01-05 19:40:41 -070031#include "iomap.h"
32#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100033
Damien Zammit9fb08f52016-01-22 18:56:23 +110034#define ME_UMA_SIZEMB 0
35
Arthur Heymans3cf94032017-04-05 16:17:26 +020036u32 fsb2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100037{
38 return (speed * 267) + 800;
39}
40
Arthur Heymans3cf94032017-04-05 16:17:26 +020041u32 ddr2mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100042{
43 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
44
45 if (speed >= ARRAY_SIZE(mhz))
46 return 0;
47
48 return mhz[speed];
49}
50
Arthur Heymansa2cc2312017-05-15 10:13:36 +020051
52static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100053{
54 u8 i, j;
Arthur Heymans840c27e2017-05-15 10:21:37 +020055 u32 reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +100056 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
57
Damien Zammit4b513a62015-08-20 00:37:05 +100058 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020059 /* MEMCLK 400 N/A */
60 {{}, {}, {} },
61 /* MEMCLK 533 N/A */
62 {{}, {}, {} },
63 /* MEMCLK 667
64 * FSB 800 */
Arthur Heymans840c27e2017-05-15 10:21:37 +020065 {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000,
Arthur Heymans8a3514d2016-10-27 23:56:08 +020066 0x20010208, 0x04080000, 0x10010002, 0x00000000,
67 0x00000000, 0x02000000, 0x04000100, 0x08000000,
68 0x10200204},
69 /* FSB 1067 */
70 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
71 0x80020410, 0x02040008, 0x10000100, 0x00000000,
72 0x00000000, 0x04000000, 0x08000102, 0x20000000,
73 0x40010208},
74 /* FSB 1333 */
75 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
76 0x08020000, 0x00000000, 0x00020001, 0x00000000,
77 0x00000000, 0x00000000, 0x08010204, 0x00000000,
78 0x04010000} },
79 /* MEMCLK 800
80 * FSB 800 */
81 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
82 0x08010204, 0x00000000, 0x08010204, 0x0000000,
83 0x00000000, 0x00000000, 0x00020001, 0x0000000,
84 0x04080102},
85 /* FSB 1067 */
86 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
87 0x08010200, 0x00000000, 0x04000102, 0x00000000,
Arthur Heymans840c27e2017-05-15 10:21:37 +020088 0x00000000, 0x00000000, 0x00020100, 0x00000000,
89 0x04080100},
Arthur Heymans8a3514d2016-10-27 23:56:08 +020090 /* FSB 1333 */
91 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
92 0x10020400, 0x02000000, 0x00040100, 0x00000000,
93 0x00000000, 0x04080000, 0x00100102, 0x00000000,
94 0x08100200} },
95 /* MEMCLK 1067 */
96 {{},
97 /* FSB 1067 */
98 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
99 0x04080102, 0x00000000, 0x08010204, 0x00000000,
100 0x00000000, 0x00000000, 0x00020001, 0x00000000,
101 0x02040801},
102 /* FSB 1333 */
103 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
104 0x08010204, 0x04000000, 0x00080102, 0x00000000,
105 0x00000000, 0x02000408, 0x00100001, 0x00000000,
106 0x04080102} },
107 /* MEMCLK 1333 */
108 {{}, {},
109 /* FSB 1333 */
110 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
111 0x04080102, 0x00000000, 0x04080102, 0x00000000,
112 0x00000000, 0x00000000, 0x00000000, 0x00000000,
113 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000114 };
115
116 i = (u8)s->selected_timings.mem_clk;
117 j = (u8)s->selected_timings.fsb_clk;
118
119 MCHBAR32(0xc04) = clkxtab[i][j][0];
Arthur Heymans840c27e2017-05-15 10:21:37 +0200120 reg32 = clkxtab[i][j][1];
121 if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz
122 && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
123 reg32 &= ~(0xff << 24);
124 reg32 |= 0x3d << 24;
125 }
126 MCHBAR32(0xc50) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +1000127 MCHBAR32(0xc54) = clkxtab[i][j][2];
128 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
129 MCHBAR32(0x6d8) = clkxtab[i][j][3];
130 MCHBAR32(0x6e0) = clkxtab[i][j][3];
131 MCHBAR32(0x6dc) = clkxtab[i][j][4];
132 MCHBAR32(0x6e4) = clkxtab[i][j][4];
133 MCHBAR32(0x6e8) = clkxtab[i][j][5];
134 MCHBAR32(0x6f0) = clkxtab[i][j][5];
135 MCHBAR32(0x6ec) = clkxtab[i][j][6];
136 MCHBAR32(0x6f4) = clkxtab[i][j][6];
137 MCHBAR32(0x6f8) = clkxtab[i][j][7];
138 MCHBAR32(0x6fc) = clkxtab[i][j][8];
139 MCHBAR32(0x708) = clkxtab[i][j][11];
140 MCHBAR32(0x70c) = clkxtab[i][j][12];
141}
142
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200143static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000144{
145 MCHBAR32(0x1bc) = 0x08060402;
146 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
147 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
148 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
149 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
150 switch (s->selected_timings.mem_clk) {
151 default:
152 case MEM_CLOCK_800MHz:
153 case MEM_CLOCK_1066MHz:
154 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
155 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
156 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
157 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
158 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
159 break;
160 case MEM_CLOCK_667MHz:
161 case MEM_CLOCK_1333MHz:
162 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
163 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
164 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
165 break;
166 }
167 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
168 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
169}
170
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200171static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000172{
173 u8 i;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200174 u32 launch1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000175 u32 launch2 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000176
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200177 static const u32 ddr3_launch1_tab[2][3] = {
178 /* 1N */
179 {0x58000007, /* DDR3 800 */
180 0x58000007, /* DDR3 1067 */
181 0x58100107}, /* DDR3 1333 */
182 /* 2N */
183 {0x58001117, /* DDR3 800 */
184 0x58001117, /* DDR3 1067 */
185 0x58001117} /* DDR3 1333 */
186 };
187
188 static const u32 ddr3_launch2_tab[2][3][6] = {
189 { /* 1N */
190 /* DDR3 800 */
191 {0x08030000, /* CL = 5 */
192 0x0C040100}, /* CL = 6 */
193 /* DDR3 1066 */
194 {0x00000000, /* CL = 5 */
195 0x00000000, /* CL = 6 */
196 0x10050100, /* CL = 7 */
197 0x14260200}, /* CL = 8 */
198 /* DDR3 1333 */
199 {0x00000000, /* CL = 5 */
200 0x00000000, /* CL = 6 */
201 0x00000000, /* CL = 7 */
202 0x14060000, /* CL = 8 */
203 0x18070100, /* CL = 9 */
204 0x1C280200}, /* CL = 10 */
205
206 },
207 { /* 2N */
208 /* DDR3 800 */
209 {0x00040101, /* CL = 5 */
210 0x00250201}, /* CL = 6 */
211 /* DDR3 1066 */
212 {0x00000000, /* CL = 5 */
213 0x00050101, /* CL = 6 */
214 0x04260201, /* CL = 7 */
215 0x08470301}, /* CL = 8 */
216 /* DDR3 1333 */
217 {0x00000000, /* CL = 5 */
218 0x00000000, /* CL = 6 */
219 0x00000000, /* CL = 7 */
220 0x08070100, /* CL = 8 */
221 0x0C280200, /* CL = 9 */
222 0x10490300} /* CL = 10 */
223 }
224 };
225
226 if (s->spd_type == DDR2) {
227 launch1 = 0x58001117;
228 if (s->selected_timings.CAS == 5)
229 launch2 = 0x00220201;
230 else if (s->selected_timings.CAS == 6)
231 launch2 = 0x00230302;
232 else
233 die("Unsupported CAS\n");
234 } else { /* DDR3 */
235 /* Default 2N mode */
236 s->nmode = 2;
237
238 if (s->selected_timings.mem_clk <= MEM_CLOCK_1066MHz)
239 s->nmode = 1;
240 /* 2N on DDR3 1066 with with 2 dimms per channel */
241 if ((s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) &&
242 (BOTH_DIMMS_ARE_POPULATED(s->dimms, 0) ||
243 BOTH_DIMMS_ARE_POPULATED(s->dimms, 1)))
244 s->nmode = 2;
245 launch1 = ddr3_launch1_tab[s->nmode - 1]
246 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz];
247 launch2 = ddr3_launch2_tab[s->nmode - 1]
248 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz]
249 [s->selected_timings.CAS - 5];
250 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000251
252 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
253 MCHBAR32(0x400*i + 0x220) = launch1;
254 MCHBAR32(0x400*i + 0x224) = launch2;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200255 MCHBAR32(0x400*i + 0x21c) = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000256 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
257 }
258
259 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
260 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
261 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200262 if (s->spd_type == DDR3)
263 MCHBAR32(0x2c4) = MCHBAR32(0x2c4) | 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +1000264}
265
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200266static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000267{
268 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200269 (setting->clk_delay << 14) |
270 (setting->db_sel << 6) |
271 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000272 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200273 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000274 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200275 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000276}
277
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200278static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000279{
280 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200281 (setting->clk_delay << 16) |
282 (setting->db_sel << 7) |
283 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000284 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200285 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000286 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200287 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000288}
289
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200290static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000291{
292 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200293 (setting->clk_delay << 24) |
294 (setting->db_sel << 20) |
295 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000296 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200297 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000298 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200299 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000300}
301
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200302static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000303{
304 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200305 (setting->clk_delay << 27) |
306 (setting->db_sel << 22) |
307 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000308 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200309 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000310 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200311 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000312}
313
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200314static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000315{
316 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200317 (setting->clk_delay << 14) |
318 (setting->db_sel << 12) |
319 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000320 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200321 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000322 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200323 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000324}
325
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200326static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000327{
328 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200329 (setting->clk_delay << 10) |
330 (setting->db_sel << 8) |
331 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000332 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200333 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000334 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200335 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000336}
337
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200338static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000339{
340 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200341 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000342 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200343 (setting->db_sel << 5) |
344 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000345 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200346 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000347 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200348 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000349}
350
Arthur Heymans3876f242017-06-09 22:55:22 +0200351/**
352 * All finer DQ and DQS DLL settings are set to the same value
353 * for each rank in a channel, while coarse is common.
354 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100355void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000356{
Arthur Heymans3876f242017-06-09 22:55:22 +0200357 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000358
Arthur Heymans3876f242017-06-09 22:55:22 +0200359 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
360 & ~(1 << (lane * 4 + 1)))
361 | (setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000362
Arthur Heymans3876f242017-06-09 22:55:22 +0200363 for (rank = 0; rank < 4; rank++) {
364 MCHBAR32(0x400 * ch + 0x5b4 + rank * 4) =
365 (MCHBAR32(0x400 * ch + 0x5b4 + rank * 4)
366 & ~(0x201 << lane))
367 | (setting->db_en << (9 + lane))
368 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000369
Arthur Heymans3876f242017-06-09 22:55:22 +0200370 MCHBAR32(0x400*ch + 0x5c8 + rank * 4) =
371 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
372 & ~(0x3 << (16 + lane * 2)))
373 | (setting->clk_delay << (16+lane * 2));
374
375 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
376 (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x7f)
377 | (setting->pi << 4)
378 | setting->tap;
379 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000380}
381
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100382void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000383{
Arthur Heymans3876f242017-06-09 22:55:22 +0200384 int rank;
385 MCHBAR32(0x400 * ch + 0x5fc) = (MCHBAR32(0x400 * ch + 0x5fc)
386 & ~(1 << (lane * 4)))
387 | (setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000388
Arthur Heymans3876f242017-06-09 22:55:22 +0200389 for (rank = 0; rank < 4; rank++) {
390 MCHBAR32(0x400 * ch + 0x5a4 + rank * 4) =
391 (MCHBAR32(0x400 * ch + 0x5a4 + rank * 4)
392 & ~(0x201 << lane))
393 | (setting->db_en << (9 + lane))
394 | (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000395
Arthur Heymans3876f242017-06-09 22:55:22 +0200396 MCHBAR32(0x400 * ch + 0x5c8 + rank * 4) =
397 (MCHBAR32(0x400 * ch + 0x5c8 + rank * 4)
398 & ~(0x3 << (lane * 2)))
399 | (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000400
Arthur Heymans3876f242017-06-09 22:55:22 +0200401 MCHBAR8(0x400*ch + 0x500 + lane * 4 + rank) =
402 (MCHBAR8(0x400 * ch + 0x500 + lane * 4 + rank) & ~0x7f)
403 | (setting->pi << 4)
404 | setting->tap;
405 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000406}
407
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100408void rt_set_dqs(u8 channel, u8 lane, u8 rank,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100409 struct rt_dqs_setting *dqs_setting)
410{
411 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
412 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100413 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100414 dqs_setting->tap,
415 dqs_setting->pi);
416
417 saved_tap &= ~(0xf << (rank * 4));
418 saved_tap |= dqs_setting->tap << (rank * 4);
419 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
420
421 saved_pi &= ~(0x7 << (rank * 3));
422 saved_pi |= dqs_setting->pi << (rank * 3);
423 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
424}
425
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200426static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000427{
428 u8 i;
429 u8 twl, ta1, ta2, ta3, ta4;
430 u8 reg8;
431 u8 flag1 = 0;
432 u8 flag2 = 0;
433 u16 reg16;
434 u32 reg32;
435 u16 ddr, fsb;
436 u8 trpmod = 0;
437 u8 bankmod = 1;
438 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100439 u8 adjusted_cas;
440
441 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000442
443 u16 fsb2ps[3] = {
444 5000, // 800
445 3750, // 1067
446 3000 // 1333
447 };
448
449 u16 ddr2ps[6] = {
450 5000, // 400
451 3750, // 533
452 3000, // 667
453 2500, // 800
454 1875, // 1067
455 1500 // 1333
456 };
457
458 u16 lut1[6] = {
459 0,
460 0,
461 2600,
462 3120,
463 4171,
464 5200
465 };
466
Arthur Heymans66a0f552017-05-15 10:33:01 +0200467 const static u8 ddr3_turnaround_tab[3][6][4] = {
468 { /* DDR3 800 */
469 {0x9, 0x7, 0x7, 0x9}, /* CL = 5 */
470 {0x9, 0x7, 0x8, 0x8}, /* CL = 6 */
471 },
472 { /* DDR3 1066 */
473 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
474 {0x9, 0x7, 0x7, 0x9}, /* CL = 6 */
475 {0x9, 0x7, 0x8, 0x8}, /* CL = 7 */
476 {0x9, 0x7, 0x9, 0x7} /* CL = 8 */
477 },
478 { /* DDR3 1333 */
479 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
480 {0x0, 0x0, 0x0, 0x0}, /* CL = 6 - Not supported */
481 {0x0, 0x0, 0x0, 0x0}, /* CL = 7 - Not supported */
482 {0x9, 0x7, 0x9, 0x8}, /* CL = 8 */
483 {0x9, 0x7, 0xA, 0x7}, /* CL = 9 */
484 {0x9, 0x7, 0xB, 0x6}, /* CL = 10 */
485 }
486 };
Damien Zammit4b513a62015-08-20 00:37:05 +1000487
Arthur Heymans66a0f552017-05-15 10:33:01 +0200488 /* [DDR freq][0x26F & 1][pagemod] */
489 const static u8 ddr2_x252_tab[2][2][2] = {
490 { /* DDR2 667 */
491 {12, 16},
492 {14, 18}
493 },
494 { /* DDR2 800 */
495 {14, 18},
496 {16, 20}
497 }
498 };
499
500 const static u8 ddr3_x252_tab[3][2][2] = {
501 { /* DDR3 800 */
502 {16, 20},
503 {18, 22}
504 },
505 { /* DDR3 1067 */
506 {20, 26},
507 {26, 26}
508 },
509 { /* DDR3 1333 */
510 {20, 30},
511 {22, 32},
512 }
513 };
514
515 if (s->spd_type == DDR2) {
516 ta1 = 6;
517 ta2 = 6;
518 ta3 = 5;
519 ta4 = 8;
520 } else {
521 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
522 int cas_idx = s->selected_timings.CAS - 5;
523 ta1 = ddr3_turnaround_tab[ddr3_idx][cas_idx][0];
524 ta2 = ddr3_turnaround_tab[ddr3_idx][cas_idx][1];
525 ta3 = ddr3_turnaround_tab[ddr3_idx][cas_idx][2];
526 ta4 = ddr3_turnaround_tab[ddr3_idx][cas_idx][3];
527 }
528
529 if (s->spd_type == DDR2)
530 twl = s->selected_timings.CAS - 1;
531 else /* DDR3 */
532 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
Damien Zammit4b513a62015-08-20 00:37:05 +1000533
534 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200535 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000536 trpmod = 1;
537 bankmod = 0;
538 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100539 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000540 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000541 }
542
543 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100544 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000545 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100546 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
547 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000548 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100549 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000550 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100551 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000552
553 reg16 = (s->selected_timings.tRAS << 11) |
554 ((twl + 4 + s->selected_timings.tWR) << 6) |
555 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
556 MCHBAR16(0x400*i + 0x250) = reg16;
557
558 reg32 = (bankmod << 21) |
559 (s->selected_timings.tRRD << 17) |
560 (s->selected_timings.tRP << 13) |
561 ((s->selected_timings.tRP + trpmod) << 9) |
562 s->selected_timings.tRFC;
Arthur Heymans66a0f552017-05-15 10:33:01 +0200563 if (bankmod == 0) {
564 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
565 if (s->spd_type == DDR2)
566 reg32 |= ddr2_x252_tab[s->selected_timings.mem_clk
567 - MEM_CLOCK_667MHz][reg8][pagemod]
568 << 22;
569 else
570 reg32 |= ddr3_x252_tab[s->selected_timings.mem_clk
571 - MEM_CLOCK_800MHz][reg8][pagemod]
572 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000573 }
574 MCHBAR32(0x400*i + 0x252) = reg32;
575
576 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
577 (0x4 << 8) | (ta2 << 4) | ta4;
578
579 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
580 ((twl + 4 + s->selected_timings.tWTR) << 12) |
581 (ta3 << 8) | (4 << 4) | ta1;
582
583 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
584 s->selected_timings.tRFC;
585
586 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
587 MCHBAR8(0x400*i + 0x264) = 0xff;
588 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
589 s->selected_timings.tRAS;
590 MCHBAR16(0x400*i + 0x244) = 0x2310;
591
592 switch (s->selected_timings.mem_clk) {
593 case MEM_CLOCK_667MHz:
594 reg8 = 0;
595 break;
596 default:
597 reg8 = 1;
598 break;
599 }
600
601 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
602 (reg8 << 2) | 1;
603
604 fsb = fsb2ps[s->selected_timings.fsb_clk];
605 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymans66a0f552017-05-15 10:33:01 +0200606 reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000607 reg32 = (u32)((reg32 / fsb) << 8);
608 reg32 |= 0x0e000000;
609 if ((fsb2mhz(s->selected_timings.fsb_clk) /
610 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
611 reg32 |= 1 << 24;
612 }
613 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
614 reg32;
615
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100616 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000617 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100618
619 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000620 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100621
Damien Zammit4b513a62015-08-20 00:37:05 +1000622 reg16 = (u8)(twl - 1 - flag1 - flag2);
623 reg16 |= reg16 << 4;
624 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100625 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000626 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000627 }
628 reg16 |= flag1 << 8;
629 reg16 |= flag2 << 9;
630 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
631 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
632 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
633 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
634 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
635 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
636 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
637
638 reg16 = 0;
639 switch (s->selected_timings.mem_clk) {
640 default:
641 case MEM_CLOCK_667MHz:
642 reg16 = 0x99;
643 break;
644 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100645 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000646 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100647 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000648 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000649 break;
650 }
651 reg16 &= 0x7;
652 reg16 += twl + 9;
653 reg16 <<= 10;
654 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
655 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
656 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
657
658 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
659 reg16 += 2 << 12;
660 reg16 |= (0x15 << 6) | 0x1f;
661 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
662
663 reg32 = (1 << 25) | (6 << 27);
664 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
665 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
666 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
667 } // END EACH POPULATED CHANNEL
668
669 reg16 = 0x1f << 5;
670 reg16 |= 0xe << 10;
671 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
672 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
673 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
674 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
675 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
676 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
677 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
678 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
679 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
680 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
681 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100682 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000683 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
684 MCHBAR8(0x12f) = 0x4c;
685 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
686 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
687 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
688}
689
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200690static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000691{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200692 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000693 u16 reg16 = 0;
694 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000695
696 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
697 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
698 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
699 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
700 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
701 switch (s->selected_timings.mem_clk) {
702 default:
703 case MEM_CLOCK_667MHz:
704 reg16 = (0xa << 9) | 0xa;
705 break;
706 case MEM_CLOCK_800MHz:
707 reg16 = (0x9 << 9) | 0x9;
708 break;
709 }
710 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
711 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
712 udelay(1);
713 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
714
715 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
716
717 udelay(1);
718 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
719 udelay(1); // 533ns
720 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
721 udelay(1);
722 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
723 udelay(1);
724 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
725 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
726 udelay(1); // 533ns
727 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
728 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
729 udelay(1); // 533ns
730
731 // ME related
732 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
733
734 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
735 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
736
737 FOR_EACH_CHANNEL(i) {
738 reg16 = 0;
739 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
740
741 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100742 FOR_EACH_RANK_IN_CHANNEL(r) {
743 if (!RANK_IS_POPULATED(s->dimms, i, r))
744 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000745 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100746
Damien Zammit4b513a62015-08-20 00:37:05 +1000747 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
748 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
749
750 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
751 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
752 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200753 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000754 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
755 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200756 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000757 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
758 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200759 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000760 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
761 reg8 = 0;
762 } else {
763 die("Unhandled case\n");
764 }
765
Martin Roth128c1042016-11-18 09:29:03 -0700766 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000767
768 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
769 ((u32)(reg8 << 24));
770 } // END EACH CHANNEL
771
772 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
773 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
774
775 // Update DLL timing
776 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
777 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
778 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
779
Damien Zammit4b513a62015-08-20 00:37:05 +1000780 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
781 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
782 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
783 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
784 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
785 }
786
787 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100788 const struct dll_setting *setting;
789
790 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100791 setting = default_ddr2_667_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100792 else
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100793 setting = default_ddr2_800_ctrl;
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100794
795 clkset0(i, &setting[CLKSET0]);
796 clkset1(i, &setting[CLKSET1]);
797 ctrlset0(i, &setting[CTRL0]);
798 ctrlset1(i, &setting[CTRL1]);
799 ctrlset2(i, &setting[CTRL2]);
800 ctrlset3(i, &setting[CTRL3]);
801 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000802 }
803
804 // XXX if not async mode
805 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
806 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
807 j = 0;
808 for (i = 0; i < 16; i++) {
809 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
810 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100811 while (MCHBAR8(0x180) & 0x10)
812 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000813 if (MCHBAR32(0x184) == 0xffffffff) {
814 j++;
815 if (j >= 2)
816 break;
817
818 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
819 j = 2;
820 break;
821 }
822 } else {
823 j = 0;
824 }
825 }
826 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
827 j = 0;
828 i++;
829 for (; i < 16; i++) {
830 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
831 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100832 while (MCHBAR8(0x180) & 0x10)
833 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000834 if (MCHBAR32(0x184) == 0) {
835 i++;
836 break;
837 }
838 }
839 for (; i < 16; i++) {
840 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
841 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100842 while (MCHBAR8(0x180) & 0x10)
843 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000844 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100845 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000846 if (j >= 2)
847 break;
848 } else {
849 j = 0;
850 }
851 }
852 if (j < 2) {
853 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
854 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100855 while (MCHBAR8(0x180) & 0x10)
856 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000857 j = 2;
858 }
859 }
860
861 if (j < 2) {
862 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
863 async = 1;
864 }
865
866 clk = 0x1a;
867 if (async != 1) {
868 reg8 = MCHBAR8(0x188) & 0x1e;
869 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100870 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000871 clk = 0x10;
872 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
873 clk = 0x10;
874 } else {
875 clk = 0x1a;
876 }
877 }
878 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
879
880 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
881 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200882 i = MCHBAR8(0x1c8) & 0xf;
Damien Zammit4b513a62015-08-20 00:37:05 +1000883 i = (i + 10) % 14;
884 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
885 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100886 while (MCHBAR8(0x180) & 0x10)
887 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000888 }
889
890 reg8 = MCHBAR8(0x188) & ~1;
891 MCHBAR8(0x188) = reg8;
892 reg8 &= ~0x3e;
893 reg8 |= clk;
894 MCHBAR8(0x188) = reg8;
895 reg8 |= 1;
896 MCHBAR8(0x188) = reg8;
897
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100898 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000899 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100900}
Damien Zammit4b513a62015-08-20 00:37:05 +1000901
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100902static void select_default_dq_dqs_settings(struct sysinfo *s)
903{
904 int ch, lane;
905
Arthur Heymans276049f2017-11-05 05:56:34 +0100906 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
907 switch (s->selected_timings.mem_clk) {
908 case MEM_CLOCK_667MHz:
909 memcpy(s->dqs_settings[ch],
910 default_ddr2_667_dqs,
911 sizeof(s->dqs_settings[ch]));
912 memcpy(s->dq_settings[ch],
913 default_ddr2_667_dq,
914 sizeof(s->dq_settings[ch]));
915 s->rt_dqs[ch][lane].tap = 7;
916 s->rt_dqs[ch][lane].pi = 2;
917 break;
918 case MEM_CLOCK_800MHz:
919 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100920 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100921 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100922 sizeof(s->dqs_settings[ch]));
923 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100924 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100925 sizeof(s->dq_settings[ch]));
926 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100927 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100928 } else { /* DDR3 */
929 /* TODO: DDR3 write DQ-DQS */
930 s->rt_dqs[ch][lane].tap = 6;
931 s->rt_dqs[ch][lane].pi = 2;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100932 }
Arthur Heymans276049f2017-11-05 05:56:34 +0100933 break;
934 case MEM_CLOCK_1066MHz:
935 /* TODO: DDR3 write DQ-DQS */
936 s->rt_dqs[ch][lane].tap = 5;
937 s->rt_dqs[ch][lane].pi = 2;
938 break;
939 case MEM_CLOCK_1333MHz:
940 /* TODO: DDR3 write DQ-DQS */
941 s->rt_dqs[ch][lane].tap = 7;
942 s->rt_dqs[ch][lane].pi = 0;
943 break;
944 default: /* not supported */
945 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000946 }
947 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100948}
Damien Zammit4b513a62015-08-20 00:37:05 +1000949
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100950/*
951 * It looks like only the RT DQS register for the first rank
952 * is used for all ranks. Just set all the 'unused' RT DQS registers
953 * to the same as rank 0, out of precaution.
954 */
955static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
956{
957 // Program DQ/DQS dll settings
958 int ch, lane, rank;
959
960 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +0100961 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100962 FOR_EACH_RANK_IN_CHANNEL(rank) {
963 rt_set_dqs(ch, lane, rank,
964 &s->rt_dqs[ch][lane]);
965 }
966 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
967 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000968 }
969 }
970}
971
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200972static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000973{
974 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100975 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
976 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +1000977 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
978 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
979 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
980 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
981 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
982 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
983 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
984 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
985 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
986 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
987 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
988
989 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
990 for (j = 0; j < 6; j++) {
991 if (j == 0) {
992 MCHBAR32(0x400*i + addr[j]) =
993 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
994 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
995 for (k = 0; k < 8; k++) {
996 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
997 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
998 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
999 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1000 }
1001 } else {
1002 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1003 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1004 x378[j];
1005 MCHBAR32(0x400*i + addr[j] + 0xe) =
1006 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1007 MCHBAR32(0x400*i + addr[j] + 0x12) =
1008 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1009 MCHBAR32(0x400*i + addr[j] + 0x16) =
1010 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1011 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1012 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1013 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1014 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1015 MCHBAR32(0x400*i + addr[j] + 0x22) =
1016 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1017 MCHBAR32(0x400*i + addr[j] + 0x26) =
1018 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1019 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1020 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1021 }
1022 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1023 }
1024 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1025 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1026 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1027 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1028 } // END EACH POPULATED CHANNEL
1029
1030 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1031 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1032 MCHBAR16(0x178) = 0x0135;
1033 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1034
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001035 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001036 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001037 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001038 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +10001039
1040 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1041}
1042
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001043static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001044{
1045 u8 i;
1046 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001047 { 0x0000, 0x0000 }, // NC_NC
1048 { 0x0000, 0x0001 }, // x8SS_NC
1049 { 0x0000, 0x0011 }, // x8DS_NC
1050 { 0x0000, 0x0001 }, // x16SS_NC
1051 { 0x0004, 0x0000 }, // NC_x8SS
1052 { 0x0101, 0x0404 }, // x8SS_x8SS
1053 { 0x0101, 0x4444 }, // x8DS_x8SS
1054 { 0x0101, 0x0404 }, // x16SS_x8SS
1055 { 0x0044, 0x0000 }, // NC_x8DS
1056 { 0x1111, 0x0404 }, // x8SS_x8DS
1057 { 0x1111, 0x4444 }, // x8DS_x8DS
1058 { 0x1111, 0x0404 }, // x16SS_x8DS
1059 { 0x0004, 0x0000 }, // NC_x16SS
1060 { 0x0101, 0x0404 }, // x8SS_x16SS
1061 { 0x0101, 0x4444 }, // x8DS_x16SS
1062 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001063 };
1064
1065 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1066 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1067 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1068 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1069 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1070 }
1071}
1072
Arthur Heymans1994e4482017-11-04 07:52:23 +01001073static void pre_jedec_memory_map(void)
1074{
1075 /*
1076 * Configure the memory mapping in stacked mode (channel 1 being mapped
1077 * above channel 0) and with 128M per rank.
1078 * This simplifies dram trainings a lot since those need a test address.
1079 *
1080 * +-------------+ => 0
1081 * | ch 0, rank 0|
1082 * +-------------+ => 0x8000000 (128M)
1083 * | ch 0, rank 1|
1084 * +-------------+ => 0x10000000 (256M)
1085 * | ch 0, rank 2|
1086 * +-------------+ => 0x18000000 (384M)
1087 * | ch 0, rank 3|
1088 * +-------------+ => 0x20000000 (512M)
1089 * | ch 1, rank 0|
1090 * +-------------+ => 0x28000000 (640M)
1091 * | ch 1, rank 1|
1092 * +-------------+ => 0x30000000 (768M)
1093 * | ch 1, rank 2|
1094 * +-------------+ => 0x38000000 (896M)
1095 * | ch 1, rank 3|
1096 * +-------------+
1097 *
1098 * After all trainings are done this is set to the real values specified
1099 * by the SPD.
1100 */
1101 /* Set rank 0-3 populated */
1102 MCHBAR32(C0CKECTRL) = (MCHBAR32(C0CKECTRL) & ~1) | 0xf00000;
1103 MCHBAR32(C1CKECTRL) = (MCHBAR32(C1CKECTRL) & ~1) | 0xf00000;
1104 /* Set size of each rank to 128M */
1105 MCHBAR16(C0DRA01) = 0x0101;
1106 MCHBAR16(C0DRA23) = 0x0101;
1107 MCHBAR16(C1DRA01) = 0x0101;
1108 MCHBAR16(C1DRA23) = 0x0101;
1109 MCHBAR16(C0DRB0) = 0x0002;
1110 MCHBAR16(C0DRB1) = 0x0004;
1111 MCHBAR16(C0DRB2) = 0x0006;
1112 MCHBAR16(C0DRB3) = 0x0008;
1113 MCHBAR16(C1DRB0) = 0x0002;
1114 MCHBAR16(C1DRB1) = 0x0004;
1115 MCHBAR16(C1DRB2) = 0x0006;
1116 /*
1117 * For some reason the boundary needs to be 0x10 instead of 0x8 here.
1118 * Vendor does this too...
1119 */
1120 MCHBAR16(C1DRB3) = 0x0010;
1121 MCHBAR8(0x111) = MCHBAR8(0x111) | STACKED_MEM;
1122 MCHBAR32(0x104) = 0;
1123 MCHBAR16(0x102) = 0x400;
1124 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1125 MCHBAR16(0x10e) = 0;
1126 MCHBAR32(0x108) = 0;
1127 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000);
1128 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1129 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10);
1130 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1131 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400);
1132 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000);
1133 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000);
1134 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000);
1135}
1136
1137u32 test_address(int channel, int rank)
1138{
1139 ASSERT(channel <= 1 && rank < 4);
1140 return channel * 512 * MiB + rank * 128 * MiB;
1141}
1142
Damien Zammit4b513a62015-08-20 00:37:05 +10001143static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1144{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001145 u32 addr = test_address(ch, r);
Damien Zammit4b513a62015-08-20 00:37:05 +10001146 volatile u32 rubbish;
1147
1148 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1149 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001150 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001151 udelay(10);
1152 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1153 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1154}
1155
1156static void jedec_ddr2(struct sysinfo *s)
1157{
1158 u8 i;
1159 u16 mrsval, ch, r, v;
1160
1161 u8 odt[16][4] = {
1162 {0x00, 0x00, 0x00, 0x00},
1163 {0x01, 0x00, 0x00, 0x00},
1164 {0x01, 0x01, 0x00, 0x00},
1165 {0x01, 0x00, 0x00, 0x00},
1166 {0x00, 0x00, 0x01, 0x00},
1167 {0x11, 0x00, 0x11, 0x00},
1168 {0x11, 0x11, 0x11, 0x00},
1169 {0x11, 0x00, 0x11, 0x00},
1170 {0x00, 0x00, 0x01, 0x01},
1171 {0x11, 0x00, 0x11, 0x11},
1172 {0x11, 0x11, 0x11, 0x11},
1173 {0x11, 0x00, 0x11, 0x11},
1174 {0x00, 0x00, 0x01, 0x00},
1175 {0x11, 0x00, 0x11, 0x00},
1176 {0x11, 0x11, 0x11, 0x00},
1177 {0x11, 0x00, 0x11, 0x00}
1178 };
1179
1180 u16 jedec[12][2] = {
1181 {NOP_CMD, 0x0},
1182 {PRECHARGE_CMD, 0x0},
1183 {EMRS2_CMD, 0x0},
1184 {EMRS3_CMD, 0x0},
1185 {EMRS1_CMD, 0x0},
1186 {MRS_CMD, 0x100}, // DLL Reset
1187 {PRECHARGE_CMD, 0x0},
1188 {CBR_CMD, 0x0},
1189 {CBR_CMD, 0x0},
1190 {MRS_CMD, 0x0}, // DLL out of reset
1191 {EMRS1_CMD, 0x380}, // OCD calib default
1192 {EMRS1_CMD, 0x0}
1193 };
1194
1195 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1196
1197 printk(BIOS_DEBUG, "MRS...\n");
1198
1199 udelay(200);
1200
1201 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1202 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1203 for (i = 0; i < 12; i++) {
1204 v = jedec[i][1];
1205 switch (jedec[i][0]) {
1206 case EMRS1_CMD:
1207 v |= (odt[s->dimm_config[ch]][r] << 2);
1208 break;
1209 case MRS_CMD:
1210 v |= mrsval;
1211 break;
1212 default:
1213 break;
1214 }
Arthur Heymans1994e4482017-11-04 07:52:23 +01001215 dojedec_ddr2(r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001216 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001217 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001218 }
1219 }
1220 printk(BIOS_DEBUG, "MRS done\n");
1221}
1222
Arthur Heymansadc571a2017-09-25 09:40:54 +02001223static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001224{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001225 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001226 u16 medium, coarse_offset;
1227 u8 pi_tap;
1228 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001229
Arthur Heymansadc571a2017-09-25 09:40:54 +02001230 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1231 medium = 0;
1232 coarse_offset = 0;
1233 reg32 = MCHBAR32(0x400 * channel + 0x248);
1234 reg32 &= ~0xf0000;
1235 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1236 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001237
Arthur Heymans276049f2017-11-05 05:56:34 +01001238 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001239 medium |= s->rcven_t[channel].medium[lane]
1240 << (lane * 2);
1241 coarse_offset |=
1242 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1243 << (lane * 2);
1244
1245 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1246 pi_tap &= ~0x7f;
1247 pi_tap |= s->rcven_t[channel].tap[lane];
1248 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1249 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001250 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001251 MCHBAR16(0x400 * channel + 0x58c) = medium;
1252 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001253 }
1254}
1255
Arthur Heymansadc571a2017-09-25 09:40:54 +02001256static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001257{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001258 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001259 if (fast_boot)
1260 sdram_recover_receive_enable(s);
1261 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001262 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001263}
1264
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001265static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001266{
1267 u8 map, i, ch, r, rankpop0, rankpop1;
1268 u32 c0dra = 0;
1269 u32 c1dra = 0;
1270 u32 c0drb = 0;
1271 u32 c1drb = 0;
1272 u32 dra;
1273 u32 dra0;
1274 u32 dra1;
1275 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001276 u32 dual_channel_size, single_channel_size, single_channel_offset;
1277 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001278 u8 dratab[2][2][2][4] = {
1279 {
1280 {
1281 {0xff, 0xff, 0xff, 0xff},
1282 {0xff, 0x00, 0x02, 0xff}
1283 },
1284 {
1285 {0xff, 0x01, 0xff, 0xff},
1286 {0xff, 0x03, 0xff, 0xff}
1287 }
1288 },
1289 {
1290 {
1291 {0xff, 0xff, 0xff, 0xff},
1292 {0xff, 0x04, 0x06, 0x08}
1293 },
1294 {
1295 {0xff, 0xff, 0xff, 0xff},
1296 {0x05, 0x07, 0x09, 0xff}
1297 }
1298 }
1299 };
1300
1301 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1302
1303 // DRA
1304 rankpop0 = 0;
1305 rankpop1 = 0;
1306 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001307 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1308 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001309 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001310 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001311 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001312
1313 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001314 [s->dimms[i].width]
1315 [s->dimms[i].cols-9]
1316 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001317 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001318 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001319 if (ch == 0) {
1320 c0dra |= dra << (r*8);
1321 rankpop0 |= 1 << r;
1322 } else {
1323 c1dra |= dra << (r*8);
1324 rankpop1 |= 1 << r;
1325 }
1326 }
1327 MCHBAR32(0x208) = c0dra;
1328 MCHBAR32(0x608) = c1dra;
1329
1330 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1331 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1332
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001333 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1334 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001335 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001336 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1337 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001338 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001339
1340 // DRB
Arthur Heymansdfce9322017-12-16 19:48:00 +01001341 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001342 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001343 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1344 dra0 = (c0dra >> (8*r)) & 0x7f;
1345 c0drb = (u16)(c0drb + drbtab[dra0]);
1346 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001347 MCHBAR16(0x200 + 2*r) = c0drb;
1348 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001349 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1350 dra1 = (c1dra >> (8*r)) & 0x7f;
1351 c1drb = (u16)(c1drb + drbtab[dra1]);
1352 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001353 MCHBAR16(0x600 + 2*r) = c1drb;
1354 }
1355 }
1356
1357 s->channel_capacity[0] = c0drb << 6;
1358 s->channel_capacity[1] = c1drb << 6;
1359 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1360 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1361 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1362
Damien Zammit9fb08f52016-01-22 18:56:23 +11001363 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001364 size_ch0 = s->channel_capacity[0];
1365 size_ch1 = s->channel_capacity[1];
1366 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001367
1368 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1369 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1370
Arthur Heymans701da392017-12-16 22:56:19 +01001371 if (size_me == 0) {
1372 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1373 } else {
1374 if (size_ch0 == 0) {
1375 /* ME needs ram on CH0 */
1376 size_me = 0;
1377 /* TOTEST: bailout? */
1378 } else {
1379 /* Set ME UMA size in MiB */
1380 MCHBAR16(0x100) = size_me;
1381 /* Set ME UMA Present bit */
1382 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1383 }
1384 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1385 }
1386 MCHBAR16(0x104) = dual_channel_size;
1387 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1388 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001389
Damien Zammit4b513a62015-08-20 00:37:05 +10001390 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001391 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001392 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001393 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001394 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001395 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001396 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001397
Arthur Heymans701da392017-12-16 22:56:19 +01001398 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001399 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001400 /* Enable flex mode, we hardcode this everywhere */
1401 if (size_me == 0) {
1402 map |= 0x04;
1403 if (size_ch0 <= size_ch1)
1404 map |= 0x01;
1405 } else {
1406 if (size_ch0 - size_me < size_ch1)
1407 map |= 0x04;
1408 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001409
Damien Zammit4b513a62015-08-20 00:37:05 +10001410 MCHBAR8(0x110) = map;
1411 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001412
Arthur Heymans701da392017-12-16 22:56:19 +01001413 /*
1414 * "108h[15:0] Single Channel Offset for Ch0"
1415 * This is the 'limit' of the part on CH0 that cannot be matched
1416 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1417 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1418 * channel size on ch0.
1419 */
1420 if (size_me == 0) {
1421 if (size_ch0 > size_ch1)
1422 single_channel_offset = dual_channel_size / 2
1423 + single_channel_size;
1424 else
1425 single_channel_offset = dual_channel_size / 2;
1426 } else {
1427 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
1428 single_channel_offset = dual_channel_size / 2
1429 + single_channel_size;
1430 else
1431 single_channel_offset = dual_channel_size / 2
1432 + size_me;
1433 }
1434
1435 MCHBAR16(0x108) = single_channel_offset;
1436 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001437}
1438
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001439static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001440{
Damien Zammitd63115d2016-01-22 19:11:44 +11001441 bool reclaim;
1442 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1443 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001444 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001445 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001446 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1447 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001448 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
Arthur Heymans16a70a42017-09-22 12:22:24 +02001449 u8 reg8;
Damien Zammit4b513a62015-08-20 00:37:05 +10001450
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001451 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001452 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1453 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymans16a70a42017-09-22 12:22:24 +02001454 tsegsize = 8; // 8MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001455 mmiosize = 0x800; // 2GB MMIO
Arthur Heymans16a70a42017-09-22 12:22:24 +02001456 umasizem = gfxsize + gttsize + tsegsize;
1457 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001458 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001459 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001460
1461 reclaim = false;
1462 if ((tom - tolud) > 0x40)
1463 reclaim = true;
1464
1465 if (reclaim) {
1466 tolud = tolud & ~0x3f;
1467 tom = tom & ~0x3f;
1468 reclaimbase = MAX(0x1000, tom);
1469 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1470 }
1471
Damien Zammit4b513a62015-08-20 00:37:05 +10001472 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001473 if (reclaim)
1474 touud = reclaimlimit + 0x40;
1475
Damien Zammit4b513a62015-08-20 00:37:05 +10001476 gfxbase = tolud - gfxsize;
1477 gttbase = gfxbase - gttsize;
1478 tsegbase = gttbase - tsegsize;
1479
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001480 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1481 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001482 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001483 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001484 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001485 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001486 (u16)(reclaimlimit >> 6));
1487 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001488 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1489 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1490 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
Arthur Heymans16a70a42017-09-22 12:22:24 +02001491 /* Enable and set tseg size to 8M */
1492 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC);
1493 reg8 &= ~0x7;
1494 reg8 |= (2 << 1) | (1 << 0); /* 8M and TSEG_Enable */
1495 pci_write_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC, reg8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001496 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001497}
1498
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001499static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001500{
1501 u8 ch, reg8;
1502
1503 MCHBAR32(0xfb0) = 0x1000d024;
1504 MCHBAR32(0xfb4) = 0xc842;
1505 MCHBAR32(0xfbc) = 0xf;
1506 MCHBAR32(0xfc4) = 0xfe22244;
1507 MCHBAR8(0x12f) = 0x5c;
1508 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1509 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1510 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1511 MCHBAR32(0xfa8) = 0x30d400;
1512
1513 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1514 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1515 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1516 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1517 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1518 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1519 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1520 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1521 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1522 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1523 }
1524
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001525 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1526 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001527 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1528 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1529 MCHBAR32(0x2c) = 0x44a53;
1530 MCHBAR32(0x30) = 0x1f5a86;
1531 MCHBAR32(0x34) = 0x1902810;
1532 MCHBAR32(0x38) = 0xf7000000;
1533 MCHBAR32(0x3c) = 0x23014410;
1534 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1535 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001536 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001537}
1538
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001539static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001540{
1541 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1542 u8 lane, ch;
1543 u8 twl = 0;
1544 u16 x264, x23c;
1545
1546 twl = s->selected_timings.CAS - 1;
1547 x264 = 0x78;
1548 switch (s->selected_timings.mem_clk) {
1549 default:
1550 case MEM_CLOCK_667MHz:
1551 reg1 = 0x99;
1552 reg2 = 0x1048a9;
1553 clkgate = 0x230000;
1554 x23c = 0x7a89;
1555 break;
1556 case MEM_CLOCK_800MHz:
1557 if (s->selected_timings.CAS == 5) {
1558 reg1 = 0x19a;
1559 reg2 = 0x1048aa;
1560 } else {
1561 reg1 = 0x9a;
1562 reg2 = 0x2158aa;
1563 x264 = 0x89;
1564 }
1565 clkgate = 0x280000;
1566 x23c = 0x7b89;
1567 break;
1568 }
1569 reg3 = 0x232;
1570 reg4 = 0x2864;
1571
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001572 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001573 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001574 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001575 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001576 MCHBAR32(0x18) = 0xdf6437f7;
1577 MCHBAR32(0x1c) = 0x0;
1578 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1579 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1580 MCHBAR16(0x115) = (u16) reg1;
1581 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1582 MCHBAR8(0x124) = 0x7;
1583 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1584 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1585 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1586 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1587 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1588 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1589 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1590 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1591 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1592 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1593 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1594 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1595 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1596 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1597 MCHBAR32(0x2d4) = 0x40453600;
1598 MCHBAR32(0x300) = 0xc0b0a08;
1599 MCHBAR32(0x304) = 0x6040201;
1600 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1601 MCHBAR16(0x610) = 0x232;
1602 MCHBAR16(0x612) = 0x2864;
1603 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1604 MCHBAR32(0xae4) = 0;
1605 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1606 MCHBAR32(0xf00) = 0x393a3b3c;
1607 MCHBAR32(0xf04) = 0x3d3e3f40;
1608 MCHBAR32(0xf08) = 0x393a3b3c;
1609 MCHBAR32(0xf0c) = 0x3d3e3f40;
1610 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1611 MCHBAR32(0xf48) = 0xfff0ffe0;
1612 MCHBAR32(0xf4c) = 0xffc0ff00;
1613 MCHBAR32(0xf50) = 0xfc00f000;
1614 MCHBAR32(0xf54) = 0xc0008000;
1615 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1616 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1617 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1618 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1619 MCHBAR32(0x1104) = 0x3003232;
1620 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001621 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001622 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001623 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001624 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001625 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1626 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001627 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001628 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001629 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001630 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001631 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001632 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001633 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001634
Damien Zammit4b513a62015-08-20 00:37:05 +10001635 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1636 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1637 MCHBAR16(0x400*ch + 0x23c) = x23c;
1638 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1639 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1640 MCHBAR8(0x400*ch + 0x264) = x264;
1641 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1642 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1643 }
1644
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001645 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001646 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001647}
1648
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001649void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001650{
1651 u8 ch;
1652 u8 r, bank;
1653 u32 reg32;
1654
Arthur Heymans97e13d82016-11-30 18:40:38 +01001655 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1656 // Clear self refresh
1657 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1658 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001659
Arthur Heymans97e13d82016-11-30 18:40:38 +01001660 // Clear host clk gate reg
1661 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001662
Arthur Heymans840c27e2017-05-15 10:21:37 +02001663 // Select type
1664 if (s->spd_type == DDR2)
1665 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
1666 else
1667 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001668
Arthur Heymans97e13d82016-11-30 18:40:38 +01001669 // Set freq
1670 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1671 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001672
Arthur Heymans97e13d82016-11-30 18:40:38 +01001673 // Overwrite freq if chipset rejects it
1674 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1675 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1676 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001677 }
1678
Damien Zammit4b513a62015-08-20 00:37:05 +10001679 // Program clock crossing
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001680 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001681 printk(BIOS_DEBUG, "Done clk crossing\n");
1682
Arthur Heymans97e13d82016-11-30 18:40:38 +01001683 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001684 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001685 printk(BIOS_DEBUG, "Done I/O clk\n");
1686 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001687
1688 // Grant to launch
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001689 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001690 printk(BIOS_DEBUG, "Done launch\n");
1691
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001692 // Program DRAM timings
1693 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001694 printk(BIOS_DEBUG, "Done timings\n");
1695
1696 // Program DLL
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001697 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001698 if (!fast_boot)
1699 select_default_dq_dqs_settings(s);
1700 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001701
1702 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001703 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001704 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001705 printk(BIOS_DEBUG, "RCOMP\n");
1706 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001707
1708 // ODT
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001709 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001710 printk(BIOS_DEBUG, "Done ODT\n");
1711
1712 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001713 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1714 while ((MCHBAR8(0x130) & 1) != 0)
1715 ;
1716 printk(BIOS_DEBUG, "Done RCOMP update\n");
1717 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001718
Arthur Heymans1994e4482017-11-04 07:52:23 +01001719 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10001720
1721 // IOBUFACT
1722 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1723 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1724 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1725 }
1726 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001727 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001728 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1729 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1730 }
1731 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1732 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1733 }
1734
1735 // Pre jedec
1736 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
1737 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1738 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
1739 }
1740 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
1741 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
1742 printk(BIOS_DEBUG, "Done pre-jedec\n");
1743
1744 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001745 if (s->boot_path != BOOT_PATH_RESUME)
1746 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001747
1748 printk(BIOS_DEBUG, "Done jedec steps\n");
1749
1750 // After JEDEC reset
1751 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
1752 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001753 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001754 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001755 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001756 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001757 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
1758 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
1759 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1760 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1761 MCHBAR16(0x400*ch + 0x27c) = 0x41;
1762 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1763 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
1764 }
1765 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
1766 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
1767 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
1768
1769 printk(BIOS_DEBUG, "Done post-jedec\n");
1770
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001771 // Set DDR init complete
Damien Zammit4b513a62015-08-20 00:37:05 +10001772 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1773 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
1774 }
1775
1776 // Receive enable
Arthur Heymansadc571a2017-09-25 09:40:54 +02001777 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10001778 printk(BIOS_DEBUG, "Done rcven\n");
1779
1780 // Finish rcven
1781 FOR_EACH_CHANNEL(ch) {
1782 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
1783 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
1784 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
1785 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
1786 }
1787 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1788 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1789 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
1790
1791 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01001792 if (s->boot_path == BOOT_PATH_NORMAL) {
1793 volatile u32 data;
1794 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1795 for (bank = 0; bank < 4; bank++) {
Arthur Heymans1994e4482017-11-04 07:52:23 +01001796 reg32 = test_address(ch, r) |
Arthur Heymans97e13d82016-11-30 18:40:38 +01001797 (bank << 12);
1798 write32((u32 *)reg32, 0xffffffff);
1799 data = read32((u32 *)reg32);
1800 printk(BIOS_DEBUG, "Wrote ones,");
1801 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1802 reg32, data);
1803 write32((u32 *)reg32, 0x00000000);
1804 data = read32((u32 *)reg32);
1805 printk(BIOS_DEBUG, "Wrote zeros,");
1806 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
1807 reg32, data);
1808 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001809 }
1810 }
1811 printk(BIOS_DEBUG, "Done dummy reads\n");
1812
1813 // XXX tRD
1814
Arthur Heymans95c48cb2017-11-04 08:07:06 +01001815 if (!fast_boot) {
1816 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
1817 if(do_write_training(s))
1818 die("DQ write training failed!");
1819 }
1820 if (do_read_training(s))
1821 die("DQS read training failed!");
1822 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001823
1824 // DRADRB
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001825 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001826 printk(BIOS_DEBUG, "Done DRADRB\n");
1827
1828 // Memory map
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001829 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001830 printk(BIOS_DEBUG, "Done memory map\n");
1831
1832 // Enhanced mode
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001833 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001834 printk(BIOS_DEBUG, "Done enhanced mode\n");
1835
1836 // Periodic RCOMP
1837 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
1838 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
1839 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
1840 printk(BIOS_DEBUG, "Done PRCOMP\n");
1841
1842 // Power settings
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001843 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10001844 printk(BIOS_DEBUG, "Done power settings\n");
1845
1846 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01001847 /*
1848 * FIXME: This locks some registers like bit1 of GGC
1849 * and is only needed in case of ME being used.
1850 */
1851 if (ME_UMA_SIZEMB != 0) {
1852 if (RANK_IS_POPULATED(s->dimms, 0, 0)
1853 || RANK_IS_POPULATED(s->dimms, 1, 0))
1854 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
1855 if (RANK_IS_POPULATED(s->dimms, 0, 1)
1856 || RANK_IS_POPULATED(s->dimms, 1, 1))
1857 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
1858 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11001859 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001860
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001861 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001862}