blob: bb5ad61d6fd3eb8728c89cb0730578f01db47180 [file] [log] [blame]
Damien Zammit4b513a62015-08-20 00:37:05 +10001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <stdint.h>
18#include <arch/io.h>
19#include <arch/cpu.h>
20#include <console/console.h>
21#include <commonlib/helpers.h>
22#include <delay.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <pc80/mc146818rtc.h>
24/* This northbridge can also occur with ICH10 */
25#if IS_ENABLED(CONFIG_SOUTHBRIDGE_INTEL_I82801GX)
26#include <southbridge/intel/i82801gx/i82801gx.h>
27#endif
Martin Rothcbe38922016-01-05 19:40:41 -070028#include "iomap.h"
29#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100030
Damien Zammit9fb08f52016-01-22 18:56:23 +110031#define ME_UMA_SIZEMB 0
32
Damien Zammit4b513a62015-08-20 00:37:05 +100033static inline void barrier(void)
34{
35 asm volatile("mfence":::);
36}
37
38static u32 fsb2mhz(u32 speed)
39{
40 return (speed * 267) + 800;
41}
42
43static u32 ddr2mhz(u32 speed)
44{
45 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
46
47 if (speed >= ARRAY_SIZE(mhz))
48 return 0;
49
50 return mhz[speed];
51}
52
Damien Zammitd63115d2016-01-22 19:11:44 +110053/* Find MSB bitfield location using bit scan reverse instruction */
54static u8 msbpos(u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +100055{
Damien Zammitd63115d2016-01-22 19:11:44 +110056 u32 pos;
57
58 if (val == 0) {
59 printk(BIOS_WARNING, "WARNING: Input to BSR is zero\n");
60 return 0;
Damien Zammit4b513a62015-08-20 00:37:05 +100061 }
Damien Zammitd63115d2016-01-22 19:11:44 +110062
63 asm ("bsrl %1, %0"
Arthur Heymans70a1dda2017-03-09 01:58:24 +010064 : "=r"(pos)
65 : "r"(val)
Damien Zammitd63115d2016-01-22 19:11:44 +110066 );
67
68 return (u8)(pos & 0xff);
Damien Zammit4b513a62015-08-20 00:37:05 +100069}
70
71static void sdram_detect_smallest_params2(struct sysinfo *s)
72{
73 u16 mult[6] = {
74 5000, // 400
75 3750, // 533
76 3000, // 667
77 2500, // 800
78 1875, // 1066
79 1500, // 1333
80 };
81
82 u8 i;
83 u32 tmp;
84 u32 maxtras = 0;
85 u32 maxtrp = 0;
86 u32 maxtrcd = 0;
87 u32 maxtwr = 0;
88 u32 maxtrfc = 0;
89 u32 maxtwtr = 0;
90 u32 maxtrrd = 0;
91 u32 maxtrtp = 0;
92
93 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
94 maxtras = MAX(maxtras, s->dimms[i].spd_data[30] * 1000);
95 maxtrp = MAX(maxtrp, (s->dimms[i].spd_data[27] * 1000) >> 2);
96 maxtrcd = MAX(maxtrcd, (s->dimms[i].spd_data[29] * 1000) >> 2);
97 maxtwr = MAX(maxtwr, (s->dimms[i].spd_data[36] * 1000) >> 2);
98 maxtrfc = MAX(maxtrfc, s->dimms[i].spd_data[42] * 1000 +
99 (s->dimms[i].spd_data[40] & 0xf));
100 maxtwtr = MAX(maxtwtr, (s->dimms[i].spd_data[37] * 1000) >> 2);
101 maxtrrd = MAX(maxtrrd, (s->dimms[i].spd_data[28] * 1000) >> 2);
102 maxtrtp = MAX(maxtrtp, (s->dimms[i].spd_data[38] * 1000) >> 2);
103 }
104 for (i = 9; i < 24; i++) {
105 tmp = mult[s->selected_timings.mem_clk] * i;
106 if (tmp >= maxtras) {
107 s->selected_timings.tRAS = i;
108 break;
109 }
110 }
111 for (i = 3; i < 10; i++) {
112 tmp = mult[s->selected_timings.mem_clk] * i;
113 if (tmp >= maxtrp) {
114 s->selected_timings.tRP = i;
115 break;
116 }
117 }
118 for (i = 3; i < 10; i++) {
119 tmp = mult[s->selected_timings.mem_clk] * i;
120 if (tmp >= maxtrcd) {
121 s->selected_timings.tRCD = i;
122 break;
123 }
124 }
125 for (i = 3; i < 15; i++) {
126 tmp = mult[s->selected_timings.mem_clk] * i;
127 if (tmp >= maxtwr) {
128 s->selected_timings.tWR = i;
129 break;
130 }
131 }
132 for (i = 15; i < 78; i++) {
133 tmp = mult[s->selected_timings.mem_clk] * i;
134 if (tmp >= maxtrfc) {
135 s->selected_timings.tRFC = ((i + 16) & 0xfe) - 15;
136 break;
137 }
138 }
139 for (i = 4; i < 15; i++) {
140 tmp = mult[s->selected_timings.mem_clk] * i;
141 if (tmp >= maxtwtr) {
142 s->selected_timings.tWTR = i;
143 break;
144 }
145 }
146 for (i = 2; i < 15; i++) {
147 tmp = mult[s->selected_timings.mem_clk] * i;
148 if (tmp >= maxtrrd) {
149 s->selected_timings.tRRD = i;
150 break;
151 }
152 }
153 for (i = 4; i < 15; i++) {
154 tmp = mult[s->selected_timings.mem_clk] * i;
155 if (tmp >= maxtrtp) {
156 s->selected_timings.tRTP = i;
157 break;
158 }
159 }
160
161 s->selected_timings.fsb_clk = s->max_fsb;
162
163 printk(BIOS_DEBUG, "Selected timings:\n");
164 printk(BIOS_DEBUG, "\tFSB: %dMHz\n", fsb2mhz(s->selected_timings.fsb_clk));
165 printk(BIOS_DEBUG, "\tDDR: %dMHz\n", ddr2mhz(s->selected_timings.mem_clk));
166
167 printk(BIOS_DEBUG, "\tCAS: %d\n", s->selected_timings.CAS);
168 printk(BIOS_DEBUG, "\ttRAS: %d\n", s->selected_timings.tRAS);
169 printk(BIOS_DEBUG, "\ttRP: %d\n", s->selected_timings.tRP);
170 printk(BIOS_DEBUG, "\ttRCD: %d\n", s->selected_timings.tRCD);
171 printk(BIOS_DEBUG, "\ttWR: %d\n", s->selected_timings.tWR);
172 printk(BIOS_DEBUG, "\ttRFC: %d\n", s->selected_timings.tRFC);
173 printk(BIOS_DEBUG, "\ttWTR: %d\n", s->selected_timings.tWTR);
174 printk(BIOS_DEBUG, "\ttRRD: %d\n", s->selected_timings.tRRD);
175 printk(BIOS_DEBUG, "\ttRTP: %d\n", s->selected_timings.tRTP);
176}
177
178static void clkcross_ddr2(struct sysinfo *s)
179{
180 u8 i, j;
181 MCHBAR16(0xc1c) = MCHBAR16(0xc1c) | (1 << 15);
182
Damien Zammit4b513a62015-08-20 00:37:05 +1000183 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +0200184 /* MEMCLK 400 N/A */
185 {{}, {}, {} },
186 /* MEMCLK 533 N/A */
187 {{}, {}, {} },
188 /* MEMCLK 667
189 * FSB 800 */
190 {{0x1f1f1f1f, 0x1a07070b, 0x00000000, 0x10000000,
191 0x20010208, 0x04080000, 0x10010002, 0x00000000,
192 0x00000000, 0x02000000, 0x04000100, 0x08000000,
193 0x10200204},
194 /* FSB 1067 */
195 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
196 0x80020410, 0x02040008, 0x10000100, 0x00000000,
197 0x00000000, 0x04000000, 0x08000102, 0x20000000,
198 0x40010208},
199 /* FSB 1333 */
200 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
201 0x08020000, 0x00000000, 0x00020001, 0x00000000,
202 0x00000000, 0x00000000, 0x08010204, 0x00000000,
203 0x04010000} },
204 /* MEMCLK 800
205 * FSB 800 */
206 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
207 0x08010204, 0x00000000, 0x08010204, 0x0000000,
208 0x00000000, 0x00000000, 0x00020001, 0x0000000,
209 0x04080102},
210 /* FSB 1067 */
211 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
212 0x08010200, 0x00000000, 0x04000102, 0x00000000,
213 0x00000000, 0x00000000, 0x00020001, 0x00000000,
214 0x02040801},
215 /* FSB 1333 */
216 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
217 0x10020400, 0x02000000, 0x00040100, 0x00000000,
218 0x00000000, 0x04080000, 0x00100102, 0x00000000,
219 0x08100200} },
220 /* MEMCLK 1067 */
221 {{},
222 /* FSB 1067 */
223 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
224 0x04080102, 0x00000000, 0x08010204, 0x00000000,
225 0x00000000, 0x00000000, 0x00020001, 0x00000000,
226 0x02040801},
227 /* FSB 1333 */
228 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
229 0x08010204, 0x04000000, 0x00080102, 0x00000000,
230 0x00000000, 0x02000408, 0x00100001, 0x00000000,
231 0x04080102} },
232 /* MEMCLK 1333 */
233 {{}, {},
234 /* FSB 1333 */
235 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
236 0x04080102, 0x00000000, 0x04080102, 0x00000000,
237 0x00000000, 0x00000000, 0x00000000, 0x00000000,
238 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000239 };
240
241 i = (u8)s->selected_timings.mem_clk;
242 j = (u8)s->selected_timings.fsb_clk;
243
244 MCHBAR32(0xc04) = clkxtab[i][j][0];
245 MCHBAR32(0xc50) = clkxtab[i][j][1];
246 MCHBAR32(0xc54) = clkxtab[i][j][2];
247 MCHBAR8(0xc08) = MCHBAR8(0xc08) | (1 << 7);
248 MCHBAR32(0x6d8) = clkxtab[i][j][3];
249 MCHBAR32(0x6e0) = clkxtab[i][j][3];
250 MCHBAR32(0x6dc) = clkxtab[i][j][4];
251 MCHBAR32(0x6e4) = clkxtab[i][j][4];
252 MCHBAR32(0x6e8) = clkxtab[i][j][5];
253 MCHBAR32(0x6f0) = clkxtab[i][j][5];
254 MCHBAR32(0x6ec) = clkxtab[i][j][6];
255 MCHBAR32(0x6f4) = clkxtab[i][j][6];
256 MCHBAR32(0x6f8) = clkxtab[i][j][7];
257 MCHBAR32(0x6fc) = clkxtab[i][j][8];
258 MCHBAR32(0x708) = clkxtab[i][j][11];
259 MCHBAR32(0x70c) = clkxtab[i][j][12];
260}
261
Damien Zammit4b513a62015-08-20 00:37:05 +1000262static void setioclk_ddr2(struct sysinfo *s)
263{
264 MCHBAR32(0x1bc) = 0x08060402;
265 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x200;
266 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x100;
267 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) | 0x20;
268 MCHBAR16(0x1c0) = MCHBAR16(0x1c0) & ~1;
269 switch (s->selected_timings.mem_clk) {
270 default:
271 case MEM_CLOCK_800MHz:
272 case MEM_CLOCK_1066MHz:
273 MCHBAR8(0x5d9) = (MCHBAR8(0x5d9) & ~0x2) | 0x2;
274 MCHBAR8(0x9d9) = (MCHBAR8(0x9d9) & ~0x2) | 0x2;
275 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xc0;
276 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xe0;
277 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0xa0;
278 break;
279 case MEM_CLOCK_667MHz:
280 case MEM_CLOCK_1333MHz:
281 MCHBAR8(0x5d9) = MCHBAR8(0x5d9) & ~0x2;
282 MCHBAR8(0x9d9) = MCHBAR8(0x9d9) & ~0x2;
283 MCHBAR8(0x189) = (MCHBAR8(0x189) & ~0xf0) | 0x40;
284 break;
285 }
286 MCHBAR32(0x594) = MCHBAR32(0x594) | (1 << 31);
287 MCHBAR32(0x994) = MCHBAR32(0x994) | (1 << 31);
288}
289
290static void launch_ddr2(struct sysinfo *s)
291{
292 u8 i;
293 u32 launch1 = 0x58001117;
294 u32 launch2 = 0;
295 u32 launch3 = 0;
296
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100297 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000298 launch2 = 0x00220201;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100299 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000300 launch2 = 0x00230302;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100301 else
Damien Zammit7c2e5392016-07-24 03:28:42 +1000302 die("Unsupported CAS\n");
Damien Zammit4b513a62015-08-20 00:37:05 +1000303
304 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
305 MCHBAR32(0x400*i + 0x220) = launch1;
306 MCHBAR32(0x400*i + 0x224) = launch2;
307 MCHBAR32(0x400*i + 0x21c) = launch3;
308 MCHBAR32(0x400*i + 0x248) = MCHBAR32(0x400*i + 0x248) | (1 << 23);
309 }
310
311 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0x58000000) | 0x48000000;
312 MCHBAR32(0x2c0) = MCHBAR32(0x2c0) | 0x1e0;
313 MCHBAR32(0x2c4) = (MCHBAR32(0x2c4) & ~0xf) | 0xc;
314}
315
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200316static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000317{
318 MCHBAR16(0x400*ch + 0x5a0) = (MCHBAR16(0x400*ch + 0x5a0) & ~0xc440) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200319 (setting->clk_delay << 14) |
320 (setting->db_sel << 6) |
321 (setting->db_en << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000322 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200323 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000324 MCHBAR8(0x400*ch + 0x581) = (MCHBAR8(0x400*ch + 0x581) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200325 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000326}
327
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200328static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000329{
330 MCHBAR32(0x400*ch + 0x5a0) = (MCHBAR32(0x400*ch + 0x5a0) & ~0x30880) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200331 (setting->clk_delay << 16) |
332 (setting->db_sel << 7) |
333 (setting->db_en << 11);
Damien Zammit4b513a62015-08-20 00:37:05 +1000334 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200335 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000336 MCHBAR8(0x400*ch + 0x582) = (MCHBAR8(0x400*ch + 0x582) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200337 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000338}
339
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200340static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000341{
342 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x3300000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200343 (setting->clk_delay << 24) |
344 (setting->db_sel << 20) |
345 (setting->db_en << 21);
Damien Zammit4b513a62015-08-20 00:37:05 +1000346 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200347 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000348 MCHBAR8(0x400*ch + 0x584) = (MCHBAR8(0x400*ch + 0x584) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200349 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000350}
351
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200352static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000353{
354 MCHBAR32(0x400*ch + 0x59c) = (MCHBAR32(0x400*ch + 0x59c) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200355 (setting->clk_delay << 27) |
356 (setting->db_sel << 22) |
357 (setting->db_en << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000358 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200359 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000360 MCHBAR8(0x400*ch + 0x585) = (MCHBAR8(0x400*ch + 0x585) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200361 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000362}
363
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200364static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000365{
366 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200367 (setting->clk_delay << 14) |
368 (setting->db_sel << 12) |
369 (setting->db_en << 13);
Damien Zammit4b513a62015-08-20 00:37:05 +1000370 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200371 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000372 MCHBAR8(0x400*ch + 0x586) = (MCHBAR8(0x400*ch + 0x586) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200373 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000374}
375
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200376static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000377{
378 MCHBAR32(0x400*ch + 0x598) = (MCHBAR32(0x400*ch + 0x598) & ~0x18c00000) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200379 (setting->clk_delay << 10) |
380 (setting->db_sel << 8) |
381 (setting->db_en << 9);
Damien Zammit4b513a62015-08-20 00:37:05 +1000382 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200383 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000384 MCHBAR8(0x400*ch + 0x587) = (MCHBAR8(0x400*ch + 0x587) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200385 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000386}
387
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200388static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000389{
390 MCHBAR8(0x400*ch + 0x598) = (MCHBAR8(0x400*ch + 0x598) & ~0x30) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200391 (setting->clk_delay << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000392 MCHBAR8(0x400*ch + 0x594) = (MCHBAR8(0x400*ch + 0x594) & ~0x60) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200393 (setting->db_sel << 5) |
394 (setting->db_en << 6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000395 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200396 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000397 MCHBAR8(0x400*ch + 0x580) = (MCHBAR8(0x400*ch + 0x580) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200398 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000399}
400
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200401static void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000402{
403 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(2 << (lane*4));
404
405 MCHBAR32(0x400*ch + 0x5b4) = (MCHBAR32(0x400*ch + 0x5b4) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200406 (setting->db_en << (9 + lane)) |
407 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000408 MCHBAR32(0x400*ch + 0x5b8) = (MCHBAR32(0x400*ch + 0x5b8) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200409 (setting->db_en << (9 + lane)) |
410 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000411 MCHBAR32(0x400*ch + 0x5bc) = (MCHBAR32(0x400*ch + 0x5bc) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200412 (setting->db_en << (9 + lane)) |
413 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000414 MCHBAR32(0x400*ch + 0x5c0) = (MCHBAR32(0x400*ch + 0x5c0) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200415 (setting->db_en << (9 + lane)) |
416 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000417
418 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200419 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000420 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200421 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000422 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200423 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000424 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (16+lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200425 (setting->clk_delay << (16+lane*2));
Damien Zammit4b513a62015-08-20 00:37:05 +1000426
427 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200428 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000429 MCHBAR8(0x400*ch + 0x520 + lane*4) = (MCHBAR8(0x400*ch + 0x520 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200430 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000431 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200432 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000433 MCHBAR8(0x400*ch + 0x521 + lane*4) = (MCHBAR8(0x400*ch + 0x521 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200434 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000435 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200436 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000437 MCHBAR8(0x400*ch + 0x522 + lane*4) = (MCHBAR8(0x400*ch + 0x522 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200438 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000439 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200440 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000441 MCHBAR8(0x400*ch + 0x523 + lane*4) = (MCHBAR8(0x400*ch + 0x523 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200442 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000443}
444
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200445static void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000446{
447 MCHBAR32(0x400*ch + 0x5fc) = MCHBAR32(0x400*ch + 0x5fc) & ~(1 << (lane*4));
448
449 MCHBAR32(0x400*ch + 0x5a4) = (MCHBAR32(0x400*ch + 0x5a4) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200450 (setting->db_en << (9 + lane)) |
451 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000452 MCHBAR32(0x400*ch + 0x5a8) = (MCHBAR32(0x400*ch + 0x5a8) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200453 (setting->db_en << (9 + lane)) |
454 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000455 MCHBAR32(0x400*ch + 0x5ac) = (MCHBAR32(0x400*ch + 0x5ac) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200456 (setting->db_en << (9 + lane)) |
457 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000458 MCHBAR32(0x400*ch + 0x5b0) = (MCHBAR32(0x400*ch + 0x5b0) & ~(0x201 << lane)) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200459 (setting->db_en << (9 + lane)) |
460 (setting->db_sel << lane);
Damien Zammit4b513a62015-08-20 00:37:05 +1000461
462 MCHBAR32(0x400*ch + 0x5c8) = (MCHBAR32(0x400*ch + 0x5c8) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200463 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000464 MCHBAR32(0x400*ch + 0x5cc) = (MCHBAR32(0x400*ch + 0x5cc) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200465 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000466 MCHBAR32(0x400*ch + 0x5d0) = (MCHBAR32(0x400*ch + 0x5d0) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200467 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000468 MCHBAR32(0x400*ch + 0x5d4) = (MCHBAR32(0x400*ch + 0x5d4) & ~(0x3 << (lane*2))) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200469 (setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000470
471 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200472 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000473 MCHBAR8(0x400*ch + 0x500 + lane*4) = (MCHBAR8(0x400*ch + 0x500 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200474 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000475 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200476 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000477 MCHBAR8(0x400*ch + 0x501 + lane*4) = (MCHBAR8(0x400*ch + 0x501 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200478 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000479 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200480 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000481 MCHBAR8(0x400*ch + 0x502 + lane*4) = (MCHBAR8(0x400*ch + 0x502 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200482 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000483 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0x70) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200484 (setting->pi << 4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000485 MCHBAR8(0x400*ch + 0x503 + lane*4) = (MCHBAR8(0x400*ch + 0x503 + lane*4) & ~0xf) |
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200486 setting->tap;
Damien Zammit4b513a62015-08-20 00:37:05 +1000487}
488
489static void timings_ddr2(struct sysinfo *s)
490{
491 u8 i;
492 u8 twl, ta1, ta2, ta3, ta4;
493 u8 reg8;
494 u8 flag1 = 0;
495 u8 flag2 = 0;
496 u16 reg16;
497 u32 reg32;
498 u16 ddr, fsb;
499 u8 trpmod = 0;
500 u8 bankmod = 1;
501 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100502 u8 adjusted_cas;
503
504 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000505
506 u16 fsb2ps[3] = {
507 5000, // 800
508 3750, // 1067
509 3000 // 1333
510 };
511
512 u16 ddr2ps[6] = {
513 5000, // 400
514 3750, // 533
515 3000, // 667
516 2500, // 800
517 1875, // 1067
518 1500 // 1333
519 };
520
521 u16 lut1[6] = {
522 0,
523 0,
524 2600,
525 3120,
526 4171,
527 5200
528 };
529
530 ta1 = 6;
531 ta2 = 6;
532 ta3 = 5;
533 ta4 = 8;
534
535 twl = s->selected_timings.CAS - 1;
536
537 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100538 if (s->dimms[i].banks == 1) {
539 /* 8 banks */
Damien Zammit4b513a62015-08-20 00:37:05 +1000540 trpmod = 1;
541 bankmod = 0;
542 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100543 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000544 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000545 }
546
547 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100548 MCHBAR8(0x400*i + 0x26f) = MCHBAR8(0x400*i + 0x26f) | 0x3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000549 MCHBAR8(0x400*i + 0x228) = (MCHBAR8(0x400*i + 0x228) & ~0x7) | 0x2;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100550 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf0)
551 | (0 << 4); /* tWL - x ?? */
Damien Zammit4b513a62015-08-20 00:37:05 +1000552 MCHBAR8(0x400*i + 0x240) = (MCHBAR8(0x400*i + 0x240) & ~0xf) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100553 adjusted_cas;
Damien Zammit4b513a62015-08-20 00:37:05 +1000554 MCHBAR16(0x400*i + 0x265) = (MCHBAR16(0x400*i + 0x265) & ~0x3f00) |
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100555 ((adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000556
557 reg16 = (s->selected_timings.tRAS << 11) |
558 ((twl + 4 + s->selected_timings.tWR) << 6) |
559 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
560 MCHBAR16(0x400*i + 0x250) = reg16;
561
562 reg32 = (bankmod << 21) |
563 (s->selected_timings.tRRD << 17) |
564 (s->selected_timings.tRP << 13) |
565 ((s->selected_timings.tRP + trpmod) << 9) |
566 s->selected_timings.tRFC;
567 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
568 if (bankmod) {
569 switch (s->selected_timings.mem_clk) {
570 default:
571 case MEM_CLOCK_667MHz:
572 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100573 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000574 reg32 |= 16 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100575 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000576 reg32 |= 12 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000577 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100578 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000579 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100580 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000581 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000582 }
583 break;
584 case MEM_CLOCK_800MHz:
585 if (reg8) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100586 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000587 reg32 |= 18 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100588 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000589 reg32 |= 14 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000590 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100591 if (pagemod)
Damien Zammit4b513a62015-08-20 00:37:05 +1000592 reg32 |= 20 << 22;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100593 else
Damien Zammit4b513a62015-08-20 00:37:05 +1000594 reg32 |= 16 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000595 }
596 break;
597 }
598 }
599 MCHBAR32(0x400*i + 0x252) = reg32;
600
601 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
602 (0x4 << 8) | (ta2 << 4) | ta4;
603
604 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
605 ((twl + 4 + s->selected_timings.tWTR) << 12) |
606 (ta3 << 8) | (4 << 4) | ta1;
607
608 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
609 s->selected_timings.tRFC;
610
611 MCHBAR16(0x400*i + 0x260) = (MCHBAR16(0x400*i + 0x260) & ~0x3fe) | (100 << 1);
612 MCHBAR8(0x400*i + 0x264) = 0xff;
613 MCHBAR8(0x400*i + 0x25d) = (MCHBAR8(0x400*i + 0x25d) & ~0x3f) |
614 s->selected_timings.tRAS;
615 MCHBAR16(0x400*i + 0x244) = 0x2310;
616
617 switch (s->selected_timings.mem_clk) {
618 case MEM_CLOCK_667MHz:
619 reg8 = 0;
620 break;
621 default:
622 reg8 = 1;
623 break;
624 }
625
626 MCHBAR8(0x400*i + 0x246) = (MCHBAR8(0x400*i + 0x246) & ~0x1f) |
627 (reg8 << 2) | 1;
628
629 fsb = fsb2ps[s->selected_timings.fsb_clk];
630 ddr = ddr2ps[s->selected_timings.mem_clk];
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100631 reg32 = (u32)((adjusted_cas + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000632 reg32 = (u32)((reg32 / fsb) << 8);
633 reg32 |= 0x0e000000;
634 if ((fsb2mhz(s->selected_timings.fsb_clk) /
635 ddr2mhz(s->selected_timings.mem_clk)) > 2) {
636 reg32 |= 1 << 24;
637 }
638 MCHBAR32(0x400*i + 0x248) = (MCHBAR32(0x400*i + 0x248) & ~0x0f001f00) |
639 reg32;
640
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100641 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000642 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100643
644 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000645 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100646
Damien Zammit4b513a62015-08-20 00:37:05 +1000647 reg16 = (u8)(twl - 1 - flag1 - flag2);
648 reg16 |= reg16 << 4;
649 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100650 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000651 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000652 }
653 reg16 |= flag1 << 8;
654 reg16 |= flag2 << 9;
655 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x1ff) | reg16;
656 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
657 MCHBAR32(0x400*i + 0x265) = MCHBAR32(0x400*i + 0x265) & ~0x1f;
658 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0x000fffff) |
659 (0x3f << 14) | lut1[s->selected_timings.mem_clk];
660 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) | 1;
661 MCHBAR8(0x400*i + 0x24c) = MCHBAR8(0x400*i + 0x24c) & ~0x3;
662
663 reg16 = 0;
664 switch (s->selected_timings.mem_clk) {
665 default:
666 case MEM_CLOCK_667MHz:
667 reg16 = 0x99;
668 break;
669 case MEM_CLOCK_800MHz:
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100670 if (s->selected_timings.CAS == 5)
Damien Zammit4b513a62015-08-20 00:37:05 +1000671 reg16 = 0x19a;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100672 else if (s->selected_timings.CAS == 6)
Damien Zammit4b513a62015-08-20 00:37:05 +1000673 reg16 = 0x9a;
Damien Zammit4b513a62015-08-20 00:37:05 +1000674 break;
675 }
676 reg16 &= 0x7;
677 reg16 += twl + 9;
678 reg16 <<= 10;
679 MCHBAR16(0x400*i + 0x24d) = (MCHBAR16(0x400*i + 0x24d) & ~0x7c00) | reg16;
680 MCHBAR8(0x400*i + 0x267) = (MCHBAR8(0x400*i + 0x267) & ~0x3f) | 0x13;
681 MCHBAR8(0x400*i + 0x268) = (MCHBAR8(0x400*i + 0x268) & ~0xff) | 0x4a;
682
683 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
684 reg16 += 2 << 12;
685 reg16 |= (0x15 << 6) | 0x1f;
686 MCHBAR16(0x400*i + 0x26d) = (MCHBAR16(0x400*i + 0x26d) & ~0x7fff) | reg16;
687
688 reg32 = (1 << 25) | (6 << 27);
689 MCHBAR32(0x400*i + 0x269) = (MCHBAR32(0x400*i + 0x269) & ~0xfa300000) | reg32;
690 MCHBAR8(0x400*i + 0x271) = MCHBAR8(0x400*i + 0x271) & ~0x80;
691 MCHBAR8(0x400*i + 0x274) = MCHBAR8(0x400*i + 0x274) & ~0x6;
692 } // END EACH POPULATED CHANNEL
693
694 reg16 = 0x1f << 5;
695 reg16 |= 0xe << 10;
696 MCHBAR16(0x125) = (MCHBAR16(0x125) & ~0x3fe0) | reg16;
697 MCHBAR16(0x127) = (MCHBAR16(0x127) & ~0x7ff) | 0x540;
698 MCHBAR8(0x129) = MCHBAR8(0x129) | 0x1f;
699 MCHBAR8(0x12c) = MCHBAR8(0x12c) | 0xa0;
700 MCHBAR32(0x241) = (MCHBAR32(0x241) & ~0x1ffff) | 0x11;
701 MCHBAR32(0x641) = (MCHBAR32(0x641) & ~0x1ffff) | 0x11;
702 MCHBAR8(0x246) = MCHBAR8(0x246) & ~0x10;
703 MCHBAR8(0x646) = MCHBAR8(0x646) & ~0x10;
704 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
705 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
706 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf0) | (reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100707 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Damien Zammit4b513a62015-08-20 00:37:05 +1000708 MCHBAR8(0x12d) = (MCHBAR8(0x12d) & ~0xf) | reg8;
709 MCHBAR8(0x12f) = 0x4c;
710 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
711 MCHBAR32(0x6c0) = (MCHBAR32(0x6c0) & ~0xffffff00) | reg32;
712 MCHBAR8(0x6c4) = (MCHBAR8(0x6c4) & ~0x7) | 0x2;
713}
714
715static void dll_ddr2(struct sysinfo *s)
716{
717 u8 i, j, r, reg8, clk, async;
718 u16 reg16 = 0;
719 u32 reg32 = 0;
720 u8 lane;
721
722 MCHBAR16(0x180) = (MCHBAR16(0x180) & ~0x7e06) | 0xc04;
723 MCHBAR16(0x182) = (MCHBAR16(0x182) & ~0x3ff) | 0xc8;
724 MCHBAR16(0x18a) = (MCHBAR16(0x18a) & ~0x1f1f) | 0x0f0f;
725 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x8020) | 0x100;
726 MCHBAR8(0x194) = (MCHBAR8(0x194) & ~0x77) | 0x33;
727 switch (s->selected_timings.mem_clk) {
728 default:
729 case MEM_CLOCK_667MHz:
730 reg16 = (0xa << 9) | 0xa;
731 break;
732 case MEM_CLOCK_800MHz:
733 reg16 = (0x9 << 9) | 0x9;
734 break;
735 }
736 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x1e0f) | reg16;
737 MCHBAR16(0x19c) = (MCHBAR16(0x19c) & ~0x2030) | 0x2010;
738 udelay(1);
739 MCHBAR16(0x198) = MCHBAR16(0x198) & ~0x100;
740
741 MCHBAR16(0x1c8) = (MCHBAR16(0x1c8) & ~0x1f) | 0xd;
742
743 udelay(1);
744 MCHBAR8(0x190) = MCHBAR8(0x190) & ~1;
745 udelay(1); // 533ns
746 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x11554000;
747 udelay(1);
748 MCHBAR32(0x198) = MCHBAR32(0x198) & ~0x1455;
749 udelay(1);
750 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x1c;
751 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x1c;
752 udelay(1); // 533ns
753 MCHBAR8(0x583) = MCHBAR8(0x583) & ~0x3;
754 MCHBAR8(0x983) = MCHBAR8(0x983) & ~0x3;
755 udelay(1); // 533ns
756
757 // ME related
758 MCHBAR32(0x1a0) = (MCHBAR32(0x1a0) & ~0x7ffffff) | 0x551803;
759
760 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) & ~0x800;
761 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 0xf0;
762
763 FOR_EACH_CHANNEL(i) {
764 reg16 = 0;
765 MCHBAR16(0x400*i + 0x59c) = MCHBAR16(0x400*i + 0x59c) & ~0x3000;
766
767 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100768 FOR_EACH_RANK_IN_CHANNEL(r) {
769 if (!RANK_IS_POPULATED(s->dimms, i, r))
770 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000771 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100772
Damien Zammit4b513a62015-08-20 00:37:05 +1000773 MCHBAR32(0x400*i + 0x59c) = (MCHBAR32(0x400*i + 0x59c) & ~0xfff) | reg32;
774 MCHBAR8(0x400*i + 0x594) = MCHBAR8(0x400*i + 0x594) & ~1;
775
776 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
777 printk(BIOS_DEBUG, "No dimms in channel %d\n", i);
778 reg8 = 0x3f;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200779 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000780 printk(BIOS_DEBUG, "DimmA populated only in channel %d\n", i);
781 reg8 = 0x38;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200782 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000783 printk(BIOS_DEBUG, "DimmB populated only in channel %d\n", i);
784 reg8 = 0x7;
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200785 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000786 printk(BIOS_DEBUG, "Both dimms populated in channel %d\n", i);
787 reg8 = 0;
788 } else {
789 die("Unhandled case\n");
790 }
791
Martin Roth128c1042016-11-18 09:29:03 -0700792 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000793
794 MCHBAR32(0x400*i + 0x5a0) = (MCHBAR32(0x400*i + 0x5a0) & ~0x3f000000) |
795 ((u32)(reg8 << 24));
796 } // END EACH CHANNEL
797
798 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) | 1;
799 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
800
801 // Update DLL timing
802 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) & ~0x80;
803 MCHBAR8(0x1a4) = MCHBAR8(0x1a4) | 0x40;
804 MCHBAR16(0x5f0) = (MCHBAR16(0x5f0) & ~0x400) | 0x400;
805
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200806 const struct dll_setting dll_setting_667[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000807 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100808 {13, 0, 1, 0, 0},
809 {4, 1, 0, 0, 0},
810 {13, 0, 1, 0, 0},
811 {4, 5, 0, 0, 0},
812 {4, 1, 0, 0, 0},
813 {4, 1, 0, 0, 0},
814 {4, 1, 0, 0, 0},
815 {1, 5, 1, 1, 1},
816 {1, 6, 1, 1, 1},
817 {2, 0, 1, 1, 1},
818 {2, 1, 1, 1, 1},
819 {2, 1, 1, 1, 1},
820 {14, 6, 1, 0, 0},
821 {14, 3, 1, 0, 0},
822 {14, 0, 1, 0, 0},
823 {9, 0, 0, 0, 1},
824 {9, 1, 0, 0, 1},
825 {9, 2, 0, 0, 1},
826 {9, 2, 0, 0, 1},
827 {9, 1, 0, 0, 1},
828 {6, 4, 0, 0, 1},
829 {6, 2, 0, 0, 1},
830 {5, 4, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000831 };
832
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200833 const struct dll_setting dll_setting_800[23] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000834 // tap pi db delay
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100835 {11, 5, 1, 0, 0},
836 {0, 5, 1, 1, 0},
837 {11, 5, 1, 0, 0},
838 {1, 4, 1, 1, 0},
839 {0, 5, 1, 1, 0},
840 {0, 5, 1, 1, 0},
841 {0, 5, 1, 1, 0},
842 {2, 5, 1, 1, 1},
843 {2, 6, 1, 1, 1},
844 {3, 0, 1, 1, 1},
845 {3, 0, 1, 1, 1},
846 {3, 3, 1, 1, 1},
847 {2, 0, 1, 1, 1},
848 {1, 3, 1, 1, 1},
849 {0, 3, 1, 1, 1},
850 {9, 3, 0, 0, 1},
851 {9, 4, 0, 0, 1},
852 {9, 5, 0, 0, 1},
853 {9, 6, 0, 0, 1},
854 {10, 0, 0, 0, 1},
855 {8, 1, 0, 0, 1},
856 {7, 5, 0, 0, 1},
857 {6, 2, 0, 0, 1}
Damien Zammit4b513a62015-08-20 00:37:05 +1000858 };
859
860 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
861 MCHBAR16(0x400*i + 0x5f0) = (MCHBAR16(0x400*i + 0x5f0) & ~0x3fc) | 0x3fc;
862 MCHBAR32(0x400*i + 0x5fc) = MCHBAR32(0x400*i + 0x5fc) & ~0xcccccccc;
863 MCHBAR8(0x400*i + 0x5d9) = (MCHBAR8(0x400*i + 0x5d9) & ~0xf0) | 0x70;
864 MCHBAR16(0x400*i + 0x590) = (MCHBAR16(0x400*i + 0x590) & ~0xffff) | 0x5555;
865 }
866
867 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
868 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200869 clkset0(i, &dll_setting_667[CLKSET0]);
870 clkset1(i, &dll_setting_667[CLKSET1]);
871 ctrlset0(i, &dll_setting_667[CTRL0]);
872 ctrlset1(i, &dll_setting_667[CTRL1]);
873 ctrlset2(i, &dll_setting_667[CTRL2]);
874 ctrlset3(i, &dll_setting_667[CTRL3]);
875 cmdset(i, &dll_setting_667[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000876 } else {
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200877 clkset0(i, &dll_setting_800[CLKSET0]);
878 clkset1(i, &dll_setting_800[CLKSET1]);
879 ctrlset0(i, &dll_setting_800[CTRL0]);
880 ctrlset1(i, &dll_setting_800[CTRL1]);
881 ctrlset2(i, &dll_setting_800[CTRL2]);
882 ctrlset3(i, &dll_setting_800[CTRL3]);
883 cmdset(i, &dll_setting_800[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000884 }
885 }
886
887 // XXX if not async mode
888 MCHBAR16(0x180) = MCHBAR16(0x180) & ~0x8200;
889 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
890 j = 0;
891 for (i = 0; i < 16; i++) {
892 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
893 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100894 while (MCHBAR8(0x180) & 0x10)
895 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000896 if (MCHBAR32(0x184) == 0xffffffff) {
897 j++;
898 if (j >= 2)
899 break;
900
901 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
902 j = 2;
903 break;
904 }
905 } else {
906 j = 0;
907 }
908 }
909 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
910 j = 0;
911 i++;
912 for (; i < 16; i++) {
913 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
914 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100915 while (MCHBAR8(0x180) & 0x10)
916 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000917 if (MCHBAR32(0x184) == 0) {
918 i++;
919 break;
920 }
921 }
922 for (; i < 16; i++) {
923 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
924 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100925 while (MCHBAR8(0x180) & 0x10)
926 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000927 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100928 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000929 if (j >= 2)
930 break;
931 } else {
932 j = 0;
933 }
934 }
935 if (j < 2) {
936 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
937 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100938 while (MCHBAR8(0x180) & 0x10)
939 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000940 j = 2;
941 }
942 }
943
944 if (j < 2) {
945 MCHBAR8(0x1c8) = MCHBAR8(0x1c8) & ~0x1f;
946 async = 1;
947 }
948
949 clk = 0x1a;
950 if (async != 1) {
951 reg8 = MCHBAR8(0x188) & 0x1e;
952 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100953 s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000954 clk = 0x10;
955 } else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
956 clk = 0x10;
957 } else {
958 clk = 0x1a;
959 }
960 }
961 MCHBAR8(0x180) = MCHBAR8(0x180) & ~0x80;
962
963 if ((s->selected_timings.fsb_clk == FSB_CLOCK_800MHz) &&
964 (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
965 i = MCHBAR8(0x180) & 0xf;
966 i = (i + 10) % 14;
967 MCHBAR8(0x1c8) = (MCHBAR8(0x1c8) & ~0x1f) | i;
968 MCHBAR8(0x180) = MCHBAR8(0x180) | 0x10;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100969 while (MCHBAR8(0x180) & 0x10)
970 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000971 }
972
973 reg8 = MCHBAR8(0x188) & ~1;
974 MCHBAR8(0x188) = reg8;
975 reg8 &= ~0x3e;
976 reg8 |= clk;
977 MCHBAR8(0x188) = reg8;
978 reg8 |= 1;
979 MCHBAR8(0x188) = reg8;
980
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100981 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000982 MCHBAR8(0x18c) = MCHBAR8(0x18c) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000983
984 // Program DQ/DQS dll settings
985 reg32 = 0;
986 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
987 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100988 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000989 reg32 = 0x06db7777;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100990 else if (s->selected_timings.mem_clk == MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000991 reg32 = 0x00007777;
Damien Zammit4b513a62015-08-20 00:37:05 +1000992 MCHBAR32(0x400*i + 0x540 + lane*4) =
993 (MCHBAR32(0x400*i + 0x540 + lane*4) & 0x0fffffff) |
994 reg32;
995 }
996 }
997
998 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
999 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001000 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001001 dqsset(i, lane, &dll_setting_667[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001002 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001003 dqset(i, lane, &dll_setting_667[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001004 } else {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001005 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001006 dqsset(i, lane, &dll_setting_800[DQS1+lane]);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001007 for (lane = 0; lane < 8; lane++)
Arthur Heymans27f0ca12017-05-09 18:38:14 +02001008 dqset(i, lane, &dll_setting_800[DQ1+lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001009 }
1010 }
1011}
1012
1013static void rcomp_ddr2(struct sysinfo *s)
1014{
1015 u8 i, j, k;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001016 u32 x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
1017 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Damien Zammit4b513a62015-08-20 00:37:05 +10001018 u16 x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1019 u32 x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1020 u32 x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1021 u32 x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1022 u32 x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1023 u32 x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1024 u32 x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1025 u32 x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1026 u32 x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1027 u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
1028 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1029
1030 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1031 for (j = 0; j < 6; j++) {
1032 if (j == 0) {
1033 MCHBAR32(0x400*i + addr[j]) =
1034 (MCHBAR32(0x400*i + addr[j]) & ~0xff000) | 0xaa000;
1035 MCHBAR16(0x400*i + 0x320) = (MCHBAR16(0x400*i + 0x320) & ~0xffff) | 0x6666;
1036 for (k = 0; k < 8; k++) {
1037 MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) =
1038 (MCHBAR32(0x400*i + addr[j] + 0xe + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1039 MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) =
1040 (MCHBAR32(0x400*i + addr[j] + 0x2e + (k << 2)) & ~0x3f3f3f3f) | x32a[k];
1041 }
1042 } else {
1043 MCHBAR16(0x400*i + addr[j]) = (MCHBAR16(0x400*i + addr[j]) & ~0xf000) | 0xa000;
1044 MCHBAR16(0x400*i + addr[j] + 4) = (MCHBAR16(0x400*i + addr[j] + 4) & ~0xffff) |
1045 x378[j];
1046 MCHBAR32(0x400*i + addr[j] + 0xe) =
1047 (MCHBAR32(0x400*i + addr[j] + 0xe) & ~0x3f3f3f3f) | x382[j];
1048 MCHBAR32(0x400*i + addr[j] + 0x12) =
1049 (MCHBAR32(0x400*i + addr[j] + 0x12) & ~0x3f3f3f3f) | x386[j];
1050 MCHBAR32(0x400*i + addr[j] + 0x16) =
1051 (MCHBAR32(0x400*i + addr[j] + 0x16) & ~0x3f3f3f3f) | x38a[j];
1052 MCHBAR32(0x400*i + addr[j] + 0x1a) =
1053 (MCHBAR32(0x400*i + addr[j] + 0x1a) & ~0x3f3f3f3f) | x38e[j];
1054 MCHBAR32(0x400*i + addr[j] + 0x1e) =
1055 (MCHBAR32(0x400*i + addr[j] + 0x1e) & ~0x3f3f3f3f) | x392[j];
1056 MCHBAR32(0x400*i + addr[j] + 0x22) =
1057 (MCHBAR32(0x400*i + addr[j] + 0x22) & ~0x3f3f3f3f) | x396[j];
1058 MCHBAR32(0x400*i + addr[j] + 0x26) =
1059 (MCHBAR32(0x400*i + addr[j] + 0x26) & ~0x3f3f3f3f) | x39a[j];
1060 MCHBAR32(0x400*i + addr[j] + 0x2a) =
1061 (MCHBAR32(0x400*i + addr[j] + 0x2a) & ~0x3f3f3f3f) | x39e[j];
1062 }
1063 MCHBAR8(0x400*i + addr[j]) = (MCHBAR8(0x400*i + addr[j]) & ~1) | bit[j];
1064 }
1065 MCHBAR8(0x400*i + 0x45a) = (MCHBAR8(0x400*i + 0x45a) & ~0x3f) | 0x12;
1066 MCHBAR8(0x400*i + 0x45e) = (MCHBAR8(0x400*i + 0x45e) & ~0x3f) | 0x12;
1067 MCHBAR8(0x400*i + 0x462) = (MCHBAR8(0x400*i + 0x462) & ~0x3f) | 0x12;
1068 MCHBAR8(0x400*i + 0x466) = (MCHBAR8(0x400*i + 0x466) & ~0x3f) | 0x12;
1069 } // END EACH POPULATED CHANNEL
1070
1071 MCHBAR32(0x134) = (MCHBAR32(0x134) & ~0x63c00) | 0x63c00;
1072 MCHBAR16(0x174) = (MCHBAR16(0x174) & ~0x63ff) | 0x63ff;
1073 MCHBAR16(0x178) = 0x0135;
1074 MCHBAR32(0x130) = (MCHBAR32(0x130) & ~0x7bdffe0) | 0x7a9ffa0;
1075
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001076 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001077 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 27);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001078 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001079 MCHBAR32(0x130) = MCHBAR32(0x130) & ~(1 << 28);
Damien Zammit4b513a62015-08-20 00:37:05 +10001080
1081 MCHBAR8(0x130) = MCHBAR8(0x130) | 1;
1082}
1083
1084static void odt_ddr2(struct sysinfo *s)
1085{
1086 u8 i;
1087 u16 odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001088 { 0x0000, 0x0000 }, // NC_NC
1089 { 0x0000, 0x0001 }, // x8SS_NC
1090 { 0x0000, 0x0011 }, // x8DS_NC
1091 { 0x0000, 0x0001 }, // x16SS_NC
1092 { 0x0004, 0x0000 }, // NC_x8SS
1093 { 0x0101, 0x0404 }, // x8SS_x8SS
1094 { 0x0101, 0x4444 }, // x8DS_x8SS
1095 { 0x0101, 0x0404 }, // x16SS_x8SS
1096 { 0x0044, 0x0000 }, // NC_x8DS
1097 { 0x1111, 0x0404 }, // x8SS_x8DS
1098 { 0x1111, 0x4444 }, // x8DS_x8DS
1099 { 0x1111, 0x0404 }, // x16SS_x8DS
1100 { 0x0004, 0x0000 }, // NC_x16SS
1101 { 0x0101, 0x0404 }, // x8SS_x16SS
1102 { 0x0101, 0x4444 }, // x8DS_x16SS
1103 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001104 };
1105
1106 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1107 MCHBAR16(0x400*i + 0x298) = odt[s->dimm_config[i]][1];
1108 MCHBAR16(0x400*i + 0x294) = odt[s->dimm_config[i]][0];
1109 MCHBAR16(0x400*i + 0x29c) = (MCHBAR16(0x400*i + 0x29c) & ~0xfff) | 0x66b;
1110 MCHBAR32(0x400*i + 0x260) = (MCHBAR32(0x400*i + 0x260) & ~0x70e3c00) | 0x3063c00;
1111 }
1112}
1113
1114static void dojedec_ddr2(u8 r, u8 ch, u8 cmd, u16 val)
1115{
1116 u32 addr = (ch << 29) | (r*0x08000000);
1117 volatile u32 rubbish;
1118
1119 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | cmd;
1120 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | cmd;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001121 rubbish = read32((void *)((val<<3) | addr));
Damien Zammit4b513a62015-08-20 00:37:05 +10001122 udelay(10);
1123 MCHBAR8(0x271) = (MCHBAR8(0x271) & ~0x3e) | NORMALOP_CMD;
1124 MCHBAR8(0x671) = (MCHBAR8(0x671) & ~0x3e) | NORMALOP_CMD;
1125}
1126
1127static void jedec_ddr2(struct sysinfo *s)
1128{
1129 u8 i;
1130 u16 mrsval, ch, r, v;
1131
1132 u8 odt[16][4] = {
1133 {0x00, 0x00, 0x00, 0x00},
1134 {0x01, 0x00, 0x00, 0x00},
1135 {0x01, 0x01, 0x00, 0x00},
1136 {0x01, 0x00, 0x00, 0x00},
1137 {0x00, 0x00, 0x01, 0x00},
1138 {0x11, 0x00, 0x11, 0x00},
1139 {0x11, 0x11, 0x11, 0x00},
1140 {0x11, 0x00, 0x11, 0x00},
1141 {0x00, 0x00, 0x01, 0x01},
1142 {0x11, 0x00, 0x11, 0x11},
1143 {0x11, 0x11, 0x11, 0x11},
1144 {0x11, 0x00, 0x11, 0x11},
1145 {0x00, 0x00, 0x01, 0x00},
1146 {0x11, 0x00, 0x11, 0x00},
1147 {0x11, 0x11, 0x11, 0x00},
1148 {0x11, 0x00, 0x11, 0x00}
1149 };
1150
1151 u16 jedec[12][2] = {
1152 {NOP_CMD, 0x0},
1153 {PRECHARGE_CMD, 0x0},
1154 {EMRS2_CMD, 0x0},
1155 {EMRS3_CMD, 0x0},
1156 {EMRS1_CMD, 0x0},
1157 {MRS_CMD, 0x100}, // DLL Reset
1158 {PRECHARGE_CMD, 0x0},
1159 {CBR_CMD, 0x0},
1160 {CBR_CMD, 0x0},
1161 {MRS_CMD, 0x0}, // DLL out of reset
1162 {EMRS1_CMD, 0x380}, // OCD calib default
1163 {EMRS1_CMD, 0x0}
1164 };
1165
1166 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1167
1168 printk(BIOS_DEBUG, "MRS...\n");
1169
1170 udelay(200);
1171
1172 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1173 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1174 for (i = 0; i < 12; i++) {
1175 v = jedec[i][1];
1176 switch (jedec[i][0]) {
1177 case EMRS1_CMD:
1178 v |= (odt[s->dimm_config[ch]][r] << 2);
1179 break;
1180 case MRS_CMD:
1181 v |= mrsval;
1182 break;
1183 default:
1184 break;
1185 }
1186 dojedec_ddr2(r + ch*4, ch, jedec[i][0], v);
1187 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001188 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001189 }
1190 }
1191 printk(BIOS_DEBUG, "MRS done\n");
1192}
1193
1194static u8 sampledqs(u16 mchloc, u32 addr, u8 hilow, u8 repeat)
1195{
1196 u8 dqsmatch = 1;
1197 volatile u32 strobe;
1198
1199 while (repeat-- > 0) {
1200 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0x2;
1201 udelay(2);
1202 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x2;
1203 udelay(2);
1204 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0x2;
1205 udelay(2);
1206 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x2;
1207 udelay(2);
1208 barrier();
1209 strobe = read32((u32 *)addr);
1210 barrier();
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001211 if (((MCHBAR32(mchloc) & 0x40) >> 6) != hilow)
Damien Zammit4b513a62015-08-20 00:37:05 +10001212 dqsmatch = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001213 }
1214 return dqsmatch;
1215}
1216
1217static void rcven_ddr2(struct sysinfo *s)
1218{
1219 u8 i, reg8, ch, lane;
1220 u32 addr;
1221 u8 tap = 0;
1222 u8 savecc, savemedium, savetap, coarsecommon, medium;
1223 u8 lanecoarse[8] = {0};
1224 u8 mincoarse = 0xff;
1225 u8 pitap[2][8];
1226 u16 coarsectrl[2];
1227 u16 coarsedelay[2];
1228 u16 mediumphase[2];
1229 u16 readdelay[2];
1230 u16 mchbar;
1231 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) & ~0xc;
1232 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) & ~0xc;
1233 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
1234
1235 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1236 addr = (ch << 29);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001237 for (i = 0; !RANK_IS_POPULATED(s->dimms, ch, i); i++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001238 addr += 128*1024*1024;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001239
Damien Zammit4b513a62015-08-20 00:37:05 +10001240 for (lane = 0; lane < 8; lane++) {
1241 printk(BIOS_DEBUG, "Channel %d, Lane %d addr=0x%08x\n", ch, lane, addr);
1242 coarsecommon = (s->selected_timings.CAS - 1);
1243 switch (lane) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001244 case 0: case 1:
1245 medium = 0;
1246 break;
1247 case 2: case 3:
1248 medium = 1;
1249 break;
1250 case 4: case 5:
1251 medium = 2;
1252 break;
1253 case 6: case 7:
1254 medium = 3;
1255 break;
1256 default:
1257 medium = 0;
1258 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001259 }
1260 mchbar = 0x400*ch + 0x561 + (lane << 2);
1261 tap = 0;
1262 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1263 (coarsecommon << 16);
1264 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1265 (medium << (lane*2));
1266 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf;
1267 MCHBAR8(0x400*ch + 0x560 + lane*4) = MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70;
1268 savecc = coarsecommon;
1269 savemedium = medium;
1270 savetap = 0;
1271
1272 MCHBAR16(0x400*ch + 0x588) = (MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2))) |
1273 (1 << (lane*2));
1274
1275 printk(BIOS_DEBUG, "rcven 0.1 coarse=%d\n", coarsecommon);
1276 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1277 if (medium < 3) {
1278 medium++;
1279 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1280 ~(3 << (lane*2))) | (medium << (lane*2));
1281 } else {
1282 medium = 0;
1283 coarsecommon++;
1284 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1285 ~0xf0000) | (coarsecommon << 16);
1286 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1287 ~(3 << (lane*2))) | (medium << (lane*2));
1288 }
1289 if (coarsecommon > 16) {
1290 die("Coarse > 16: DQS tuning failed, halt\n");
1291 break;
1292 }
1293 }
1294 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1295
1296 savemedium = medium;
1297 savecc = coarsecommon;
1298 if (medium < 3) {
1299 medium++;
1300 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1301 ~(3 << (lane*2))) | (medium << (lane*2));
1302 } else {
1303 medium = 0;
1304 coarsecommon++;
1305
1306 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1307 (coarsecommon << 16);
1308 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) & ~(3 << (lane*2))) |
1309 (medium << (lane*2));
1310 }
1311
1312 printk(BIOS_DEBUG, "rcven 0.2\n");
1313 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1314 savemedium = medium;
1315 savecc = coarsecommon;
1316 if (medium < 3) {
1317 medium++;
1318 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1319 ~(3 << (lane*2))) | (medium << (lane*2));
1320 } else {
1321 medium = 0;
1322 coarsecommon++;
1323 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1324 ~0xf0000) | (coarsecommon << 16);
1325 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1326 ~(3 << (lane*2))) | (medium << (lane*2));
1327 }
1328 if (coarsecommon > 16) {
1329 die("Coarse DQS tuning 2 failed, halt\n");
1330 break;
1331 }
1332 }
1333 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1334
1335
1336 coarsecommon = savecc;
1337 medium = savemedium;
1338 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1339 ~0xf0000) | (coarsecommon << 16);
1340 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1341 ~(3 << (lane*2))) | (medium << (lane*2));
1342
1343 printk(BIOS_DEBUG, "rcven 0.3\n");
1344 tap = 0;
1345 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1346 savetap = tap;
1347 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001348 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001349 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001350 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1351 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1352 }
1353
1354 tap = savetap;
1355 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1356 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | tap;
1357 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1358 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0x70) | 0x30;
1359 if (medium < 3) {
1360 medium++;
1361 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1362 ~(3 << (lane*2))) | (medium << (lane*2));
1363 } else {
1364 medium = 0;
1365 coarsecommon++;
1366 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1367 ~0xf0000) | (coarsecommon << 16);
1368 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1369 ~(3 << (lane*2))) | (medium << (lane*2));
1370 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001371 if (sampledqs(mchbar, addr, 1, 1) == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001372 die("Not at DQS high, doh\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001373
1374 printk(BIOS_DEBUG, "rcven 0.4\n");
1375 while (sampledqs(mchbar, addr, 1, 1) == 1) {
1376 coarsecommon--;
1377 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1378 ~0xf0000) | (coarsecommon << 16);
1379 if (coarsecommon == 0) {
1380 die("Couldn't find DQS-high 0 indicator, halt\n");
1381 break;
1382 }
1383 }
1384 printk(BIOS_DEBUG, " GOT IT (high -> low transition) coarse=%d medium=%d\n", coarsecommon, medium);
1385
1386 printk(BIOS_DEBUG, "rcven 0.5\n");
1387 while (sampledqs(mchbar, addr, 0, 1) == 1) {
1388 savemedium = medium;
1389 savecc = coarsecommon;
1390 if (medium < 3) {
1391 medium++;
1392 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1393 ~(3 << (lane*2))) | (medium << (lane*2));
1394 } else {
1395 medium = 0;
1396 coarsecommon++;
1397 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1398 ~0xf0000) | (coarsecommon << 16);
1399 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1400 ~(3 << (lane*2))) | (medium << (lane*2));
1401 }
1402 if (coarsecommon > 16) {
1403 die("Coarse DQS tuning 5 failed, halt\n");
1404 break;
1405 }
1406 }
1407 printk(BIOS_DEBUG, " GOT IT (low -> high transition) coarse=%d medium=%d\n", coarsecommon, medium);
1408
1409 printk(BIOS_DEBUG, "rcven 0.6\n");
1410 coarsecommon = savecc;
1411 medium = savemedium;
1412 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) &
1413 ~0xf0000) | (coarsecommon << 16);
1414 MCHBAR16(0x400*ch + 0x58c) = (MCHBAR16(0x400*ch + 0x58c) &
1415 ~(3 << (lane*2))) | (medium << (lane*2));
1416 while (sampledqs(mchbar, addr, 1, 1) == 0) {
1417 savetap = tap;
1418 tap++;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001419 if (tap > 14)
Damien Zammit4b513a62015-08-20 00:37:05 +10001420 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001421 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1422 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1423 }
1424 tap = savetap;
1425 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1426 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0xf) | tap;
1427 MCHBAR8(0x400*ch + 0x560 + lane*4) =
1428 (MCHBAR8(0x400*ch + 0x560 + lane*4) & ~0x70) | 0x70;
1429
1430 pitap[ch][lane] = 0x70 | tap;
1431
1432 MCHBAR16(0x400*ch + 0x588) = MCHBAR16(0x400*ch + 0x588) & ~(3 << (lane*2));
1433 lanecoarse[lane] = coarsecommon;
1434 printk(BIOS_DEBUG, "rcven 0.7\n");
1435 } // END EACH LANE
1436
1437 // Find minimum coarse value
1438 for (lane = 0; lane < 8; lane++) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001439 if (mincoarse > lanecoarse[lane])
Damien Zammit4b513a62015-08-20 00:37:05 +10001440 mincoarse = lanecoarse[lane];
Damien Zammit4b513a62015-08-20 00:37:05 +10001441 }
1442
1443 printk(BIOS_DEBUG, "Found min coarse value = %d\n", mincoarse);
1444
1445 for (lane = 0; lane < 8; lane++) {
1446 reg8 = (lanecoarse[lane] == 0) ? 0 : lanecoarse[lane] - mincoarse;
1447 MCHBAR16(0x400*ch + 0x5fa) = (MCHBAR16(0x400*ch + 0x5fa) & ~(3 << (lane*2))) |
1448 (reg8 << (lane*2));
1449 }
1450 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) | (mincoarse << 16);
1451 coarsectrl[ch] = mincoarse;
1452 coarsedelay[ch] = MCHBAR16(0x400*ch + 0x5fa);
1453 mediumphase[ch] = MCHBAR16(0x400*ch + 0x58c);
1454 readdelay[ch] = MCHBAR16(0x400*ch + 0x588);
1455 } // END EACH POPULATED CHANNEL
1456
Damien Zammit4b513a62015-08-20 00:37:05 +10001457 FOR_EACH_CHANNEL(ch) {
1458 for (lane = 0; lane < 8; lane++) {
1459 MCHBAR8(0x400*ch + 0x560 + (lane*4)) =
1460 (MCHBAR8(0x400*ch + 0x560 + (lane*4)) & ~0xf) | pitap[ch][lane];
1461 }
1462 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000) |
1463 (coarsectrl[ch] << 16);
1464 MCHBAR16(0x400*ch + 0x5fa) = coarsedelay[ch];
1465 MCHBAR16(0x400*ch + 0x58c) = mediumphase[ch];
1466 }
1467 printk(BIOS_DEBUG, "End rcven\n");
1468}
1469
Arthur Heymans97e13d82016-11-30 18:40:38 +01001470static void sdram_save_receive_enable(void)
1471{
1472 int i = 0;
1473 u16 reg16;
1474 u8 values[18];
1475 u8 lane, ch;
1476
1477 FOR_EACH_CHANNEL(ch) {
1478 lane = 0;
1479 while (lane < 8) {
1480 values[i] = (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf);
1481 values[i++] |= (MCHBAR8(0x400*ch + 0x560 + lane++ * 4) & 0xf) << 4;
1482 }
1483 values[i++] = (MCHBAR32(0x400*ch + 0x248) >> 16) & 0xf;
1484 reg16 = MCHBAR16(0x400*ch + 0x5fa);
1485 values[i++] = reg16 & 0xff;
1486 values[i++] = (reg16 >> 8) & 0xff;
1487 reg16 = MCHBAR16(0x400*ch + 0x58c);
1488 values[i++] = reg16 & 0xff;
1489 values[i++] = (reg16 >> 8) & 0xff;
1490 }
1491
1492 for (i = 0; i < ARRAY_SIZE(values); i++)
1493 cmos_write(values[i], 128 + i);
1494}
1495
1496static void sdram_recover_receive_enable(void)
1497{
1498 u8 i;
1499 u32 reg32;
1500 u16 reg16;
1501 u8 values[18];
1502 u8 ch, lane;
1503
1504 for (i = 0; i < ARRAY_SIZE(values); i++)
1505 values[i] = cmos_read(128 + i);
1506
1507 i = 0;
1508 FOR_EACH_CHANNEL(ch) {
1509 lane = 0;
1510 while (lane < 8) {
1511 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1512 (values[i] & 0xf);
1513 MCHBAR8(0x400*ch + 0x560 + lane++ * 4) = 0x70 |
1514 ((values[i++] >> 4) & 0xf);
1515 }
1516 reg32 = (MCHBAR32(0x400*ch + 0x248) & ~0xf0000)
1517 | ((values[i++] & 0xf) << 16);
1518 MCHBAR32(0x400*ch + 0x248) = reg32;
1519 reg16 = values[i++];
1520 reg16 |= values[i++] << 8;
1521 MCHBAR16(0x400*ch + 0x5fa) = reg16;
1522 reg16 = values[i++];
1523 reg16 |= values[i++] << 8;
1524 MCHBAR16(0x400*ch + 0x58c) = reg16;
1525 }
1526}
1527
1528static void sdram_program_receive_enable(struct sysinfo *s)
1529{
1530 /* enable upper CMOS */
1531 RCBA32(0x3400) = (1 << 2);
1532
1533 /* Program Receive Enable Timings */
Arthur Heymansef7e98a2016-12-30 21:07:18 +01001534 if ((s->boot_path == BOOT_PATH_WARM_RESET)
1535 || (s->boot_path == BOOT_PATH_RESUME)) {
Arthur Heymans97e13d82016-11-30 18:40:38 +01001536 sdram_recover_receive_enable();
1537 } else {
1538 rcven_ddr2(s);
1539 sdram_save_receive_enable();
1540 }
1541}
1542
Damien Zammit4b513a62015-08-20 00:37:05 +10001543static void dradrb_ddr2(struct sysinfo *s)
1544{
1545 u8 map, i, ch, r, rankpop0, rankpop1;
1546 u32 c0dra = 0;
1547 u32 c1dra = 0;
1548 u32 c0drb = 0;
1549 u32 c1drb = 0;
1550 u32 dra;
1551 u32 dra0;
1552 u32 dra1;
1553 u16 totalmemorymb;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001554 u32 size, offset;
1555 u32 size0, size1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001556 u8 dratab[2][2][2][4] = {
1557 {
1558 {
1559 {0xff, 0xff, 0xff, 0xff},
1560 {0xff, 0x00, 0x02, 0xff}
1561 },
1562 {
1563 {0xff, 0x01, 0xff, 0xff},
1564 {0xff, 0x03, 0xff, 0xff}
1565 }
1566 },
1567 {
1568 {
1569 {0xff, 0xff, 0xff, 0xff},
1570 {0xff, 0x04, 0x06, 0x08}
1571 },
1572 {
1573 {0xff, 0xff, 0xff, 0xff},
1574 {0x05, 0x07, 0x09, 0xff}
1575 }
1576 }
1577 };
1578
1579 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1580
1581 // DRA
1582 rankpop0 = 0;
1583 rankpop1 = 0;
1584 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001585 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1586 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001587 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001588 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001589 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001590 dra = dratab[s->dimms[i].banks]
1591 [s->dimms[i].width]
1592 [s->dimms[i].cols-9]
1593 [s->dimms[i].rows-12];
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001594 if (s->dimms[i].banks == 1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001595 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001596 if (ch == 0) {
1597 c0dra |= dra << (r*8);
1598 rankpop0 |= 1 << r;
1599 } else {
1600 c1dra |= dra << (r*8);
1601 rankpop1 |= 1 << r;
1602 }
1603 }
1604 MCHBAR32(0x208) = c0dra;
1605 MCHBAR32(0x608) = c1dra;
1606
1607 MCHBAR8(0x262) = (MCHBAR8(0x262) & ~0xf0) | ((rankpop0 << 4) & 0xf0);
1608 MCHBAR8(0x662) = (MCHBAR8(0x662) & ~0xf0) | ((rankpop1 << 4) & 0xf0);
1609
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001610 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1611 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Damien Zammit4b513a62015-08-20 00:37:05 +10001612 MCHBAR8(0x260) = MCHBAR8(0x260) | 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001613 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1614 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001615 MCHBAR8(0x660) = MCHBAR8(0x660) | 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001616
1617 // DRB
1618 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001619 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1620 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001621 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001622 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001623 i = (ch << 1) + 1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001624 if (ch == 0) {
1625 dra0 = (c0dra >> (8*r)) & 0x7f;
1626 c0drb = (u16)(c0drb + drbtab[dra0]);
1627 s->dimms[i].rank_capacity_mb = drbtab[dra0] << 6;
1628 MCHBAR16(0x200 + 2*r) = c0drb;
1629 } else {
1630 dra1 = (c1dra >> (8*r)) & 0x7f;
1631 c1drb = (u16)(c1drb + drbtab[dra1]);
1632 s->dimms[i].rank_capacity_mb = drbtab[dra1] << 6;
1633 MCHBAR16(0x600 + 2*r) = c1drb;
1634 }
1635 }
1636
1637 s->channel_capacity[0] = c0drb << 6;
1638 s->channel_capacity[1] = c1drb << 6;
1639 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1640 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1641 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1642
1643 rankpop1 >>= 4;
1644 if (rankpop1) {
1645 MCHBAR16(0x600 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1646 MCHBAR16(0x602 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1647 MCHBAR16(0x604 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1648 MCHBAR16(0x606 + 2*msbpos(rankpop1)) = c0drb + c1drb;
1649 }
1650
Damien Zammit9fb08f52016-01-22 18:56:23 +11001651 /* Populated channel sizes in MiB */
1652 size0 = s->channel_capacity[0];
1653 size1 = s->channel_capacity[1];
1654
1655 MCHBAR8(0x111) = MCHBAR8(0x111) & ~0x2;
1656 MCHBAR8(0x111) = MCHBAR8(0x111) | (1 << 4);
1657
1658 /* Set ME UMA size in MiB */
1659 MCHBAR16(0x100) = ME_UMA_SIZEMB;
1660
1661 /* Set ME UMA Present bit */
1662 MCHBAR32(0x111) = MCHBAR32(0x111) | 1;
1663
1664 size = MIN(size0 - ME_UMA_SIZEMB, size1) * 2;
1665
1666 MCHBAR16(0x104) = size;
1667 MCHBAR16(0x102) = size0 + size1 - size;
1668
Damien Zammit4b513a62015-08-20 00:37:05 +10001669 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001670 if (size0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001671 map = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001672 else if (size1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001673 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001674 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001675 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001676
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001677 if (size == 0)
1678 map |= 0x18;
1679
1680 if (size0 - ME_UMA_SIZEMB >= size1)
Damien Zammit4b513a62015-08-20 00:37:05 +10001681 map |= 0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001682 MCHBAR8(0x110) = map;
1683 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001684
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001685 if (size1 != 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001686 offset = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001687 else if ((size0 > size1) && ((map & 0x7) == 0x4))
Damien Zammit9fb08f52016-01-22 18:56:23 +11001688 offset = size/2 + (size0 + size1 - size);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001689 else
Damien Zammit9fb08f52016-01-22 18:56:23 +11001690 offset = size/2 + ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001691 MCHBAR16(0x108) = offset;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001692 MCHBAR16(0x10a) = size/2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001693}
1694
1695static void mmap_ddr2(struct sysinfo *s)
1696{
Damien Zammitd63115d2016-01-22 19:11:44 +11001697 bool reclaim;
1698 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1699 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Damien Zammit4b513a62015-08-20 00:37:05 +10001700 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001701 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1702 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001703 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1704
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001705 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001706 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1707 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
1708 tsegsize = 1; // 1MB TSEG
Damien Zammit523e90f2016-09-05 02:32:40 +10001709 mmiosize = 0x800; // 2GB MMIO
Damien Zammit9fb08f52016-01-22 18:56:23 +11001710 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Damien Zammit4b513a62015-08-20 00:37:05 +10001711 tolud = MIN(0x1000 - mmiosize, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001712
1713 reclaim = false;
1714 if ((tom - tolud) > 0x40)
1715 reclaim = true;
1716
1717 if (reclaim) {
1718 tolud = tolud & ~0x3f;
1719 tom = tom & ~0x3f;
1720 reclaimbase = MAX(0x1000, tom);
1721 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1722 }
1723
Damien Zammit4b513a62015-08-20 00:37:05 +10001724 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001725 if (reclaim)
1726 touud = reclaimlimit + 0x40;
1727
Damien Zammit4b513a62015-08-20 00:37:05 +10001728 gfxbase = tolud - gfxsize;
1729 gttbase = gfxbase - gttsize;
1730 tsegbase = gttbase - tsegsize;
1731
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001732 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1733 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001734 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001735 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001736 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001737 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001738 (u16)(reclaimlimit >> 6));
1739 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001740 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1741 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1742 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
1743 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001744}
1745
1746static void enhanced_ddr2(struct sysinfo *s)
1747{
1748 u8 ch, reg8;
1749
1750 MCHBAR32(0xfb0) = 0x1000d024;
1751 MCHBAR32(0xfb4) = 0xc842;
1752 MCHBAR32(0xfbc) = 0xf;
1753 MCHBAR32(0xfc4) = 0xfe22244;
1754 MCHBAR8(0x12f) = 0x5c;
1755 MCHBAR8(0xfb0) = (MCHBAR8(0xfb0) & ~1) | 1;
1756 MCHBAR8(0x12f) = MCHBAR8(0x12f) | 0x2;
1757 MCHBAR8(0x6c0) = (MCHBAR8(0x6c0) & ~0xf0) | 0xa0;
1758 MCHBAR32(0xfa8) = 0x30d400;
1759
1760 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1761 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
1762 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1763 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1764 MCHBAR8(0x400*ch + 0x292) = 0xf2;
1765 MCHBAR16(0x400*ch + 0x272) = MCHBAR16(0x400*ch + 0x272) | 0x100;
1766 MCHBAR8(0x400*ch + 0x243) = (MCHBAR8(0x400*ch + 0x243) & ~0x2) | 1;
1767 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1768 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1769 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1770 }
1771
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001772 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1773 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001774 MCHBAR32(0xfa0) = (MCHBAR32(0xfa0) & ~0x20002) | 0x2;
1775 MCHBAR32(0xfa4) = (MCHBAR32(0xfa4) & ~0x219100c3) | 0x219100c2;
1776 MCHBAR32(0x2c) = 0x44a53;
1777 MCHBAR32(0x30) = 0x1f5a86;
1778 MCHBAR32(0x34) = 0x1902810;
1779 MCHBAR32(0x38) = 0xf7000000;
1780 MCHBAR32(0x3c) = 0x23014410;
1781 MCHBAR32(0x40) = (MCHBAR32(0x40) & ~0x8f038000) | 0x8f038000;
1782 MCHBAR32(0x20) = 0x33001;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001783 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001784}
1785
1786static void power_ddr2(struct sysinfo *s)
1787{
1788 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1789 u8 lane, ch;
1790 u8 twl = 0;
1791 u16 x264, x23c;
1792
1793 twl = s->selected_timings.CAS - 1;
1794 x264 = 0x78;
1795 switch (s->selected_timings.mem_clk) {
1796 default:
1797 case MEM_CLOCK_667MHz:
1798 reg1 = 0x99;
1799 reg2 = 0x1048a9;
1800 clkgate = 0x230000;
1801 x23c = 0x7a89;
1802 break;
1803 case MEM_CLOCK_800MHz:
1804 if (s->selected_timings.CAS == 5) {
1805 reg1 = 0x19a;
1806 reg2 = 0x1048aa;
1807 } else {
1808 reg1 = 0x9a;
1809 reg2 = 0x2158aa;
1810 x264 = 0x89;
1811 }
1812 clkgate = 0x280000;
1813 x23c = 0x7b89;
1814 break;
1815 }
1816 reg3 = 0x232;
1817 reg4 = 0x2864;
1818
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001819 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001820 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001821 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001822 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001823 MCHBAR32(0x18) = 0xdf6437f7;
1824 MCHBAR32(0x1c) = 0x0;
1825 MCHBAR32(0x24) = (MCHBAR32(0x24) & ~0xe0000000) | 0x30000000;
1826 MCHBAR32(0x44) = (MCHBAR32(0x44) & ~0x1fef0000) | 0x6b0000;
1827 MCHBAR16(0x115) = (u16) reg1;
1828 MCHBAR32(0x117) = (MCHBAR32(0x117) & ~0xffffff) | reg2;
1829 MCHBAR8(0x124) = 0x7;
1830 MCHBAR16(0x12a) = (MCHBAR16(0x12a) & 0) | 0x80;
1831 MCHBAR8(0x12c) = (MCHBAR8(0x12c) & 0) | 0xa0;
1832 MCHBAR16(0x174) = MCHBAR16(0x174) & ~(1 << 15);
1833 MCHBAR16(0x188) = (MCHBAR16(0x188) & ~0x1f00) | 0x1f00;
1834 MCHBAR8(0x18c) = MCHBAR8(0x18c) & ~0x8;
1835 MCHBAR8(0x192) = (MCHBAR8(0x192) & ~1) | 1;
1836 MCHBAR8(0x193) = (MCHBAR8(0x193) & ~0xf) | 0xf;
1837 MCHBAR16(0x1b4) = (MCHBAR16(0x1b4) & ~0x480) | 0x80;
1838 MCHBAR16(0x210) = (MCHBAR16(0x210) & ~0x1fff) | 0x3f; // | clockgatingiii
1839 MCHBAR32(0x6d1) = (MCHBAR32(0x6d1) & ~0xff03ff) | 0x100 | clkgate;
1840 MCHBAR8(0x212) = (MCHBAR8(0x212) & ~0x7f) | 0x7f;
1841 MCHBAR32(0x2c0) = (MCHBAR32(0x2c0) & ~0xffff0) | 0xcc5f0;
1842 MCHBAR8(0x2c4) = (MCHBAR8(0x2c4) & ~0x70) | 0x70;
1843 MCHBAR32(0x2d1) = (MCHBAR32(0x2d1) & ~0xffffff) | 0xff2831; // | clockgatingi
1844 MCHBAR32(0x2d4) = 0x40453600;
1845 MCHBAR32(0x300) = 0xc0b0a08;
1846 MCHBAR32(0x304) = 0x6040201;
1847 MCHBAR32(0x30c) = (MCHBAR32(0x30c) & ~0x43c0f) | 0x41405;
1848 MCHBAR16(0x610) = 0x232;
1849 MCHBAR16(0x612) = 0x2864;
1850 MCHBAR32(0x62c) = (MCHBAR32(0x62c) & ~0xc000000) | 0x4000000;
1851 MCHBAR32(0xae4) = 0;
1852 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0xf0000) | 0x10000;
1853 MCHBAR32(0xf00) = 0x393a3b3c;
1854 MCHBAR32(0xf04) = 0x3d3e3f40;
1855 MCHBAR32(0xf08) = 0x393a3b3c;
1856 MCHBAR32(0xf0c) = 0x3d3e3f40;
1857 MCHBAR32(0xf18) = MCHBAR32(0xf18) & ~0xfff00001;
1858 MCHBAR32(0xf48) = 0xfff0ffe0;
1859 MCHBAR32(0xf4c) = 0xffc0ff00;
1860 MCHBAR32(0xf50) = 0xfc00f000;
1861 MCHBAR32(0xf54) = 0xc0008000;
1862 MCHBAR32(0xf6c) = (MCHBAR32(0xf6c) & ~0xffff0000) | 0xffff0000;
1863 MCHBAR32(0xfac) = MCHBAR32(0xfac) & ~0x80000000;
1864 MCHBAR32(0xfb8) = MCHBAR32(0xfb8) & ~0xff000000;
1865 MCHBAR32(0xfbc) = (MCHBAR32(0xfbc) & ~0x7f800) | 0xf000;
1866 MCHBAR32(0x1104) = 0x3003232;
1867 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001868 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001869 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001870 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001871 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001872 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1873 MCHBAR32(0x1114) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001874 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001875 twl = 5;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001876 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001877 twl = 6;
Damien Zammit4b513a62015-08-20 00:37:05 +10001878 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001879 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001880 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001881
Damien Zammit4b513a62015-08-20 00:37:05 +10001882 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1883 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1884 MCHBAR16(0x400*ch + 0x23c) = x23c;
1885 MCHBAR32(0x400*ch + 0x248) = (MCHBAR32(0x400*ch + 0x248) & ~0x706033) | 0x406033;
1886 MCHBAR32(0x400*ch + 0x260) = (MCHBAR32(0x400*ch + 0x260) & ~(1 << 16)) | (1 << 16);
1887 MCHBAR8(0x400*ch + 0x264) = x264;
1888 MCHBAR8(0x400*ch + 0x592) = (MCHBAR8(0x400*ch + 0x592) & ~0x3f) | (0x3c & x592);
1889 MCHBAR8(0x400*ch + 0x593) = (MCHBAR8(0x400*ch + 0x593) & ~0x1f) | 0x1e;
1890 }
1891
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001892 for (lane = 0; lane < 8; lane++)
Damien Zammit4b513a62015-08-20 00:37:05 +10001893 MCHBAR8(0x561 + (lane << 2)) = MCHBAR8(0x561 + (lane << 2)) & ~(1 << 3);
Damien Zammit4b513a62015-08-20 00:37:05 +10001894}
1895
1896void raminit_ddr2(struct sysinfo *s)
1897{
1898 u8 ch;
1899 u8 r, bank;
1900 u32 reg32;
1901
1902 // Select timings based on SPD info
1903 sdram_detect_smallest_params2(s);
1904
Arthur Heymans97e13d82016-11-30 18:40:38 +01001905 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1906 // Clear self refresh
1907 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1908 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001909
Arthur Heymans97e13d82016-11-30 18:40:38 +01001910 // Clear host clk gate reg
1911 MCHBAR32(0x1c) = MCHBAR32(0x1c) | 0xffffffff;
Damien Zammit4b513a62015-08-20 00:37:05 +10001912
Arthur Heymans97e13d82016-11-30 18:40:38 +01001913 // Select DDR2
1914 MCHBAR8(0x1a8) = MCHBAR8(0x1a8) & ~0x4;
Damien Zammit4b513a62015-08-20 00:37:05 +10001915
Arthur Heymans97e13d82016-11-30 18:40:38 +01001916 // Set freq
1917 MCHBAR32(0xc00) = (MCHBAR32(0xc00) & ~0x70) |
1918 (s->selected_timings.mem_clk << 4) | (1 << 10);
Damien Zammit4b513a62015-08-20 00:37:05 +10001919
Arthur Heymans97e13d82016-11-30 18:40:38 +01001920 // Overwrite freq if chipset rejects it
1921 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
1922 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
1923 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10001924 }
1925
Damien Zammit4b513a62015-08-20 00:37:05 +10001926 // Program clock crossing
1927 clkcross_ddr2(s);
1928 printk(BIOS_DEBUG, "Done clk crossing\n");
1929
1930 // DDR2 IO
Arthur Heymans97e13d82016-11-30 18:40:38 +01001931 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1932 setioclk_ddr2(s);
1933 printk(BIOS_DEBUG, "Done I/O clk\n");
1934 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001935
1936 // Grant to launch
1937 launch_ddr2(s);
1938 printk(BIOS_DEBUG, "Done launch\n");
1939
1940 // Program DDR2 timings
1941 timings_ddr2(s);
1942 printk(BIOS_DEBUG, "Done timings\n");
1943
1944 // Program DLL
1945 dll_ddr2(s);
1946
1947 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01001948 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1949 rcomp_ddr2(s);
1950 printk(BIOS_DEBUG, "RCOMP\n");
1951 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001952
1953 // ODT
1954 odt_ddr2(s);
1955 printk(BIOS_DEBUG, "Done ODT\n");
1956
1957 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01001958 if (s->boot_path != BOOT_PATH_WARM_RESET) {
1959 while ((MCHBAR8(0x130) & 1) != 0)
1960 ;
1961 printk(BIOS_DEBUG, "Done RCOMP update\n");
1962 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001963
1964 // Set defaults
1965 MCHBAR32(0x260) = (MCHBAR32(0x260) & ~1) | 0xf00000;
1966 MCHBAR32(0x660) = (MCHBAR32(0x660) & ~1) | 0xf00000;
1967 MCHBAR32(0x208) = 0x01010101;
1968 MCHBAR32(0x608) = 0x01010101;
1969 MCHBAR32(0x200) = 0x00040002;
1970 MCHBAR32(0x204) = 0x00080006;
1971 MCHBAR32(0x600) = 0x00040002;
1972 MCHBAR32(0x604) = 0x00100006;
1973 MCHBAR8(0x111) = MCHBAR8(0x111) | 0x2;
1974 MCHBAR32(0x104) = 0;
1975 MCHBAR16(0x102) = 0x400;
1976 MCHBAR8(0x100) = (2 << 5) | (3 << 3);
1977 MCHBAR16(0x10e) = 0;
1978 MCHBAR32(0x108) = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001979 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, 0x4000);
1980 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, 0x0010);
1981 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, 0x0400);
1982 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, 0x40000000);
1983 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, 0x40000000);
1984 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, 0x40000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001985
1986 // IOBUFACT
1987 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
1988 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1989 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 0x7;
1990 }
1991 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001992 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001993 MCHBAR8(0x5dd) = (MCHBAR8(0x5dd) & ~0x3f) | 0x3f;
1994 MCHBAR8(0x5d8) = MCHBAR8(0x5d8) | 1;
1995 }
1996 MCHBAR8(0x9dd) = (MCHBAR8(0x9dd) & ~0x3f) | 0x3f;
1997 MCHBAR8(0x9d8) = MCHBAR8(0x9d8) | 0x7;
1998 }
1999
2000 // Pre jedec
2001 MCHBAR8(0x40) = MCHBAR8(0x40) | 0x2;
2002 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2003 MCHBAR32(0x400*ch + 0x260) = MCHBAR32(0x400*ch + 0x260) | (1 << 27);
2004 }
2005 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf000) | 0xf000;
2006 MCHBAR16(0x212) = (MCHBAR16(0x212) & ~0xf00) | 0xf00;
2007 printk(BIOS_DEBUG, "Done pre-jedec\n");
2008
2009 // JEDEC reset
Arthur Heymansef7e98a2016-12-30 21:07:18 +01002010 if (s->boot_path != BOOT_PATH_RESUME)
2011 jedec_ddr2(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002012
2013 printk(BIOS_DEBUG, "Done jedec steps\n");
2014
2015 // After JEDEC reset
2016 MCHBAR8(0x40) = MCHBAR8(0x40) & ~0x2;
2017 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002018 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10002019 reg32 = (2 << 18) | (3 << 13) | (5 << 8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002020 else
Damien Zammit4b513a62015-08-20 00:37:05 +10002021 reg32 = (2 << 18) | (3 << 13) | (4 << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002022 MCHBAR32(0x400*ch + 0x274) = (MCHBAR32(0x400*ch + 0x274) & ~0xfff00) | reg32;
2023 MCHBAR8(0x400*ch + 0x274) = MCHBAR8(0x400*ch + 0x274) & ~0x80;
2024 MCHBAR8(0x400*ch + 0x26c) = MCHBAR8(0x400*ch + 0x26c) | 1;
2025 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2026 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2027 MCHBAR8(0x400*ch + 0x292) = 0xf2;
2028 MCHBAR8(0x400*ch + 0x271) = (MCHBAR8(0x400*ch + 0x271) & ~0xe) | 0xe;
2029 }
2030 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x8;
2031 MCHBAR8(0x2c3) = MCHBAR8(0x2c3) | 0x40;
2032 MCHBAR8(0x2c4) = MCHBAR8(0x2c4) | 0x4;
2033
2034 printk(BIOS_DEBUG, "Done post-jedec\n");
2035
2036 // Set DDR2 init complete
2037 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
2038 MCHBAR32(0x400*ch + 0x268) = (MCHBAR32(0x400*ch + 0x268) & ~0xc0000000) | 0xc0000000;
2039 }
2040
2041 // Receive enable
Arthur Heymans97e13d82016-11-30 18:40:38 +01002042 sdram_program_receive_enable(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002043 printk(BIOS_DEBUG, "Done rcven\n");
2044
2045 // Finish rcven
2046 FOR_EACH_CHANNEL(ch) {
2047 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) & ~0xe;
2048 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x2;
2049 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x4;
2050 MCHBAR8(0x400*ch + 0x5d8) = MCHBAR8(0x400*ch + 0x5d8) | 0x8;
2051 }
2052 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2053 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) & ~0x80;
2054 MCHBAR8(0x5dc) = MCHBAR8(0x5dc) | 0x80;
2055
2056 // Dummy writes / reads
Arthur Heymans97e13d82016-11-30 18:40:38 +01002057 if (s->boot_path == BOOT_PATH_NORMAL) {
2058 volatile u32 data;
2059 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2060 for (bank = 0; bank < 4; bank++) {
2061 reg32 = (ch << 29) | (r*0x8000000) |
2062 (bank << 12);
2063 write32((u32 *)reg32, 0xffffffff);
2064 data = read32((u32 *)reg32);
2065 printk(BIOS_DEBUG, "Wrote ones,");
2066 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2067 reg32, data);
2068 write32((u32 *)reg32, 0x00000000);
2069 data = read32((u32 *)reg32);
2070 printk(BIOS_DEBUG, "Wrote zeros,");
2071 printk(BIOS_DEBUG, " Read: [0x%08x]=0x%08x\n",
2072 reg32, data);
2073 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002074 }
2075 }
2076 printk(BIOS_DEBUG, "Done dummy reads\n");
2077
2078 // XXX tRD
2079
2080 // XXX Write training
2081
2082 // XXX Read training
2083
2084 // DRADRB
2085 dradrb_ddr2(s);
2086 printk(BIOS_DEBUG, "Done DRADRB\n");
2087
2088 // Memory map
2089 mmap_ddr2(s);
2090 printk(BIOS_DEBUG, "Done memory map\n");
2091
2092 // Enhanced mode
2093 enhanced_ddr2(s);
2094 printk(BIOS_DEBUG, "Done enhanced mode\n");
2095
2096 // Periodic RCOMP
2097 MCHBAR16(0x160) = (MCHBAR16(0x160) & ~0xfff) | 0x999;
2098 MCHBAR16(0x1b4) = MCHBAR16(0x1b4) | 0x3000;
2099 MCHBAR8(0x130) = MCHBAR8(0x130) | 0x82;
2100 printk(BIOS_DEBUG, "Done PRCOMP\n");
2101
2102 // Power settings
2103 power_ddr2(s);
2104 printk(BIOS_DEBUG, "Done power settings\n");
2105
2106 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01002107 /*
2108 * FIXME: This locks some registers like bit1 of GGC
2109 * and is only needed in case of ME being used.
2110 */
2111 if (ME_UMA_SIZEMB != 0) {
2112 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2113 || RANK_IS_POPULATED(s->dimms, 1, 0))
2114 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 0);
2115 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2116 || RANK_IS_POPULATED(s->dimms, 1, 1))
2117 MCHBAR8(0xa2f) = MCHBAR8(0xa2f) | (1 << 1);
2118 MCHBAR32(0xa30) = MCHBAR32(0xa30) | (1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002119 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002120
2121 printk(BIOS_DEBUG, "Done ddr2\n");
2122}