Felix Held | 4a8cd72 | 2020-04-18 22:26:39 +0200 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 2 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 3 | config SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 4 | bool |
| 5 | help |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 6 | AMD Picasso support |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 7 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 8 | if SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 9 | |
| 10 | config CPU_SPECIFIC_OPTIONS |
| 11 | def_bool y |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 12 | select ACPI_SOC_NVS |
| 13 | select ADD_FSP_BINARIES if USE_AMD_BLOBS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 14 | select ARCH_BOOTBLOCK_X86_32 |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 15 | select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 16 | select ARCH_ROMSTAGE_X86_32 |
| 17 | select ARCH_RAMSTAGE_X86_32 |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 18 | select ARCH_X86 |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 19 | select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH |
Raul E Rangel | b1a0fce | 2022-01-11 13:02:07 -0700 | [diff] [blame] | 20 | select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK |
Raul E Rangel | 0357ab7 | 2020-07-09 12:08:58 -0600 | [diff] [blame] | 21 | select DRIVERS_USB_PCI_XHCI |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 22 | select FSP_COMPRESS_FSP_M_LZMA |
| 23 | select FSP_COMPRESS_FSP_S_LZMA |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 24 | select GENERIC_GPIO_LIB |
Felix Held | e697fd9 | 2021-01-18 15:10:43 +0100 | [diff] [blame] | 25 | select HAVE_ACPI_TABLES |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 26 | select HAVE_CF9_RESET |
Furquan Shaikh | 0eabe13 | 2020-04-28 21:57:07 -0700 | [diff] [blame] | 27 | select HAVE_EM100_SUPPORT |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 28 | select HAVE_SMI_HANDLER |
| 29 | select IDT_IN_EVERY_STAGE |
| 30 | select PARALLEL_MP_AP_WORK |
| 31 | select PLATFORM_USES_FSP2_0 |
| 32 | select PROVIDES_ROM_SHARING |
| 33 | select RESET_VECTOR_IN_RAM |
| 34 | select RTC |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 35 | select SOC_AMD_COMMON |
Fred Reitberger | 6f0b5b3 | 2022-02-08 11:55:48 -0500 | [diff] [blame] | 36 | select SOC_AMD_COMMON_BLOCK_ACP_GEN1 |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 37 | select SOC_AMD_COMMON_BLOCK_ACPI |
| 38 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO |
Felix Held | 18b51e9 | 2021-05-08 01:30:30 +0200 | [diff] [blame] | 39 | select SOC_AMD_COMMON_BLOCK_ACPI_ALIB |
Eric Lai | 65b0afe | 2021-04-09 11:50:48 +0800 | [diff] [blame] | 40 | select SOC_AMD_COMMON_BLOCK_ACPI_GPIO |
Jason Glenesk | f934fae | 2021-07-20 02:19:58 -0700 | [diff] [blame] | 41 | select SOC_AMD_COMMON_BLOCK_ACPI_IVRS |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 42 | select SOC_AMD_COMMON_BLOCK_AOAC |
Felix Held | 21c46c0 | 2021-03-05 00:13:16 +0100 | [diff] [blame] | 43 | select SOC_AMD_COMMON_BLOCK_APOB |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 44 | select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS |
Felix Held | dba3fe7 | 2021-02-13 01:05:56 +0100 | [diff] [blame] | 45 | select SOC_AMD_COMMON_BLOCK_DATA_FABRIC |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 46 | select SOC_AMD_COMMON_BLOCK_GRAPHICS |
Furquan Shaikh | 702cf30 | 2020-05-09 18:30:51 -0700 | [diff] [blame] | 47 | select SOC_AMD_COMMON_BLOCK_HAS_ESPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 48 | select SOC_AMD_COMMON_BLOCK_HDA |
Karthikeyan Ramasubramanian | 0dbea48 | 2021-03-08 23:23:50 -0700 | [diff] [blame] | 49 | select SOC_AMD_COMMON_BLOCK_I2C |
Felix Held | 556d1cc | 2022-02-02 22:11:52 +0100 | [diff] [blame] | 50 | select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 51 | select SOC_AMD_COMMON_BLOCK_IOMMU |
| 52 | select SOC_AMD_COMMON_BLOCK_LPC |
Felix Held | 1e1d490 | 2021-07-14 00:05:39 +0200 | [diff] [blame] | 53 | select SOC_AMD_COMMON_BLOCK_MCAX |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 54 | select SOC_AMD_COMMON_BLOCK_NONCAR |
| 55 | select SOC_AMD_COMMON_BLOCK_PCI |
Raul E Rangel | 4831411 | 2021-05-10 14:55:11 -0600 | [diff] [blame] | 56 | select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER |
Felix Held | 0d2c001 | 2021-04-12 23:44:14 +0200 | [diff] [blame] | 57 | select SOC_AMD_COMMON_BLOCK_PM |
| 58 | select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 59 | select SOC_AMD_COMMON_BLOCK_PSP_GEN2 |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 60 | select SOC_AMD_COMMON_BLOCK_SATA |
Aaron Durbin | 3d2e18a | 2020-01-28 11:20:05 -0700 | [diff] [blame] | 61 | select SOC_AMD_COMMON_BLOCK_SMBUS |
Felix Held | 161d809 | 2020-12-01 18:17:42 +0100 | [diff] [blame] | 62 | select SOC_AMD_COMMON_BLOCK_SMI |
Felix Held | bc13481 | 2021-02-10 02:26:10 +0100 | [diff] [blame] | 63 | select SOC_AMD_COMMON_BLOCK_SMM |
Felix Held | 60a4643 | 2020-11-12 00:14:16 +0100 | [diff] [blame] | 64 | select SOC_AMD_COMMON_BLOCK_SMU |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 65 | select SOC_AMD_COMMON_BLOCK_SPI |
Felix Held | 2f5c759 | 2020-12-04 17:31:10 +0100 | [diff] [blame] | 66 | select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H |
Felix Held | 6f8f9c9 | 2020-12-09 21:36:56 +0100 | [diff] [blame] | 67 | select SOC_AMD_COMMON_BLOCK_UART |
Raul E Rangel | 394c6b0 | 2021-02-12 14:37:43 -0700 | [diff] [blame] | 68 | select SOC_AMD_COMMON_BLOCK_UCODE |
Nikolai Vyssotski | a289cdd | 2021-04-28 18:09:29 -0500 | [diff] [blame] | 69 | select SOC_AMD_COMMON_FSP_DMI_TABLES |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 70 | select SSE2 |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 71 | select UDK_2017_BINDING |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 72 | select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM |
| 73 | select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT |
| 74 | select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE |
| 75 | select X86_AMD_FIXED_MTRRS |
| 76 | select X86_INIT_NEED_1_SIPI |
Raul E Rangel | 394c6b0 | 2021-02-12 14:37:43 -0700 | [diff] [blame] | 77 | |
Angel Pons | 6f5a658 | 2021-06-22 15:18:07 +0200 | [diff] [blame] | 78 | config ARCH_ALL_STAGES_X86 |
| 79 | default n |
| 80 | |
Felix Held | c4eb45f | 2021-02-13 02:36:02 +0100 | [diff] [blame] | 81 | config CHIPSET_DEVICETREE |
| 82 | string |
| 83 | default "soc/amd/picasso/chipset.cb" |
| 84 | |
Felix Held | 3cc3d81 | 2020-06-17 16:16:08 +0200 | [diff] [blame] | 85 | config FSP_M_FILE |
| 86 | string "FSP-M (memory init) binary path and filename" |
| 87 | depends on ADD_FSP_BINARIES |
| 88 | default "3rdparty/amd_blobs/picasso/PICASSO_M.fd" |
| 89 | help |
| 90 | The path and filename of the FSP-M binary for this platform. |
| 91 | |
| 92 | config FSP_S_FILE |
| 93 | string "FSP-S (silicon init) binary path and filename" |
| 94 | depends on ADD_FSP_BINARIES |
| 95 | default "3rdparty/amd_blobs/picasso/PICASSO_S.fd" |
| 96 | help |
| 97 | The path and filename of the FSP-S binary for this platform. |
| 98 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 99 | config EARLY_RESERVED_DRAM_BASE |
| 100 | hex |
| 101 | default 0x2000000 |
| 102 | help |
| 103 | This variable defines the base address of the DRAM which is reserved |
| 104 | for usage by coreboot in early stages (i.e. before ramstage is up). |
| 105 | This memory gets reserved in BIOS tables to ensure that the OS does |
| 106 | not use it, thus preventing corruption of OS memory in case of S3 |
| 107 | resume. |
| 108 | |
| 109 | config EARLYRAM_BSP_STACK_SIZE |
| 110 | hex |
| 111 | default 0x1000 |
| 112 | |
| 113 | config PSP_APOB_DRAM_ADDRESS |
| 114 | hex |
| 115 | default 0x2001000 |
| 116 | help |
| 117 | Location in DRAM where the PSP will copy the AGESA PSP Output |
| 118 | Block. |
| 119 | |
| 120 | config PSP_SHAREDMEM_BASE |
| 121 | hex |
| 122 | default 0x2011000 if VBOOT |
| 123 | default 0x0 |
| 124 | help |
| 125 | This variable defines the base address in DRAM memory where PSP copies |
Kangheui Won | 6b36c83 | 2021-04-21 14:48:14 +1000 | [diff] [blame] | 126 | the vboot workbuf. This is used in the linker script to have a static |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 127 | allocation for the buffer as well as for adding relevant entries in |
Kangheui Won | 6b36c83 | 2021-04-21 14:48:14 +1000 | [diff] [blame] | 128 | the BIOS directory table for the PSP. |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 129 | |
| 130 | config PSP_SHAREDMEM_SIZE |
| 131 | hex |
| 132 | default 0x8000 if VBOOT |
| 133 | default 0x0 |
| 134 | help |
| 135 | Sets the maximum size for the PSP to pass the vboot workbuf and |
| 136 | any logs or timestamps back to coreboot. This will be copied |
| 137 | into main memory by the PSP and will be available when the x86 is |
| 138 | started. The workbuf's base depends on the address of the reset |
| 139 | vector. |
| 140 | |
Raul E Rangel | 86302a8 | 2022-01-18 15:29:54 -0700 | [diff] [blame] | 141 | config PRE_X86_CBMEM_CONSOLE_SIZE |
| 142 | hex |
| 143 | default 0x1600 |
| 144 | help |
| 145 | Size of the CBMEM console used in PSP verstage. |
| 146 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 147 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 148 | hex |
| 149 | default 0x1600 |
| 150 | help |
| 151 | Increase this value if preram cbmem console is getting truncated |
| 152 | |
Kangheui Won | 4020aa7 | 2021-05-20 09:56:39 +1000 | [diff] [blame] | 153 | config CBFS_MCACHE_SIZE |
| 154 | hex |
| 155 | default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 156 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 157 | config C_ENV_BOOTBLOCK_SIZE |
| 158 | hex |
| 159 | default 0x10000 |
| 160 | help |
| 161 | Sets the size of the bootblock stage that should be loaded in DRAM. |
| 162 | This variable controls the DRAM allocation size in linker script |
| 163 | for bootblock stage. |
| 164 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 165 | config ROMSTAGE_ADDR |
| 166 | hex |
| 167 | default 0x2040000 |
| 168 | help |
| 169 | Sets the address in DRAM where romstage should be loaded. |
| 170 | |
| 171 | config ROMSTAGE_SIZE |
| 172 | hex |
| 173 | default 0x80000 |
| 174 | help |
| 175 | Sets the size of DRAM allocation for romstage in linker script. |
| 176 | |
| 177 | config FSP_M_ADDR |
| 178 | hex |
| 179 | default 0x20C0000 |
| 180 | help |
| 181 | Sets the address in DRAM where FSP-M should be loaded. cbfstool |
| 182 | performs relocation of FSP-M to this address. |
| 183 | |
| 184 | config FSP_M_SIZE |
| 185 | hex |
Felix Held | 779eeb2 | 2021-09-16 18:11:04 +0200 | [diff] [blame] | 186 | default 0xC0000 |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 187 | help |
| 188 | Sets the size of DRAM allocation for FSP-M in linker script. |
| 189 | |
| 190 | config VERSTAGE_ADDR |
| 191 | hex |
| 192 | depends on VBOOT_SEPARATE_VERSTAGE |
Felix Held | 779eeb2 | 2021-09-16 18:11:04 +0200 | [diff] [blame] | 193 | default 0x2180000 |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 194 | help |
| 195 | Sets the address in DRAM where verstage should be loaded if running |
| 196 | as a separate stage on x86. |
| 197 | |
| 198 | config VERSTAGE_SIZE |
| 199 | hex |
| 200 | depends on VBOOT_SEPARATE_VERSTAGE |
| 201 | default 0x80000 |
| 202 | help |
| 203 | Sets the size of DRAM allocation for verstage in linker script if |
| 204 | running as a separate stage on x86. |
| 205 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 206 | config ECAM_MMCONF_BASE_ADDRESS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 207 | default 0xF8000000 |
| 208 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 209 | config ECAM_MMCONF_BUS_NUMBER |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 210 | default 64 |
| 211 | |
Raul E Rangel | 5f52c0e | 2020-05-13 13:22:48 -0600 | [diff] [blame] | 212 | config VERSTAGE_ADDR |
| 213 | hex |
| 214 | default 0x4000000 |
| 215 | |
Felix Held | 1032d22 | 2020-11-04 16:19:35 +0100 | [diff] [blame] | 216 | config MAX_CPUS |
| 217 | int |
| 218 | default 8 |
Felix Held | b77387f | 2021-04-23 22:16:04 +0200 | [diff] [blame] | 219 | help |
| 220 | Maximum number of threads the platform can have. |
Felix Held | 1032d22 | 2020-11-04 16:19:35 +0100 | [diff] [blame] | 221 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 222 | config VGA_BIOS_ID |
| 223 | string |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 224 | default "1002,15d8,c1" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 225 | help |
| 226 | The default VGA BIOS PCI vendor/device ID should be set to the |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 227 | result of the map_oprom_vendev_rev() function in northbridge.c. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 228 | |
| 229 | config VGA_BIOS_FILE |
| 230 | string |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 231 | default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 232 | |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 233 | config VGA_BIOS_SECOND |
| 234 | def_bool y |
| 235 | |
| 236 | config VGA_BIOS_SECOND_ID |
| 237 | string |
| 238 | default "1002,15dd,c4" |
| 239 | help |
| 240 | Because Dali and Picasso need different video BIOSes, but have the |
| 241 | same vendor/device IDs, we need an alternate method to determine the |
| 242 | correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid |
| 243 | and decide which rom to load. |
| 244 | |
| 245 | Even though the hardware has the same vendor/device IDs, the vBIOS |
| 246 | contains a *different* device ID, confusing the situation even more. |
| 247 | |
| 248 | config VGA_BIOS_SECOND_FILE |
| 249 | string |
| 250 | default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin" |
| 251 | |
| 252 | config CHECK_REV_IN_OPROM_NAME |
| 253 | bool |
| 254 | default y |
| 255 | help |
| 256 | Select this in the platform BIOS or chipset if the option rom has a |
| 257 | revision that needs to be checked when searching CBFS. |
| 258 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 259 | config S3_VGA_ROM_RUN |
| 260 | bool |
| 261 | default n |
| 262 | |
| 263 | config HEAP_SIZE |
| 264 | hex |
| 265 | default 0xc0000 |
| 266 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 267 | config SERIRQ_CONTINUOUS_MODE |
| 268 | bool |
| 269 | default n |
| 270 | help |
| 271 | Set this option to y for serial IRQ in continuous mode. |
| 272 | Otherwise it is in quiet mode. |
| 273 | |
Felix Held | e738299 | 2021-01-12 23:05:56 +0100 | [diff] [blame] | 274 | config CONSOLE_UART_BASE_ADDRESS |
| 275 | depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART |
| 276 | hex |
| 277 | default 0xfedc9000 if UART_FOR_CONSOLE = 0 |
| 278 | default 0xfedca000 if UART_FOR_CONSOLE = 1 |
Felix Held | d614e85 | 2021-06-15 21:06:38 +0200 | [diff] [blame] | 279 | default 0xfedce000 if UART_FOR_CONSOLE = 2 |
Felix Held | e738299 | 2021-01-12 23:05:56 +0100 | [diff] [blame] | 280 | default 0xfedcf000 if UART_FOR_CONSOLE = 3 |
| 281 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 282 | config SMM_TSEG_SIZE |
| 283 | hex |
Felix Held | e22eef7 | 2021-02-10 22:22:07 +0100 | [diff] [blame] | 284 | default 0x800000 if HAVE_SMI_HANDLER |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 285 | default 0x0 |
| 286 | |
| 287 | config SMM_RESERVED_SIZE |
| 288 | hex |
Marshall Dawson | 3e2fabf | 2020-06-12 10:28:04 -0600 | [diff] [blame] | 289 | default 0x180000 |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 290 | |
| 291 | config SMM_MODULE_STACK_SIZE |
| 292 | hex |
| 293 | default 0x800 |
| 294 | |
| 295 | config ACPI_CPU_STRING |
| 296 | string |
Jason Glenesk | f2a59a4 | 2020-08-10 00:58:37 -0700 | [diff] [blame] | 297 | default "\\_SB.C%03d" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 298 | |
| 299 | config ACPI_BERT |
| 300 | bool "Build ACPI BERT Table" |
| 301 | default y |
| 302 | depends on HAVE_ACPI_TABLES |
| 303 | help |
| 304 | Report Machine Check errors identified in POST to the OS in an |
Marshall Dawson | 03743b7 | 2020-06-18 10:23:48 -0600 | [diff] [blame] | 305 | ACPI Boot Error Record Table. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 306 | |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 307 | config ACPI_BERT_SIZE |
| 308 | hex |
Marshall Dawson | 03743b7 | 2020-06-18 10:23:48 -0600 | [diff] [blame] | 309 | default 0x4000 if ACPI_BERT |
| 310 | default 0x0 |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 311 | help |
| 312 | Specify the amount of DRAM reserved for gathering the data used to |
| 313 | generate the ACPI table. |
| 314 | |
Jason Glenesk | bc52143 | 2020-09-14 05:22:47 -0700 | [diff] [blame] | 315 | config ACPI_SSDT_PSD_INDEPENDENT |
| 316 | bool "Allow core p-state independent transitions" |
| 317 | default y |
| 318 | help |
| 319 | AMD recommends the ACPI _PSD object to be configured to cause |
| 320 | cores to transition between p-states independently. A vendor may |
| 321 | choose to generate _PSD object to allow cores to transition together. |
| 322 | |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 323 | config CHROMEOS |
Rob Barnes | 5ac928d | 2020-07-07 16:16:12 -0600 | [diff] [blame] | 324 | select ALWAYS_LOAD_OPROM |
| 325 | select ALWAYS_RUN_OPROM |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 326 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 327 | config RO_REGION_ONLY |
| 328 | string |
| 329 | depends on CHROMEOS |
| 330 | default "apu/amdfw" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 331 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 332 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 333 | int |
Martin Roth | 4017de0 | 2019-12-16 23:21:05 -0700 | [diff] [blame] | 334 | default 150 |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 335 | |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 336 | config DISABLE_SPI_FLASH_ROM_SHARING |
| 337 | def_bool n |
| 338 | help |
| 339 | Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin |
| 340 | which indicates a board level ROM transaction request. This |
| 341 | removes arbitration with board and assumes the chipset controls |
| 342 | the SPI flash bus entirely. |
| 343 | |
Felix Held | 27b295b | 2021-03-25 01:20:41 +0100 | [diff] [blame] | 344 | config DISABLE_KEYBOARD_RESET_PIN |
| 345 | bool |
| 346 | help |
| 347 | Instruct the SoC to not use the state of GPIO_129 as keyboard reset |
| 348 | signal. When this pin is used as GPIO and the keyboard reset |
| 349 | functionality isn't disabled, configuring it as an output and driving |
| 350 | it as 0 will cause a reset. |
| 351 | |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 352 | config FSP_TEMP_RAM_SIZE |
| 353 | hex |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 354 | default 0x40000 |
| 355 | help |
| 356 | The amount of coreboot-allocated heap and stack usage by the FSP. |
| 357 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 358 | menu "PSP Configuration Options" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 359 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 360 | config AMD_FWM_POSITION_INDEX |
| 361 | int "Firmware Directory Table location (0 to 5)" |
| 362 | range 0 5 |
| 363 | default 0 if BOARD_ROMSIZE_KB_512 |
| 364 | default 1 if BOARD_ROMSIZE_KB_1024 |
| 365 | default 2 if BOARD_ROMSIZE_KB_2048 |
| 366 | default 3 if BOARD_ROMSIZE_KB_4096 |
| 367 | default 4 if BOARD_ROMSIZE_KB_8192 |
| 368 | default 5 if BOARD_ROMSIZE_KB_16384 |
| 369 | help |
| 370 | Typically this is calculated by the ROM size, but there may |
| 371 | be situations where you want to put the firmware directory |
| 372 | table in a different location. |
| 373 | 0: 512 KB - 0xFFFA0000 |
| 374 | 1: 1 MB - 0xFFF20000 |
| 375 | 2: 2 MB - 0xFFE20000 |
| 376 | 3: 4 MB - 0xFFC20000 |
| 377 | 4: 8 MB - 0xFF820000 |
| 378 | 5: 16 MB - 0xFF020000 |
| 379 | |
| 380 | comment "AMD Firmware Directory Table set to location for 512KB ROM" |
| 381 | depends on AMD_FWM_POSITION_INDEX = 0 |
| 382 | comment "AMD Firmware Directory Table set to location for 1MB ROM" |
| 383 | depends on AMD_FWM_POSITION_INDEX = 1 |
| 384 | comment "AMD Firmware Directory Table set to location for 2MB ROM" |
| 385 | depends on AMD_FWM_POSITION_INDEX = 2 |
| 386 | comment "AMD Firmware Directory Table set to location for 4MB ROM" |
| 387 | depends on AMD_FWM_POSITION_INDEX = 3 |
| 388 | comment "AMD Firmware Directory Table set to location for 8MB ROM" |
| 389 | depends on AMD_FWM_POSITION_INDEX = 4 |
| 390 | comment "AMD Firmware Directory Table set to location for 16MB ROM" |
| 391 | depends on AMD_FWM_POSITION_INDEX = 5 |
| 392 | |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 393 | config AMDFW_CONFIG_FILE |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 394 | string |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 395 | default "src/soc/amd/picasso/fw.cfg" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 396 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 397 | config PSP_LOAD_MP2_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 398 | bool |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 399 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 400 | help |
| 401 | Include the MP2 firmwares and configuration into the PSP build. |
| 402 | |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 403 | If unsure, answer 'n' |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 404 | |
| 405 | config PSP_LOAD_S0I3_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 406 | bool |
Furquan Shaikh | 30bc5b3 | 2020-04-23 18:02:53 -0700 | [diff] [blame] | 407 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 408 | help |
| 409 | Select this item to include the S0i3 file into the PSP build. |
| 410 | |
| 411 | config HAVE_PSP_WHITELIST_FILE |
| 412 | bool "Include a debug whitelist file in PSP build" |
| 413 | default n |
| 414 | help |
| 415 | Support secured unlock prior to reset using a whitelisted |
| 416 | number? This feature requires a signed whitelist image and |
| 417 | bootloader from AMD. |
| 418 | |
| 419 | If unsure, answer 'n' |
| 420 | |
| 421 | config PSP_WHITELIST_FILE |
Martin Roth | 49b09a0 | 2020-02-20 13:54:06 -0700 | [diff] [blame] | 422 | string "Debug whitelist file path" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 423 | depends on HAVE_PSP_WHITELIST_FILE |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 424 | default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 425 | |
Furquan Shaikh | 577db02 | 2020-04-24 15:52:04 -0700 | [diff] [blame] | 426 | config PSP_UNLOCK_SECURE_DEBUG |
| 427 | bool "Unlock secure debug" |
| 428 | default n |
| 429 | help |
| 430 | Select this item to enable secure debug options in PSP. |
| 431 | |
Martin Roth | de49833 | 2020-09-01 11:00:28 -0600 | [diff] [blame] | 432 | config PSP_VERSTAGE_FILE |
| 433 | string "Specify the PSP_verstage file path" |
| 434 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
Raul E Rangel | 21c70b1 | 2021-07-16 14:36:01 -0600 | [diff] [blame] | 435 | default "\$(obj)/psp_verstage.bin" |
Martin Roth | de49833 | 2020-09-01 11:00:28 -0600 | [diff] [blame] | 436 | help |
| 437 | Add psp_verstage file to the build & PSP Directory Table |
| 438 | |
Martin Roth | fe87d76 | 2020-09-01 11:04:21 -0600 | [diff] [blame] | 439 | config PSP_VERSTAGE_SIGNING_TOKEN |
| 440 | string "Specify the PSP_verstage Signature Token file path" |
| 441 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 442 | default "" |
| 443 | help |
| 444 | Add psp_verstage signature token to the build & PSP Directory Table |
| 445 | |
Martin Roth | fdad5ad | 2021-04-16 11:36:01 -0600 | [diff] [blame] | 446 | config PSP_SOFTFUSE_BITS |
| 447 | string "PSP Soft Fuse bits to enable" |
| 448 | default "28" |
| 449 | help |
| 450 | Space separated list of Soft Fuse bits to enable. |
| 451 | Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG) |
| 452 | Bit 15: PSP post code destination: 0=LPC 1=eSPI |
| 453 | Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW) |
| 454 | |
| 455 | See #55758 (NDA) for additional bit definitions. |
| 456 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 457 | endmenu |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 458 | |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 459 | config VBOOT |
| 460 | select VBOOT_VBNV_CMOS |
Martin Roth | e7e6c4e | 2020-07-15 11:54:14 -0600 | [diff] [blame] | 461 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 462 | |
| 463 | config VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 464 | def_bool n |
| 465 | depends on VBOOT |
| 466 | select ARCH_VERSTAGE_ARMV7 |
| 467 | help |
| 468 | Runs verstage on the PSP. Only available on |
| 469 | certain Chrome OS branded parts from AMD. |
| 470 | |
Martin Roth | 5632c6b | 2020-10-28 11:52:30 -0600 | [diff] [blame] | 471 | config VBOOT_HASH_BLOCK_SIZE |
| 472 | hex |
| 473 | default 0x9000 |
| 474 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 475 | help |
| 476 | Because the bulk of the time in psp_verstage to hash the RO cbfs is |
| 477 | spent in the overhead of doing svc calls, increasing the hash block |
| 478 | size significantly cuts the verstage hashing time as seen below. |
| 479 | |
| 480 | 4k takes 180ms |
| 481 | 16k takes 44ms |
| 482 | 32k takes 33.7ms |
| 483 | 36k takes 32.5ms |
| 484 | There's actually still room for an even bigger stack, but we've |
| 485 | reached a point of diminishing returns. |
| 486 | |
Martin Roth | 50cca76 | 2020-08-13 11:06:18 -0600 | [diff] [blame] | 487 | config CMOS_RECOVERY_BYTE |
| 488 | hex |
| 489 | default 0x51 |
| 490 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 491 | help |
| 492 | If the workbuf is not passed from the PSP to coreboot, set the |
| 493 | recovery flag and reboot. The PSP will read this byte, mark the |
| 494 | recovery request in VBNV, and reset the system into recovery mode. |
| 495 | |
| 496 | This is the byte before the default first byte used by VBNV |
| 497 | (0x26 + 0x0E - 1) |
| 498 | |
Martin Roth | 9aa8d11 | 2020-06-04 21:31:41 -0600 | [diff] [blame] | 499 | if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 500 | |
| 501 | config RWA_REGION_ONLY |
| 502 | string |
| 503 | default "apu/amdfw_a" |
| 504 | help |
| 505 | Add a space-delimited list of filenames that should only be in the |
| 506 | RW-A section. |
| 507 | |
| 508 | config RWB_REGION_ONLY |
| 509 | string |
| 510 | default "apu/amdfw_b" |
| 511 | help |
| 512 | Add a space-delimited list of filenames that should only be in the |
| 513 | RW-B section. |
| 514 | |
Martin Roth | 9aa8d11 | 2020-06-04 21:31:41 -0600 | [diff] [blame] | 515 | endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 516 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 517 | endif # SOC_AMD_PICASSO |