blob: c73467a0eaeee6ace9466ccee33837079891c987 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080035 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070036 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010037 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010038 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040039 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010040 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010041 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020042 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060043 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010044 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080045 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010046 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060047 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080048 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020049 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010050 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070051 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010052 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060053 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060055 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060056 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010057 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070058 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010059 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080060 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010061 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010062 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010063 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070064 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010065 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010066 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070067 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020068 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050069 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060070 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050071 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Felix Heldcc975c52021-01-23 00:18:08 +010072 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010073 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060074 select USE_DDR4
75 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053076 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
77 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
78 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070079 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010080 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053081 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010082 help
83 AMD Cezanne support
84
85if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010086
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080087config CHIPSET_DEVICETREE
88 string
89 default "soc/amd/cezanne/chipset.cb"
90
Felix Held44e4bf22021-08-27 23:32:56 +020091config FSP_M_FILE
92 string "FSP-M (memory init) binary path and filename"
93 depends on ADD_FSP_BINARIES
94 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
95 help
96 The path and filename of the FSP-M binary for this platform.
97
98config FSP_S_FILE
99 string "FSP-S (silicon init) binary path and filename"
100 depends on ADD_FSP_BINARIES
101 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
102 help
103 The path and filename of the FSP-S binary for this platform.
104
Felix Helddc2d3562020-12-02 14:38:53 +0100105config EARLY_RESERVED_DRAM_BASE
106 hex
107 default 0x2000000
108 help
109 This variable defines the base address of the DRAM which is reserved
110 for usage by coreboot in early stages (i.e. before ramstage is up).
111 This memory gets reserved in BIOS tables to ensure that the OS does
112 not use it, thus preventing corruption of OS memory in case of S3
113 resume.
114
115config EARLYRAM_BSP_STACK_SIZE
116 hex
117 default 0x1000
118
119config PSP_APOB_DRAM_ADDRESS
120 hex
121 default 0x2001000
122 help
123 Location in DRAM where the PSP will copy the AGESA PSP Output
124 Block.
125
Fred Reitberger475e2822022-07-14 11:06:30 -0400126config PSP_APOB_DRAM_SIZE
127 hex
128 default 0x10000
129
Kangheui Won66c5f252021-04-20 17:30:29 +1000130config PSP_SHAREDMEM_BASE
131 hex
132 default 0x2011000 if VBOOT
133 default 0x0
134 help
135 This variable defines the base address in DRAM memory where PSP copies
136 the vboot workbuf. This is used in the linker script to have a static
137 allocation for the buffer as well as for adding relevant entries in
138 the BIOS directory table for the PSP.
139
140config PSP_SHAREDMEM_SIZE
141 hex
142 default 0x8000 if VBOOT
143 default 0x0
144 help
145 Sets the maximum size for the PSP to pass the vboot workbuf and
146 any logs or timestamps back to coreboot. This will be copied
147 into main memory by the PSP and will be available when the x86 is
148 started. The workbuf's base depends on the address of the reset
149 vector.
150
Raul E Rangel86302a82022-01-18 15:29:54 -0700151config PRE_X86_CBMEM_CONSOLE_SIZE
152 hex
153 default 0x1600
154 help
155 Size of the CBMEM console used in PSP verstage.
156
Felix Helddc2d3562020-12-02 14:38:53 +0100157config PRERAM_CBMEM_CONSOLE_SIZE
158 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700159 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100160 help
161 Increase this value if preram cbmem console is getting truncated
162
Kangheui Won4020aa72021-05-20 09:56:39 +1000163config CBFS_MCACHE_SIZE
164 hex
165 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
166
Felix Helddc2d3562020-12-02 14:38:53 +0100167config C_ENV_BOOTBLOCK_SIZE
168 hex
169 default 0x10000
170 help
171 Sets the size of the bootblock stage that should be loaded in DRAM.
172 This variable controls the DRAM allocation size in linker script
173 for bootblock stage.
174
Felix Helddc2d3562020-12-02 14:38:53 +0100175config ROMSTAGE_ADDR
176 hex
177 default 0x2040000
178 help
179 Sets the address in DRAM where romstage should be loaded.
180
181config ROMSTAGE_SIZE
182 hex
183 default 0x80000
184 help
185 Sets the size of DRAM allocation for romstage in linker script.
186
187config FSP_M_ADDR
188 hex
189 default 0x20C0000
190 help
191 Sets the address in DRAM where FSP-M should be loaded. cbfstool
192 performs relocation of FSP-M to this address.
193
194config FSP_M_SIZE
195 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600196 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100197 help
198 Sets the size of DRAM allocation for FSP-M in linker script.
199
Felix Held8d0a6092021-01-14 01:40:50 +0100200config FSP_TEMP_RAM_SIZE
201 hex
202 default 0x40000
203 help
204 The amount of coreboot-allocated heap and stack usage by the FSP.
205
Raul E Rangel72616b32021-02-05 16:48:42 -0700206config VERSTAGE_ADDR
207 hex
208 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600209 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700210 help
211 Sets the address in DRAM where verstage should be loaded if running
212 as a separate stage on x86.
213
214config VERSTAGE_SIZE
215 hex
216 depends on VBOOT_SEPARATE_VERSTAGE
217 default 0x80000
218 help
219 Sets the size of DRAM allocation for verstage in linker script if
220 running as a separate stage on x86.
221
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600222config ASYNC_FILE_LOADING
223 bool "Loads files from SPI asynchronously"
224 select COOP_MULTITASKING
225 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600226 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600227 help
228 When enabled, the platform will use the LPC SPI DMA controller to
229 asynchronously load contents from the SPI ROM. This will improve
230 boot time because the CPUs can be performing useful work while the
231 SPI contents are being preloaded.
232
Raul E Rangeldcd81142021-11-02 11:51:48 -0600233config CBFS_CACHE_SIZE
234 hex
235 default 0x40000 if CBFS_PRELOAD
236
Raul E Rangel72616b32021-02-05 16:48:42 -0700237config RO_REGION_ONLY
238 string
239 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
240 default "apu/amdfw"
241
Shelley Chen4e9bb332021-10-20 15:43:45 -0700242config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100243 default 0xF8000000
244
Shelley Chen4e9bb332021-10-20 15:43:45 -0700245config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100246 default 64
247
Felix Held88615622021-01-19 23:51:45 +0100248config MAX_CPUS
249 int
250 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200251 help
252 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100253
Felix Held30abfe52023-02-14 22:39:29 +0100254config VGA_BIOS_ID
255 string
256 default "1002,1638"
257 help
258 The default VGA BIOS PCI vendor/device ID should be set to the
259 result of the map_oprom_vendev() function in grapthics.c.
260
261config VGA_BIOS_FILE
262 string
263 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
264
Felix Held8a3d4d52021-01-13 03:06:21 +0100265config CONSOLE_UART_BASE_ADDRESS
266 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
267 hex
268 default 0xfedc9000 if UART_FOR_CONSOLE = 0
269 default 0xfedca000 if UART_FOR_CONSOLE = 1
270
Felix Heldee2a3652021-02-09 23:43:17 +0100271config SMM_TSEG_SIZE
272 hex
Felix Helde22eef72021-02-10 22:22:07 +0100273 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100274 default 0x0
275
276config SMM_RESERVED_SIZE
277 hex
278 default 0x180000
279
280config SMM_MODULE_STACK_SIZE
281 hex
282 default 0x800
283
Felix Held90b07012021-04-15 20:23:56 +0200284config ACPI_BERT
285 bool "Build ACPI BERT Table"
286 default y
287 depends on HAVE_ACPI_TABLES
288 help
289 Report Machine Check errors identified in POST to the OS in an
290 ACPI Boot Error Record Table.
291
292config ACPI_BERT_SIZE
293 hex
294 default 0x4000 if ACPI_BERT
295 default 0x0
296 help
297 Specify the amount of DRAM reserved for gathering the data used to
298 generate the ACPI table.
299
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800300config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
301 int
302 default 150
303
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600304config DISABLE_SPI_FLASH_ROM_SHARING
305 def_bool n
306 help
307 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
308 which indicates a board level ROM transaction request. This
309 removes arbitration with board and assumes the chipset controls
310 the SPI flash bus entirely.
311
Felix Held27b295b2021-03-25 01:20:41 +0100312config DISABLE_KEYBOARD_RESET_PIN
313 bool
314 help
315 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
316 signal. When this pin is used as GPIO and the keyboard reset
317 functionality isn't disabled, configuring it as an output and driving
318 it as 0 will cause a reset.
319
Jason Glenesk79542fa2021-03-10 03:50:57 -0800320config ACPI_SSDT_PSD_INDEPENDENT
321 bool "Allow core p-state independent transitions"
322 default y
323 help
324 AMD recommends the ACPI _PSD object to be configured to cause
325 cores to transition between p-states independently. A vendor may
326 choose to generate _PSD object to allow cores to transition together.
327
Zheng Baof51738d2021-01-20 16:43:52 +0800328menu "PSP Configuration Options"
329
330config AMD_FWM_POSITION_INDEX
331 int "Firmware Directory Table location (0 to 5)"
332 range 0 5
333 default 0 if BOARD_ROMSIZE_KB_512
334 default 1 if BOARD_ROMSIZE_KB_1024
335 default 2 if BOARD_ROMSIZE_KB_2048
336 default 3 if BOARD_ROMSIZE_KB_4096
337 default 4 if BOARD_ROMSIZE_KB_8192
338 default 5 if BOARD_ROMSIZE_KB_16384
339 help
340 Typically this is calculated by the ROM size, but there may
341 be situations where you want to put the firmware directory
342 table in a different location.
343 0: 512 KB - 0xFFFA0000
344 1: 1 MB - 0xFFF20000
345 2: 2 MB - 0xFFE20000
346 3: 4 MB - 0xFFC20000
347 4: 8 MB - 0xFF820000
348 5: 16 MB - 0xFF020000
349
350comment "AMD Firmware Directory Table set to location for 512KB ROM"
351 depends on AMD_FWM_POSITION_INDEX = 0
352comment "AMD Firmware Directory Table set to location for 1MB ROM"
353 depends on AMD_FWM_POSITION_INDEX = 1
354comment "AMD Firmware Directory Table set to location for 2MB ROM"
355 depends on AMD_FWM_POSITION_INDEX = 2
356comment "AMD Firmware Directory Table set to location for 4MB ROM"
357 depends on AMD_FWM_POSITION_INDEX = 3
358comment "AMD Firmware Directory Table set to location for 8MB ROM"
359 depends on AMD_FWM_POSITION_INDEX = 4
360comment "AMD Firmware Directory Table set to location for 16MB ROM"
361 depends on AMD_FWM_POSITION_INDEX = 5
362
363config AMDFW_CONFIG_FILE
364 string
365 default "src/soc/amd/cezanne/fw.cfg"
366
Rob Barnese09b6812021-04-15 17:21:19 -0600367config PSP_DISABLE_POSTCODES
368 bool "Disable PSP post codes"
369 help
370 Disables the output of port80 post codes from PSP.
371
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600372config PSP_POSTCODES_ON_ESPI
373 bool "Use eSPI bus for PSP post codes"
374 depends on !PSP_DISABLE_POSTCODES
375 default y
376 help
377 Select to send PSP port80 post codes on eSPI bus.
378 If not selected, PSP port80 codes will be sent on LPC bus.
379
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700380config PSP_INIT_ESPI
381 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600382 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700383 Select to initialize the eSPI controller in the PSP Stage 2 Boot
384 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600385
Zheng Baof51738d2021-01-20 16:43:52 +0800386config PSP_LOAD_MP2_FW
387 bool
388 default n
389 help
390 Include the MP2 firmwares and configuration into the PSP build.
391
392 If unsure, answer 'n'
393
Zheng Baof51738d2021-01-20 16:43:52 +0800394config PSP_UNLOCK_SECURE_DEBUG
395 bool "Unlock secure debug"
396 default y
397 help
398 Select this item to enable secure debug options in PSP.
399
Raul E Rangel97b8b172021-02-24 16:59:32 -0700400config HAVE_PSP_WHITELIST_FILE
401 bool "Include a debug whitelist file in PSP build"
402 default n
403 help
404 Support secured unlock prior to reset using a whitelisted
405 serial number. This feature requires a signed whitelist image
406 and bootloader from AMD.
407
408 If unsure, answer 'n'
409
410config PSP_WHITELIST_FILE
411 string "Debug whitelist file path"
412 depends on HAVE_PSP_WHITELIST_FILE
413 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
414
Zheng Baoc5b912f72022-02-11 11:53:32 +0800415config HAVE_SPL_FILE
416 bool "Have a mainboard specific SPL table file"
417 default n
418 help
419 Have a mainboard specific SPL table file, which is created by AMD
420 and put to 3rdparty/blobs.
421
422 If unsure, answer 'n'
423
424config SPL_TABLE_FILE
425 string "SPL table file"
426 depends on HAVE_SPL_FILE
427 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
428
Martin Rothfdad5ad2021-04-16 11:36:01 -0600429config PSP_SOFTFUSE_BITS
430 string "PSP Soft Fuse bits to enable"
431 default "28 6"
432 help
433 Space separated list of Soft Fuse bits to enable.
434 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
435 Bit 7: Disable PSP postcodes on Renoir and newer chips only
436 (Set by PSP_DISABLE_PORT80)
437 Bit 15: PSP post code destination: 0=LPC 1=eSPI
438 (Set by PSP_INITIALIZE_ESPI)
439 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
440
441 See #55758 (NDA) for additional bit definitions.
442
Kangheui Won66c5f252021-04-20 17:30:29 +1000443config PSP_VERSTAGE_FILE
444 string "Specify the PSP_verstage file path"
445 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600446 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000447 help
448 Add psp_verstage file to the build & PSP Directory Table
449
450config PSP_VERSTAGE_SIGNING_TOKEN
451 string "Specify the PSP_verstage Signature Token file path"
452 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
453 default ""
454 help
455 Add psp_verstage signature token to the build & PSP Directory Table
456
Zheng Baof51738d2021-01-20 16:43:52 +0800457endmenu
458
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600459config VBOOT
460 select VBOOT_VBNV_CMOS
461 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
462
Kangheui Won66c5f252021-04-20 17:30:29 +1000463config VBOOT_STARTS_BEFORE_BOOTBLOCK
464 def_bool n
465 depends on VBOOT
466 select ARCH_VERSTAGE_ARMV7
467 help
468 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600469 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000470
471config VBOOT_HASH_BLOCK_SIZE
472 hex
473 default 0x9000
474 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
475 help
476 Because the bulk of the time in psp_verstage to hash the RO cbfs is
477 spent in the overhead of doing svc calls, increasing the hash block
478 size significantly cuts the verstage hashing time as seen below.
479
480 4k takes 180ms
481 16k takes 44ms
482 32k takes 33.7ms
483 36k takes 32.5ms
484 There's actually still room for an even bigger stack, but we've
485 reached a point of diminishing returns.
486
487config CMOS_RECOVERY_BYTE
488 hex
489 default 0x51
490 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
491 help
492 If the workbuf is not passed from the PSP to coreboot, set the
493 recovery flag and reboot. The PSP will read this byte, mark the
494 recovery request in VBNV, and reset the system into recovery mode.
495
496 This is the byte before the default first byte used by VBNV
497 (0x26 + 0x0E - 1)
498
Matt DeVillierf9fea862022-10-04 16:41:28 -0500499if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000500
501config RWA_REGION_ONLY
502 string
503 default "apu/amdfw_a"
504 help
505 Add a space-delimited list of filenames that should only be in the
506 RW-A section.
507
Matt DeVillierf9fea862022-10-04 16:41:28 -0500508endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
509
510if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
511
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000512config RWB_REGION_ONLY
513 string
514 default "apu/amdfw_b"
515 help
516 Add a space-delimited list of filenames that should only be in the
517 RW-B section.
518
519endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
520
Felix Helddc2d3562020-12-02 14:38:53 +0100521endif # SOC_AMD_CEZANNE