blob: 6b6bec3fc867cfa535fe25069c3a2fa713550f93 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080035 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070036 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010037 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010038 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040039 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010040 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010041 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020042 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060043 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010044 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080045 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010046 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060047 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080048 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020049 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010050 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070051 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010052 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060053 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060055 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060056 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010057 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010058 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080059 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010060 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010061 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070062 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010063 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010064 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070065 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020066 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050067 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060068 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050069 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Felix Heldcc975c52021-01-23 00:18:08 +010070 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010071 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060072 select USE_DDR4
73 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053074 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
75 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
76 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070077 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010078 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053079 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010080 help
81 AMD Cezanne support
82
83if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010084
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080085config CHIPSET_DEVICETREE
86 string
87 default "soc/amd/cezanne/chipset.cb"
88
Felix Held44e4bf22021-08-27 23:32:56 +020089config FSP_M_FILE
90 string "FSP-M (memory init) binary path and filename"
91 depends on ADD_FSP_BINARIES
92 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
93 help
94 The path and filename of the FSP-M binary for this platform.
95
96config FSP_S_FILE
97 string "FSP-S (silicon init) binary path and filename"
98 depends on ADD_FSP_BINARIES
99 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
100 help
101 The path and filename of the FSP-S binary for this platform.
102
Felix Helddc2d3562020-12-02 14:38:53 +0100103config EARLY_RESERVED_DRAM_BASE
104 hex
105 default 0x2000000
106 help
107 This variable defines the base address of the DRAM which is reserved
108 for usage by coreboot in early stages (i.e. before ramstage is up).
109 This memory gets reserved in BIOS tables to ensure that the OS does
110 not use it, thus preventing corruption of OS memory in case of S3
111 resume.
112
113config EARLYRAM_BSP_STACK_SIZE
114 hex
115 default 0x1000
116
117config PSP_APOB_DRAM_ADDRESS
118 hex
119 default 0x2001000
120 help
121 Location in DRAM where the PSP will copy the AGESA PSP Output
122 Block.
123
Fred Reitberger475e2822022-07-14 11:06:30 -0400124config PSP_APOB_DRAM_SIZE
125 hex
126 default 0x10000
127
Kangheui Won66c5f252021-04-20 17:30:29 +1000128config PSP_SHAREDMEM_BASE
129 hex
130 default 0x2011000 if VBOOT
131 default 0x0
132 help
133 This variable defines the base address in DRAM memory where PSP copies
134 the vboot workbuf. This is used in the linker script to have a static
135 allocation for the buffer as well as for adding relevant entries in
136 the BIOS directory table for the PSP.
137
138config PSP_SHAREDMEM_SIZE
139 hex
140 default 0x8000 if VBOOT
141 default 0x0
142 help
143 Sets the maximum size for the PSP to pass the vboot workbuf and
144 any logs or timestamps back to coreboot. This will be copied
145 into main memory by the PSP and will be available when the x86 is
146 started. The workbuf's base depends on the address of the reset
147 vector.
148
Raul E Rangel86302a82022-01-18 15:29:54 -0700149config PRE_X86_CBMEM_CONSOLE_SIZE
150 hex
151 default 0x1600
152 help
153 Size of the CBMEM console used in PSP verstage.
154
Felix Helddc2d3562020-12-02 14:38:53 +0100155config PRERAM_CBMEM_CONSOLE_SIZE
156 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700157 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100158 help
159 Increase this value if preram cbmem console is getting truncated
160
Kangheui Won4020aa72021-05-20 09:56:39 +1000161config CBFS_MCACHE_SIZE
162 hex
163 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
164
Felix Helddc2d3562020-12-02 14:38:53 +0100165config C_ENV_BOOTBLOCK_SIZE
166 hex
167 default 0x10000
168 help
169 Sets the size of the bootblock stage that should be loaded in DRAM.
170 This variable controls the DRAM allocation size in linker script
171 for bootblock stage.
172
Felix Helddc2d3562020-12-02 14:38:53 +0100173config ROMSTAGE_ADDR
174 hex
175 default 0x2040000
176 help
177 Sets the address in DRAM where romstage should be loaded.
178
179config ROMSTAGE_SIZE
180 hex
181 default 0x80000
182 help
183 Sets the size of DRAM allocation for romstage in linker script.
184
185config FSP_M_ADDR
186 hex
187 default 0x20C0000
188 help
189 Sets the address in DRAM where FSP-M should be loaded. cbfstool
190 performs relocation of FSP-M to this address.
191
192config FSP_M_SIZE
193 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600194 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100195 help
196 Sets the size of DRAM allocation for FSP-M in linker script.
197
Felix Held8d0a6092021-01-14 01:40:50 +0100198config FSP_TEMP_RAM_SIZE
199 hex
200 default 0x40000
201 help
202 The amount of coreboot-allocated heap and stack usage by the FSP.
203
Raul E Rangel72616b32021-02-05 16:48:42 -0700204config VERSTAGE_ADDR
205 hex
206 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600207 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700208 help
209 Sets the address in DRAM where verstage should be loaded if running
210 as a separate stage on x86.
211
212config VERSTAGE_SIZE
213 hex
214 depends on VBOOT_SEPARATE_VERSTAGE
215 default 0x80000
216 help
217 Sets the size of DRAM allocation for verstage in linker script if
218 running as a separate stage on x86.
219
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600220config ASYNC_FILE_LOADING
221 bool "Loads files from SPI asynchronously"
222 select COOP_MULTITASKING
223 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600224 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600225 help
226 When enabled, the platform will use the LPC SPI DMA controller to
227 asynchronously load contents from the SPI ROM. This will improve
228 boot time because the CPUs can be performing useful work while the
229 SPI contents are being preloaded.
230
Raul E Rangeldcd81142021-11-02 11:51:48 -0600231config CBFS_CACHE_SIZE
232 hex
233 default 0x40000 if CBFS_PRELOAD
234
Raul E Rangel72616b32021-02-05 16:48:42 -0700235config RO_REGION_ONLY
236 string
237 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
238 default "apu/amdfw"
239
Shelley Chen4e9bb332021-10-20 15:43:45 -0700240config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100241 default 0xF8000000
242
Shelley Chen4e9bb332021-10-20 15:43:45 -0700243config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100244 default 64
245
Felix Held88615622021-01-19 23:51:45 +0100246config MAX_CPUS
247 int
248 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200249 help
250 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100251
Felix Held8a3d4d52021-01-13 03:06:21 +0100252config CONSOLE_UART_BASE_ADDRESS
253 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
254 hex
255 default 0xfedc9000 if UART_FOR_CONSOLE = 0
256 default 0xfedca000 if UART_FOR_CONSOLE = 1
257
Felix Heldee2a3652021-02-09 23:43:17 +0100258config SMM_TSEG_SIZE
259 hex
Felix Helde22eef72021-02-10 22:22:07 +0100260 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100261 default 0x0
262
263config SMM_RESERVED_SIZE
264 hex
265 default 0x180000
266
267config SMM_MODULE_STACK_SIZE
268 hex
269 default 0x800
270
Felix Held90b07012021-04-15 20:23:56 +0200271config ACPI_BERT
272 bool "Build ACPI BERT Table"
273 default y
274 depends on HAVE_ACPI_TABLES
275 help
276 Report Machine Check errors identified in POST to the OS in an
277 ACPI Boot Error Record Table.
278
279config ACPI_BERT_SIZE
280 hex
281 default 0x4000 if ACPI_BERT
282 default 0x0
283 help
284 Specify the amount of DRAM reserved for gathering the data used to
285 generate the ACPI table.
286
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800287config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
288 int
289 default 150
290
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600291config DISABLE_SPI_FLASH_ROM_SHARING
292 def_bool n
293 help
294 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
295 which indicates a board level ROM transaction request. This
296 removes arbitration with board and assumes the chipset controls
297 the SPI flash bus entirely.
298
Felix Held27b295b2021-03-25 01:20:41 +0100299config DISABLE_KEYBOARD_RESET_PIN
300 bool
301 help
302 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
303 signal. When this pin is used as GPIO and the keyboard reset
304 functionality isn't disabled, configuring it as an output and driving
305 it as 0 will cause a reset.
306
Jason Glenesk79542fa2021-03-10 03:50:57 -0800307config ACPI_SSDT_PSD_INDEPENDENT
308 bool "Allow core p-state independent transitions"
309 default y
310 help
311 AMD recommends the ACPI _PSD object to be configured to cause
312 cores to transition between p-states independently. A vendor may
313 choose to generate _PSD object to allow cores to transition together.
314
Zheng Baof51738d2021-01-20 16:43:52 +0800315menu "PSP Configuration Options"
316
317config AMD_FWM_POSITION_INDEX
318 int "Firmware Directory Table location (0 to 5)"
319 range 0 5
320 default 0 if BOARD_ROMSIZE_KB_512
321 default 1 if BOARD_ROMSIZE_KB_1024
322 default 2 if BOARD_ROMSIZE_KB_2048
323 default 3 if BOARD_ROMSIZE_KB_4096
324 default 4 if BOARD_ROMSIZE_KB_8192
325 default 5 if BOARD_ROMSIZE_KB_16384
326 help
327 Typically this is calculated by the ROM size, but there may
328 be situations where you want to put the firmware directory
329 table in a different location.
330 0: 512 KB - 0xFFFA0000
331 1: 1 MB - 0xFFF20000
332 2: 2 MB - 0xFFE20000
333 3: 4 MB - 0xFFC20000
334 4: 8 MB - 0xFF820000
335 5: 16 MB - 0xFF020000
336
337comment "AMD Firmware Directory Table set to location for 512KB ROM"
338 depends on AMD_FWM_POSITION_INDEX = 0
339comment "AMD Firmware Directory Table set to location for 1MB ROM"
340 depends on AMD_FWM_POSITION_INDEX = 1
341comment "AMD Firmware Directory Table set to location for 2MB ROM"
342 depends on AMD_FWM_POSITION_INDEX = 2
343comment "AMD Firmware Directory Table set to location for 4MB ROM"
344 depends on AMD_FWM_POSITION_INDEX = 3
345comment "AMD Firmware Directory Table set to location for 8MB ROM"
346 depends on AMD_FWM_POSITION_INDEX = 4
347comment "AMD Firmware Directory Table set to location for 16MB ROM"
348 depends on AMD_FWM_POSITION_INDEX = 5
349
350config AMDFW_CONFIG_FILE
351 string
352 default "src/soc/amd/cezanne/fw.cfg"
353
Rob Barnese09b6812021-04-15 17:21:19 -0600354config PSP_DISABLE_POSTCODES
355 bool "Disable PSP post codes"
356 help
357 Disables the output of port80 post codes from PSP.
358
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600359config PSP_POSTCODES_ON_ESPI
360 bool "Use eSPI bus for PSP post codes"
361 depends on !PSP_DISABLE_POSTCODES
362 default y
363 help
364 Select to send PSP port80 post codes on eSPI bus.
365 If not selected, PSP port80 codes will be sent on LPC bus.
366
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700367config PSP_INIT_ESPI
368 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600369 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700370 Select to initialize the eSPI controller in the PSP Stage 2 Boot
371 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600372
Zheng Baof51738d2021-01-20 16:43:52 +0800373config PSP_LOAD_MP2_FW
374 bool
375 default n
376 help
377 Include the MP2 firmwares and configuration into the PSP build.
378
379 If unsure, answer 'n'
380
Zheng Baof51738d2021-01-20 16:43:52 +0800381config PSP_UNLOCK_SECURE_DEBUG
382 bool "Unlock secure debug"
383 default y
384 help
385 Select this item to enable secure debug options in PSP.
386
Raul E Rangel97b8b172021-02-24 16:59:32 -0700387config HAVE_PSP_WHITELIST_FILE
388 bool "Include a debug whitelist file in PSP build"
389 default n
390 help
391 Support secured unlock prior to reset using a whitelisted
392 serial number. This feature requires a signed whitelist image
393 and bootloader from AMD.
394
395 If unsure, answer 'n'
396
397config PSP_WHITELIST_FILE
398 string "Debug whitelist file path"
399 depends on HAVE_PSP_WHITELIST_FILE
400 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
401
Zheng Baoc5b912f72022-02-11 11:53:32 +0800402config HAVE_SPL_FILE
403 bool "Have a mainboard specific SPL table file"
404 default n
405 help
406 Have a mainboard specific SPL table file, which is created by AMD
407 and put to 3rdparty/blobs.
408
409 If unsure, answer 'n'
410
411config SPL_TABLE_FILE
412 string "SPL table file"
413 depends on HAVE_SPL_FILE
414 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
415
Martin Rothfdad5ad2021-04-16 11:36:01 -0600416config PSP_SOFTFUSE_BITS
417 string "PSP Soft Fuse bits to enable"
418 default "28 6"
419 help
420 Space separated list of Soft Fuse bits to enable.
421 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
422 Bit 7: Disable PSP postcodes on Renoir and newer chips only
423 (Set by PSP_DISABLE_PORT80)
424 Bit 15: PSP post code destination: 0=LPC 1=eSPI
425 (Set by PSP_INITIALIZE_ESPI)
426 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
427
428 See #55758 (NDA) for additional bit definitions.
429
Kangheui Won66c5f252021-04-20 17:30:29 +1000430config PSP_VERSTAGE_FILE
431 string "Specify the PSP_verstage file path"
432 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600433 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000434 help
435 Add psp_verstage file to the build & PSP Directory Table
436
437config PSP_VERSTAGE_SIGNING_TOKEN
438 string "Specify the PSP_verstage Signature Token file path"
439 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
440 default ""
441 help
442 Add psp_verstage signature token to the build & PSP Directory Table
443
Zheng Baof51738d2021-01-20 16:43:52 +0800444endmenu
445
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600446config VBOOT
447 select VBOOT_VBNV_CMOS
448 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
449
Kangheui Won66c5f252021-04-20 17:30:29 +1000450config VBOOT_STARTS_BEFORE_BOOTBLOCK
451 def_bool n
452 depends on VBOOT
453 select ARCH_VERSTAGE_ARMV7
454 help
455 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600456 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000457
458config VBOOT_HASH_BLOCK_SIZE
459 hex
460 default 0x9000
461 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
462 help
463 Because the bulk of the time in psp_verstage to hash the RO cbfs is
464 spent in the overhead of doing svc calls, increasing the hash block
465 size significantly cuts the verstage hashing time as seen below.
466
467 4k takes 180ms
468 16k takes 44ms
469 32k takes 33.7ms
470 36k takes 32.5ms
471 There's actually still room for an even bigger stack, but we've
472 reached a point of diminishing returns.
473
474config CMOS_RECOVERY_BYTE
475 hex
476 default 0x51
477 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
478 help
479 If the workbuf is not passed from the PSP to coreboot, set the
480 recovery flag and reboot. The PSP will read this byte, mark the
481 recovery request in VBNV, and reset the system into recovery mode.
482
483 This is the byte before the default first byte used by VBNV
484 (0x26 + 0x0E - 1)
485
Matt DeVillierf9fea862022-10-04 16:41:28 -0500486if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000487
488config RWA_REGION_ONLY
489 string
490 default "apu/amdfw_a"
491 help
492 Add a space-delimited list of filenames that should only be in the
493 RW-A section.
494
Matt DeVillierf9fea862022-10-04 16:41:28 -0500495endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
496
497if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
498
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000499config RWB_REGION_ONLY
500 string
501 default "apu/amdfw_b"
502 help
503 Add a space-delimited list of filenames that should only be in the
504 RW-B section.
505
506endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
507
Felix Helddc2d3562020-12-02 14:38:53 +0100508endif # SOC_AMD_CEZANNE