Felix Held | 4a8cd72 | 2020-04-18 22:26:39 +0200 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 2 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 3 | config SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 4 | bool |
| 5 | help |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 6 | AMD Picasso support |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 7 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 8 | if SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 9 | |
| 10 | config CPU_SPECIFIC_OPTIONS |
| 11 | def_bool y |
| 12 | select ARCH_BOOTBLOCK_X86_32 |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 13 | select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 14 | select ARCH_ROMSTAGE_X86_32 |
| 15 | select ARCH_RAMSTAGE_X86_32 |
Felix Held | 4667322 | 2020-04-04 02:37:04 +0200 | [diff] [blame] | 16 | select RESET_VECTOR_IN_RAM |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 17 | select X86_AMD_FIXED_MTRRS |
Marshall Dawson | 34c3056 | 2019-07-16 15:18:00 -0600 | [diff] [blame] | 18 | select X86_AMD_INIT_SIPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 19 | select ACPI_AMD_HARDWARE_SLEEP_VALUES |
Kyösti Mälkki | 3139c8d | 2020-06-28 16:33:33 +0300 | [diff] [blame^] | 20 | select ACPI_SOC_NVS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 21 | select DRIVERS_I2C_DESIGNWARE |
Raul E Rangel | 0357ab7 | 2020-07-09 12:08:58 -0600 | [diff] [blame] | 22 | select DRIVERS_USB_PCI_XHCI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 23 | select GENERIC_GPIO_LIB |
Furquan Shaikh | 8e91509 | 2020-06-17 23:15:35 -0700 | [diff] [blame] | 24 | select IDT_IN_EVERY_STAGE |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 25 | select IOAPIC |
Furquan Shaikh | 0eabe13 | 2020-04-28 21:57:07 -0700 | [diff] [blame] | 26 | select HAVE_EM100_SUPPORT |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 27 | select HAVE_USBDEBUG_OPTIONS |
Richard Spiegel | 65562cd65 | 2019-08-21 10:27:05 -0700 | [diff] [blame] | 28 | select SOC_AMD_COMMON_BLOCK_SPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 29 | select SOC_AMD_COMMON |
Felix Held | 9065f4f | 2020-11-21 02:12:54 +0100 | [diff] [blame] | 30 | select SOC_AMD_COMMON_BLOCK_NONCAR |
Furquan Shaikh | 702cf30 | 2020-05-09 18:30:51 -0700 | [diff] [blame] | 31 | select SOC_AMD_COMMON_BLOCK_HAS_ESPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 32 | select SOC_AMD_COMMON_BLOCK_IOMMU |
| 33 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO |
| 34 | select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS |
| 35 | select SOC_AMD_COMMON_BLOCK_ACPI |
Felix Held | 6443ad4 | 2020-11-30 18:18:35 +0100 | [diff] [blame] | 36 | select SOC_AMD_COMMON_BLOCK_AOAC |
Furquan Shaikh | 9e1a49c | 2020-04-23 14:01:12 -0700 | [diff] [blame] | 37 | select SOC_AMD_COMMON_BLOCK_GRAPHICS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 38 | select SOC_AMD_COMMON_BLOCK_LPC |
| 39 | select SOC_AMD_COMMON_BLOCK_PCI |
| 40 | select SOC_AMD_COMMON_BLOCK_HDA |
| 41 | select SOC_AMD_COMMON_BLOCK_SATA |
Aaron Durbin | 3d2e18a | 2020-01-28 11:20:05 -0700 | [diff] [blame] | 42 | select SOC_AMD_COMMON_BLOCK_SMBUS |
Felix Held | 161d809 | 2020-12-01 18:17:42 +0100 | [diff] [blame] | 43 | select SOC_AMD_COMMON_BLOCK_SMI |
Felix Held | 60a4643 | 2020-11-12 00:14:16 +0100 | [diff] [blame] | 44 | select SOC_AMD_COMMON_BLOCK_SMU |
Felix Held | 2f5c759 | 2020-12-04 17:31:10 +0100 | [diff] [blame] | 45 | select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H |
Felix Held | 6f8f9c9 | 2020-12-09 21:36:56 +0100 | [diff] [blame] | 46 | select SOC_AMD_COMMON_BLOCK_UART |
Marshall Dawson | 5a73fc3 | 2020-01-24 09:42:57 -0700 | [diff] [blame] | 47 | select SOC_AMD_COMMON_BLOCK_PSP_GEN2 |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 48 | select PROVIDES_ROM_SHARING |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 49 | select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 50 | select PARALLEL_MP |
| 51 | select PARALLEL_MP_AP_WORK |
| 52 | select HAVE_SMI_HANDLER |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 53 | select SSE2 |
| 54 | select RTC |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 55 | select PLATFORM_USES_FSP2_0 |
Furquan Shaikh | c3063c5 | 2020-05-28 11:58:20 -0700 | [diff] [blame] | 56 | select FSP_COMPRESS_FSP_M_LZMA |
| 57 | select FSP_COMPRESS_FSP_S_LZMA |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 58 | select UDK_2017_BINDING |
| 59 | select HAVE_CF9_RESET |
Zheng Bao | 6ba591b | 2020-06-09 09:47:06 +0800 | [diff] [blame] | 60 | select SUPPORT_CPU_UCODE_IN_CBFS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 61 | |
Felix Held | 3cc3d81 | 2020-06-17 16:16:08 +0200 | [diff] [blame] | 62 | config FSP_M_FILE |
| 63 | string "FSP-M (memory init) binary path and filename" |
| 64 | depends on ADD_FSP_BINARIES |
| 65 | default "3rdparty/amd_blobs/picasso/PICASSO_M.fd" |
| 66 | help |
| 67 | The path and filename of the FSP-M binary for this platform. |
| 68 | |
| 69 | config FSP_S_FILE |
| 70 | string "FSP-S (silicon init) binary path and filename" |
| 71 | depends on ADD_FSP_BINARIES |
| 72 | default "3rdparty/amd_blobs/picasso/PICASSO_S.fd" |
| 73 | help |
| 74 | The path and filename of the FSP-S binary for this platform. |
| 75 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 76 | config EARLY_RESERVED_DRAM_BASE |
| 77 | hex |
| 78 | default 0x2000000 |
| 79 | help |
| 80 | This variable defines the base address of the DRAM which is reserved |
| 81 | for usage by coreboot in early stages (i.e. before ramstage is up). |
| 82 | This memory gets reserved in BIOS tables to ensure that the OS does |
| 83 | not use it, thus preventing corruption of OS memory in case of S3 |
| 84 | resume. |
| 85 | |
| 86 | config EARLYRAM_BSP_STACK_SIZE |
| 87 | hex |
| 88 | default 0x1000 |
| 89 | |
| 90 | config PSP_APOB_DRAM_ADDRESS |
| 91 | hex |
| 92 | default 0x2001000 |
| 93 | help |
| 94 | Location in DRAM where the PSP will copy the AGESA PSP Output |
| 95 | Block. |
| 96 | |
| 97 | config PSP_SHAREDMEM_BASE |
| 98 | hex |
| 99 | default 0x2011000 if VBOOT |
| 100 | default 0x0 |
| 101 | help |
| 102 | This variable defines the base address in DRAM memory where PSP copies |
| 103 | vboot workbuf to. This is used in linker script to have a static |
| 104 | allocation for the buffer as well as for adding relevant entries in |
| 105 | BIOS directory table for the PSP. |
| 106 | |
| 107 | config PSP_SHAREDMEM_SIZE |
| 108 | hex |
| 109 | default 0x8000 if VBOOT |
| 110 | default 0x0 |
| 111 | help |
| 112 | Sets the maximum size for the PSP to pass the vboot workbuf and |
| 113 | any logs or timestamps back to coreboot. This will be copied |
| 114 | into main memory by the PSP and will be available when the x86 is |
| 115 | started. The workbuf's base depends on the address of the reset |
| 116 | vector. |
| 117 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 118 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 119 | hex |
| 120 | default 0x1600 |
| 121 | help |
| 122 | Increase this value if preram cbmem console is getting truncated |
| 123 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 124 | config C_ENV_BOOTBLOCK_SIZE |
| 125 | hex |
| 126 | default 0x10000 |
| 127 | help |
| 128 | Sets the size of the bootblock stage that should be loaded in DRAM. |
| 129 | This variable controls the DRAM allocation size in linker script |
| 130 | for bootblock stage. |
| 131 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 132 | config ROMSTAGE_ADDR |
| 133 | hex |
| 134 | default 0x2040000 |
| 135 | help |
| 136 | Sets the address in DRAM where romstage should be loaded. |
| 137 | |
| 138 | config ROMSTAGE_SIZE |
| 139 | hex |
| 140 | default 0x80000 |
| 141 | help |
| 142 | Sets the size of DRAM allocation for romstage in linker script. |
| 143 | |
| 144 | config FSP_M_ADDR |
| 145 | hex |
| 146 | default 0x20C0000 |
| 147 | help |
| 148 | Sets the address in DRAM where FSP-M should be loaded. cbfstool |
| 149 | performs relocation of FSP-M to this address. |
| 150 | |
| 151 | config FSP_M_SIZE |
| 152 | hex |
| 153 | default 0x80000 |
| 154 | help |
| 155 | Sets the size of DRAM allocation for FSP-M in linker script. |
| 156 | |
| 157 | config VERSTAGE_ADDR |
| 158 | hex |
| 159 | depends on VBOOT_SEPARATE_VERSTAGE |
| 160 | default 0x2140000 |
| 161 | help |
| 162 | Sets the address in DRAM where verstage should be loaded if running |
| 163 | as a separate stage on x86. |
| 164 | |
| 165 | config VERSTAGE_SIZE |
| 166 | hex |
| 167 | depends on VBOOT_SEPARATE_VERSTAGE |
| 168 | default 0x80000 |
| 169 | help |
| 170 | Sets the size of DRAM allocation for verstage in linker script if |
| 171 | running as a separate stage on x86. |
| 172 | |
| 173 | config RAMBASE |
| 174 | hex |
| 175 | default 0x10000000 |
| 176 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 177 | config CPU_ADDR_BITS |
| 178 | int |
| 179 | default 48 |
| 180 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 181 | config MMCONF_BASE_ADDRESS |
| 182 | hex |
| 183 | default 0xF8000000 |
| 184 | |
| 185 | config MMCONF_BUS_NUMBER |
| 186 | int |
| 187 | default 64 |
| 188 | |
Raul E Rangel | 5f52c0e | 2020-05-13 13:22:48 -0600 | [diff] [blame] | 189 | config VERSTAGE_ADDR |
| 190 | hex |
| 191 | default 0x4000000 |
| 192 | |
Felix Held | 1032d22 | 2020-11-04 16:19:35 +0100 | [diff] [blame] | 193 | config MAX_CPUS |
| 194 | int |
| 195 | default 8 |
| 196 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 197 | config VGA_BIOS_ID |
| 198 | string |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 199 | default "1002,15d8,c1" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 200 | help |
| 201 | The default VGA BIOS PCI vendor/device ID should be set to the |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 202 | result of the map_oprom_vendev_rev() function in northbridge.c. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 203 | |
| 204 | config VGA_BIOS_FILE |
| 205 | string |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 206 | default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 207 | |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 208 | config VGA_BIOS_SECOND |
| 209 | def_bool y |
| 210 | |
| 211 | config VGA_BIOS_SECOND_ID |
| 212 | string |
| 213 | default "1002,15dd,c4" |
| 214 | help |
| 215 | Because Dali and Picasso need different video BIOSes, but have the |
| 216 | same vendor/device IDs, we need an alternate method to determine the |
| 217 | correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid |
| 218 | and decide which rom to load. |
| 219 | |
| 220 | Even though the hardware has the same vendor/device IDs, the vBIOS |
| 221 | contains a *different* device ID, confusing the situation even more. |
| 222 | |
| 223 | config VGA_BIOS_SECOND_FILE |
| 224 | string |
| 225 | default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin" |
| 226 | |
| 227 | config CHECK_REV_IN_OPROM_NAME |
| 228 | bool |
| 229 | default y |
| 230 | help |
| 231 | Select this in the platform BIOS or chipset if the option rom has a |
| 232 | revision that needs to be checked when searching CBFS. |
| 233 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 234 | config S3_VGA_ROM_RUN |
| 235 | bool |
| 236 | default n |
| 237 | |
| 238 | config HEAP_SIZE |
| 239 | hex |
| 240 | default 0xc0000 |
| 241 | |
| 242 | config EHCI_BAR |
| 243 | hex |
| 244 | default 0xfef00000 |
| 245 | |
Marshall Dawson | 39c64b0 | 2020-09-04 12:07:27 -0600 | [diff] [blame] | 246 | config PICASSO_FCH_IOAPIC_ID |
| 247 | hex |
| 248 | default 0x8 |
| 249 | help |
| 250 | The Picasso APU has two IOAPICs, one in the FCH and one in the |
| 251 | northbridge. Set this value for the intended ID to assign to the |
| 252 | FCH IOAPIC. The value should be >= MAX_CPUS and different from |
| 253 | the GNB's IOAPIC_ID. |
| 254 | |
| 255 | config PICASSO_GNB_IOAPIC_ID |
| 256 | hex |
| 257 | default 0x9 |
| 258 | help |
| 259 | The Picasso APU has two IOAPICs, one in the FCH and one in the |
| 260 | northbridge. Set this value for the intended ID to assign to the |
| 261 | GNB IOAPIC. The value should be >= MAX_CPUS and different from |
| 262 | the FCH's IOAPIC_ID. |
| 263 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 264 | config SERIRQ_CONTINUOUS_MODE |
| 265 | bool |
| 266 | default n |
| 267 | help |
| 268 | Set this option to y for serial IRQ in continuous mode. |
| 269 | Otherwise it is in quiet mode. |
| 270 | |
Marshall Dawson | bc4c903 | 2019-06-11 12:18:20 -0600 | [diff] [blame] | 271 | config PICASSO_ACPI_IO_BASE |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 272 | hex |
| 273 | default 0x400 |
| 274 | help |
| 275 | Base address for the ACPI registers. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 276 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 277 | config SMM_TSEG_SIZE |
| 278 | hex |
| 279 | default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER |
| 280 | default 0x0 |
| 281 | |
| 282 | config SMM_RESERVED_SIZE |
| 283 | hex |
Marshall Dawson | 3e2fabf | 2020-06-12 10:28:04 -0600 | [diff] [blame] | 284 | default 0x180000 |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 285 | |
| 286 | config SMM_MODULE_STACK_SIZE |
| 287 | hex |
| 288 | default 0x800 |
| 289 | |
| 290 | config ACPI_CPU_STRING |
| 291 | string |
Jason Glenesk | f2a59a4 | 2020-08-10 00:58:37 -0700 | [diff] [blame] | 292 | default "\\_SB.C%03d" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 293 | |
| 294 | config ACPI_BERT |
| 295 | bool "Build ACPI BERT Table" |
| 296 | default y |
| 297 | depends on HAVE_ACPI_TABLES |
| 298 | help |
| 299 | Report Machine Check errors identified in POST to the OS in an |
Marshall Dawson | 03743b7 | 2020-06-18 10:23:48 -0600 | [diff] [blame] | 300 | ACPI Boot Error Record Table. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 301 | |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 302 | config ACPI_BERT_SIZE |
| 303 | hex |
Marshall Dawson | 03743b7 | 2020-06-18 10:23:48 -0600 | [diff] [blame] | 304 | default 0x4000 if ACPI_BERT |
| 305 | default 0x0 |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 306 | help |
| 307 | Specify the amount of DRAM reserved for gathering the data used to |
| 308 | generate the ACPI table. |
| 309 | |
Jason Glenesk | bc52143 | 2020-09-14 05:22:47 -0700 | [diff] [blame] | 310 | config ACPI_SSDT_PSD_INDEPENDENT |
| 311 | bool "Allow core p-state independent transitions" |
| 312 | default y |
| 313 | help |
| 314 | AMD recommends the ACPI _PSD object to be configured to cause |
| 315 | cores to transition between p-states independently. A vendor may |
| 316 | choose to generate _PSD object to allow cores to transition together. |
| 317 | |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 318 | config CHROMEOS |
| 319 | select CHROMEOS_RAMOOPS_DYNAMIC |
Rob Barnes | 5ac928d | 2020-07-07 16:16:12 -0600 | [diff] [blame] | 320 | select ALWAYS_LOAD_OPROM |
| 321 | select ALWAYS_RUN_OPROM |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 322 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 323 | config RO_REGION_ONLY |
| 324 | string |
| 325 | depends on CHROMEOS |
| 326 | default "apu/amdfw" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 327 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 328 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 329 | int |
Martin Roth | 4017de0 | 2019-12-16 23:21:05 -0700 | [diff] [blame] | 330 | default 150 |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 331 | |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 332 | config DISABLE_SPI_FLASH_ROM_SHARING |
| 333 | def_bool n |
| 334 | help |
| 335 | Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin |
| 336 | which indicates a board level ROM transaction request. This |
| 337 | removes arbitration with board and assumes the chipset controls |
| 338 | the SPI flash bus entirely. |
| 339 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 340 | config MAINBOARD_POWER_RESTORE |
| 341 | def_bool n |
| 342 | help |
| 343 | This option determines what state to go to once power is restored |
| 344 | after having been lost in S0. Select this option to automatically |
| 345 | return to S0. Otherwise the system will remain in S5 once power |
| 346 | is restored. |
| 347 | |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 348 | config FSP_TEMP_RAM_SIZE |
| 349 | hex |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 350 | default 0x40000 |
| 351 | help |
| 352 | The amount of coreboot-allocated heap and stack usage by the FSP. |
| 353 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 354 | menu "PSP Configuration Options" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 355 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 356 | config AMD_FWM_POSITION_INDEX |
| 357 | int "Firmware Directory Table location (0 to 5)" |
| 358 | range 0 5 |
| 359 | default 0 if BOARD_ROMSIZE_KB_512 |
| 360 | default 1 if BOARD_ROMSIZE_KB_1024 |
| 361 | default 2 if BOARD_ROMSIZE_KB_2048 |
| 362 | default 3 if BOARD_ROMSIZE_KB_4096 |
| 363 | default 4 if BOARD_ROMSIZE_KB_8192 |
| 364 | default 5 if BOARD_ROMSIZE_KB_16384 |
| 365 | help |
| 366 | Typically this is calculated by the ROM size, but there may |
| 367 | be situations where you want to put the firmware directory |
| 368 | table in a different location. |
| 369 | 0: 512 KB - 0xFFFA0000 |
| 370 | 1: 1 MB - 0xFFF20000 |
| 371 | 2: 2 MB - 0xFFE20000 |
| 372 | 3: 4 MB - 0xFFC20000 |
| 373 | 4: 8 MB - 0xFF820000 |
| 374 | 5: 16 MB - 0xFF020000 |
| 375 | |
| 376 | comment "AMD Firmware Directory Table set to location for 512KB ROM" |
| 377 | depends on AMD_FWM_POSITION_INDEX = 0 |
| 378 | comment "AMD Firmware Directory Table set to location for 1MB ROM" |
| 379 | depends on AMD_FWM_POSITION_INDEX = 1 |
| 380 | comment "AMD Firmware Directory Table set to location for 2MB ROM" |
| 381 | depends on AMD_FWM_POSITION_INDEX = 2 |
| 382 | comment "AMD Firmware Directory Table set to location for 4MB ROM" |
| 383 | depends on AMD_FWM_POSITION_INDEX = 3 |
| 384 | comment "AMD Firmware Directory Table set to location for 8MB ROM" |
| 385 | depends on AMD_FWM_POSITION_INDEX = 4 |
| 386 | comment "AMD Firmware Directory Table set to location for 16MB ROM" |
| 387 | depends on AMD_FWM_POSITION_INDEX = 5 |
| 388 | |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 389 | config AMDFW_CONFIG_FILE |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 390 | string |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 391 | default "src/soc/amd/picasso/fw.cfg" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 392 | |
Zheng Bao | 6252b60 | 2020-09-11 17:06:19 +0800 | [diff] [blame] | 393 | config USE_PSPSECUREOS |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 394 | bool |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 395 | default y |
| 396 | help |
| 397 | Include the PspSecureOs and PspTrustlet binaries in the PSP build. |
| 398 | |
| 399 | If unsure, answer 'y' |
| 400 | |
| 401 | config PSP_LOAD_MP2_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 402 | bool |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 403 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 404 | help |
| 405 | Include the MP2 firmwares and configuration into the PSP build. |
| 406 | |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 407 | If unsure, answer 'n' |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 408 | |
| 409 | config PSP_LOAD_S0I3_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 410 | bool |
Furquan Shaikh | 30bc5b3 | 2020-04-23 18:02:53 -0700 | [diff] [blame] | 411 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 412 | help |
| 413 | Select this item to include the S0i3 file into the PSP build. |
| 414 | |
| 415 | config HAVE_PSP_WHITELIST_FILE |
| 416 | bool "Include a debug whitelist file in PSP build" |
| 417 | default n |
| 418 | help |
| 419 | Support secured unlock prior to reset using a whitelisted |
| 420 | number? This feature requires a signed whitelist image and |
| 421 | bootloader from AMD. |
| 422 | |
| 423 | If unsure, answer 'n' |
| 424 | |
| 425 | config PSP_WHITELIST_FILE |
Martin Roth | 49b09a0 | 2020-02-20 13:54:06 -0700 | [diff] [blame] | 426 | string "Debug whitelist file path" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 427 | depends on HAVE_PSP_WHITELIST_FILE |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 428 | default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 429 | |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 430 | config PSP_SHAREDMEM_SIZE |
| 431 | hex "Maximum size of shared memory area" |
| 432 | default 0x3000 if VBOOT |
| 433 | default 0x0 |
| 434 | help |
| 435 | Sets the maximum size for the PSP to pass the vboot workbuf and |
| 436 | any logs or timestamps back to coreboot. This will be copied |
| 437 | into main memory by the PSP and will be available when the x86 is |
| 438 | started. |
| 439 | |
Furquan Shaikh | 577db02 | 2020-04-24 15:52:04 -0700 | [diff] [blame] | 440 | config PSP_UNLOCK_SECURE_DEBUG |
| 441 | bool "Unlock secure debug" |
| 442 | default n |
| 443 | help |
| 444 | Select this item to enable secure debug options in PSP. |
| 445 | |
Martin Roth | de49833 | 2020-09-01 11:00:28 -0600 | [diff] [blame] | 446 | config PSP_VERSTAGE_FILE |
| 447 | string "Specify the PSP_verstage file path" |
| 448 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 449 | default "$(obj)/psp_verstage.bin" |
| 450 | help |
| 451 | Add psp_verstage file to the build & PSP Directory Table |
| 452 | |
Martin Roth | fe87d76 | 2020-09-01 11:04:21 -0600 | [diff] [blame] | 453 | config PSP_VERSTAGE_SIGNING_TOKEN |
| 454 | string "Specify the PSP_verstage Signature Token file path" |
| 455 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 456 | default "" |
| 457 | help |
| 458 | Add psp_verstage signature token to the build & PSP Directory Table |
| 459 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 460 | endmenu |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 461 | |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 462 | config VBOOT |
| 463 | select VBOOT_VBNV_CMOS |
Martin Roth | e7e6c4e | 2020-07-15 11:54:14 -0600 | [diff] [blame] | 464 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 465 | |
| 466 | config VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 467 | def_bool n |
| 468 | depends on VBOOT |
| 469 | select ARCH_VERSTAGE_ARMV7 |
| 470 | help |
| 471 | Runs verstage on the PSP. Only available on |
| 472 | certain Chrome OS branded parts from AMD. |
| 473 | |
Martin Roth | 5632c6b | 2020-10-28 11:52:30 -0600 | [diff] [blame] | 474 | config VBOOT_HASH_BLOCK_SIZE |
| 475 | hex |
| 476 | default 0x9000 |
| 477 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 478 | help |
| 479 | Because the bulk of the time in psp_verstage to hash the RO cbfs is |
| 480 | spent in the overhead of doing svc calls, increasing the hash block |
| 481 | size significantly cuts the verstage hashing time as seen below. |
| 482 | |
| 483 | 4k takes 180ms |
| 484 | 16k takes 44ms |
| 485 | 32k takes 33.7ms |
| 486 | 36k takes 32.5ms |
| 487 | There's actually still room for an even bigger stack, but we've |
| 488 | reached a point of diminishing returns. |
| 489 | |
Martin Roth | 50cca76 | 2020-08-13 11:06:18 -0600 | [diff] [blame] | 490 | config CMOS_RECOVERY_BYTE |
| 491 | hex |
| 492 | default 0x51 |
| 493 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 494 | help |
| 495 | If the workbuf is not passed from the PSP to coreboot, set the |
| 496 | recovery flag and reboot. The PSP will read this byte, mark the |
| 497 | recovery request in VBNV, and reset the system into recovery mode. |
| 498 | |
| 499 | This is the byte before the default first byte used by VBNV |
| 500 | (0x26 + 0x0E - 1) |
| 501 | |
Martin Roth | 9aa8d11 | 2020-06-04 21:31:41 -0600 | [diff] [blame] | 502 | if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 503 | |
| 504 | config RWA_REGION_ONLY |
| 505 | string |
| 506 | default "apu/amdfw_a" |
| 507 | help |
| 508 | Add a space-delimited list of filenames that should only be in the |
| 509 | RW-A section. |
| 510 | |
| 511 | config RWB_REGION_ONLY |
| 512 | string |
| 513 | default "apu/amdfw_b" |
| 514 | help |
| 515 | Add a space-delimited list of filenames that should only be in the |
| 516 | RW-B section. |
| 517 | |
| 518 | config PICASSO_FW_A_POSITION |
| 519 | hex |
| 520 | help |
| 521 | Location of the AMD firmware in the RW_A region |
| 522 | |
| 523 | config PICASSO_FW_B_POSITION |
| 524 | hex |
| 525 | help |
| 526 | Location of the AMD firmware in the RW_B region |
| 527 | |
| 528 | endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 529 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 530 | endif # SOC_AMD_PICASSO |