blob: 5aa76fbc7886e113606f5e22082174645af484fa [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Patrick Georgib890a122015-03-26 15:17:45 +010018## Foundation, Inc.
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080058config MULTIPLE_CBFS_INSTANCES
Martin Roth595e7772015-04-26 18:53:26 -060059 bool "Multiple CBFS instances in the bootrom"
60 default n
61 depends on !ARCH_X86
62 help
63 Account for the firmware image containing more than one CBFS
64 instance. Locations of instances are known at build time and are
65 communicated between coreboot stages to make sure the next stage is
66 loaded from the appropriate instance.
Vadim Bendebury6bfabce2014-12-25 15:07:22 -080067
Patrick Georgi23d89cc2010-03-16 01:17:19 +000068choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020069 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000070 default COMPILER_GCC
71 help
72 This option allows you to select the compiler used for building
73 coreboot.
74
75config COMPILER_GCC
76 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020077 help
78 Use the GNU Compiler Collection (GCC) to build coreboot.
79
80 For details see http://gcc.gnu.org.
81
Patrick Georgi23d89cc2010-03-16 01:17:19 +000082config COMPILER_LLVM_CLANG
83 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020084 help
85 Use LLVM/clang to build coreboot.
86
87 For details see http://clang.llvm.org.
88
Patrick Georgi23d89cc2010-03-16 01:17:19 +000089endchoice
90
Patrick Georgi9b0de712013-12-29 18:45:23 +010091config ANY_TOOLCHAIN
92 bool "Allow building with any toolchain"
93 default n
94 depends on COMPILER_GCC
95 help
96 Many toolchains break when building coreboot since it uses quite
97 unusual linker features. Unless developers explicitely request it,
98 we'll have to assume that they use their distro compiler by mistake.
99 Make sure that using patched compilers is a conscious decision.
100
Patrick Georgi516a2a72010-03-25 21:45:25 +0000101config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200102 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000103 default n
104 help
105 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106
107 Requires the ccache utility in your system $PATH.
108
109 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000110
Sol Boucher69b88bf2015-02-26 11:47:19 -0800111config FMD_GENPARSER
112 bool "Generate flashmap descriptor parser using flex and bison"
113 default n
114 depends on EXPERT
115 help
116 Enable this option if you are working on the flashmap descriptor
117 parser and made changes to fmd_scanner.l or fmd_parser.y.
118
119 Otherwise, say N to use the provided pregenerated scanner/parser.
120
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000121config SCONFIG_GENPARSER
122 bool "Generate SCONFIG parser using flex and bison"
123 default n
124 depends on EXPERT
125 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200126 Enable this option if you are working on the sconfig device tree
Sol Boucher69b88bf2015-02-26 11:47:19 -0800127 parser and made changes to sconfig.l or sconfig.y.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128
Sol Boucher69b88bf2015-02-26 11:47:19 -0800129 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
133 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000134 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000135 help
136 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000138
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600139config STATIC_OPTION_TABLE
140 bool "Load default configuration values into CMOS on each boot"
141 default n
142 depends on USE_OPTION_TABLE
143 help
144 Enable this option to reset "CMOS" NVRAM values to default on
145 every boot. Use this if you want the NVRAM configuration to
146 never be modified from its default values.
147
Julius Wernercdf92ea2014-12-09 12:18:00 -0800148config UNCOMPRESSED_RAMSTAGE
149 bool
150 default n
151
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000152config COMPRESS_RAMSTAGE
153 bool "Compress ramstage with LZMA"
Julius Wernercdf92ea2014-12-09 12:18:00 -0800154 default y if !UNCOMPRESSED_RAMSTAGE
155 default n
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000156 help
157 Compress ramstage to save memory in the flash image. Note
158 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200159 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000160
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200161config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200162 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200163 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 help
165 Include the .config file that was used to compile coreboot
166 in the (CBFS) ROM image. This is useful if you want to know which
167 options were used to build a specific coreboot.rom image.
168
Daniele Forsi53847a22014-07-22 18:00:56 +0200169 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170
171 You can use the following command to easily list the options:
172
173 grep -a CONFIG_ coreboot.rom
174
175 Alternatively, you can also use cbfstool to print the image
176 contents (including the raw 'config' item we're looking for).
177
178 Example:
179
180 $ cbfstool coreboot.rom print
181 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
182 offset 0x0
183 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600184
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Name Offset Type Size
186 cmos_layout.bin 0x0 cmos layout 1159
187 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200188 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 fallback/payload 0x80dc0 payload 51526
190 config 0x8d740 raw 3324
191 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200192
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300193config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200194 def_bool !LATE_CBMEM_INIT
195
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700196config COLLECT_TIMESTAMPS
197 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300198 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700199 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200200 Make coreboot create a table of timer-ID/timer-value pairs to
201 allow measuring time spent at different phases of the boot process.
202
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200203config USE_BLOBS
204 bool "Allow use of binary-only repository"
205 default n
206 help
207 This draws in the blobs repository, which contains binary files that
208 might be required for some chipsets or boards.
209 This flag ensures that a "Free" option remains available for users.
210
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800211config COVERAGE
212 bool "Code coverage support"
213 depends on COMPILER_GCC
214 default n
215 help
216 Add code coverage support for coreboot. This will store code
217 coverage information in CBMEM for extraction from user space.
218 If unsure, say N.
219
Stefan Reinauer58470e32014-10-17 13:08:36 +0200220config RELOCATABLE_MODULES
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200221 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200222 default n
223 help
224 If RELOCATABLE_MODULES is selected then support is enabled for
225 building relocatable modules in the RAM stage. Those modules can be
226 loaded anywhere and all the relocations are handled automatically.
227
228config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200229 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200230 bool "Build the ramstage to be relocatable in 32-bit address space."
231 default n
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200232 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200233 help
234 The reloctable ramstage support allows for the ramstage to be built
235 as a relocatable module. The stage loader can identify a place
236 out of the OS way so that copying memory is unnecessary during an S3
237 wake. When selecting this option the romstage is responsible for
238 determing a stack location to use for loading the ramstage.
239
240config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
241 depends on RELOCATABLE_RAMSTAGE
242 bool "Cache the relocated ramstage outside of cbmem."
243 default n
244 help
245 The relocated ramstage is saved in an area specified by the
246 by the board and/or chipset.
247
Aaron Durbin0424c952015-03-28 23:56:22 -0500248config FLASHMAP_OFFSET
249 hex "Flash Map Offset"
250 default 0x00670000 if NORTHBRIDGE_INTEL_SANDYBRIDGE
251 default 0x00610000 if NORTHBRIDGE_INTEL_IVYBRIDGE
252 default CBFS_SIZE if !ARCH_X86
253 default 0
254 help
255 Offset of flash map in firmware image
256
Stefan Reinauer58470e32014-10-17 13:08:36 +0200257choice
258 prompt "Bootblock behaviour"
259 default BOOTBLOCK_SIMPLE
260
261config BOOTBLOCK_SIMPLE
262 bool "Always load fallback"
263
264config BOOTBLOCK_NORMAL
265 bool "Switch to normal if CMOS says so"
266
267endchoice
268
269config BOOTBLOCK_SOURCE
270 string
271 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
272 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
273
Timothy Pearson44724082015-03-16 11:47:45 -0500274config SKIP_MAX_REBOOT_CNT_CLEAR
275 bool "Do not clear reboot count after successful boot"
276 default n
277 depends on EXPERT
278 help
279 Do not clear the reboot count immediately after successful boot.
280 Set to allow the payload to control normal/fallback image recovery.
281
Stefan Reinauer58470e32014-10-17 13:08:36 +0200282config UPDATE_IMAGE
283 bool "Update existing coreboot.rom image"
284 default n
285 help
286 If this option is enabled, no new coreboot.rom file
287 is created. Instead it is expected that there already
288 is a suitable file for further processing.
289 The bootblock will not be modified.
290
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700291config GENERIC_GPIO_LIB
292 bool
293 default n
294 help
295 If enabled, compile the generic GPIO library. A "generic" GPIO
296 implies configurability usually found on SoCs, particularly the
297 ability to control internal pull resistors.
298
299config BOARD_ID_AUTO
300 bool
301 default n
302 help
303 Mainboards that can read a board ID from the hardware straps
304 (ie. GPIO) select this configuration option.
305
306config BOARD_ID_MANUAL
307 bool "Add board ID file to CBFS"
308 default n
309 depends on !BOARD_ID_AUTO
310 help
311 If you want to maintain a board ID, but the hardware does not
312 have straps to automatically determine the ID, you can say Y
313 here and add a file named 'board_id' to CBFS. If you don't know
314 what this is about, say N.
315
316config BOARD_ID_STRING
317 string "Board ID"
318 default "(none)"
319 depends on BOARD_ID_MANUAL
320 help
321 This string is placed in the 'board_id' CBFS file for indicating
322 board type.
323
David Hendricks627b3bd2014-11-03 17:42:09 -0800324config RAM_CODE_SUPPORT
325 bool "Discover RAM configuration code and store it in coreboot table"
326 default n
327 help
328 If enabled, coreboot discovers RAM configuration (value obtained by
329 reading board straps) and stores it in coreboot table.
330
Uwe Hermannc04be932009-10-05 13:55:28 +0000331endmenu
332
Stefan Reinauera48ca842015-04-04 01:58:28 +0200333source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000334
Stefan Reinauera48ca842015-04-04 01:58:28 +0200335source "src/arch/*/Kconfig"
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800336
Stefan Reinauera48ca842015-04-04 01:58:28 +0200337source "src/vendorcode/*/Kconfig"
Peter Stuge4d77ed92014-02-07 03:58:24 +0100338
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200339config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600340 default n
341 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200342
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000343menu "Chipset"
344
345comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200346source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000347comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200348source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000349comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200350source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000351comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200352source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000353comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200354source "src/ec/acpi/Kconfig"
355source "src/ec/*/*/Kconfig"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500356comment "SoC"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200357source "src/soc/*/*/Kconfig"
Marc Jones78687972015-04-22 23:16:31 -0600358source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000359
360endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000361
Stefan Reinauera48ca842015-04-04 01:58:28 +0200362source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800363
Rudolf Marekd9c25492010-05-16 15:31:53 +0000364menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200365source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000366endmenu
367
Patrick Georgi0770f252015-04-22 13:28:21 +0200368config RTC
369 bool
370 default n
371
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700372config TPM
373 bool
374 default n
375 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700376 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700377 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700378 help
379 Enable this option to enable TPM support in coreboot.
380
381 If unsure, say N.
382
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300383config RAMTOP
384 hex
385 default 0x200000
386 depends on ARCH_X86
387
Patrick Georgi0588d192009-08-12 15:00:51 +0000388config HEAP_SIZE
389 hex
Myles Watson04000f42009-10-16 19:12:49 +0000390 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000391
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700392config STACK_SIZE
393 hex
Julius Werner89be1542014-12-18 19:24:48 -0800394 default 0x0 if (ARCH_RAMSTAGE_ARM || ARCH_RAMSTAGE_MIPS)
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700395 default 0x1000
396
Patrick Georgi0588d192009-08-12 15:00:51 +0000397config MAX_CPUS
398 int
399 default 1
400
401config MMCONF_SUPPORT_DEFAULT
402 bool
403 default n
404
405config MMCONF_SUPPORT
406 bool
407 default n
408
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200409config BOOTMODE_STRAPS
410 bool
411 default n
412
Stefan Reinauera48ca842015-04-04 01:58:28 +0200413source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000414
415config HAVE_ACPI_RESUME
416 bool
417 default n
418
Patrick Georgi0588d192009-08-12 15:00:51 +0000419config HAVE_HARD_RESET
420 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000421 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000422 help
423 This variable specifies whether a given board has a hard_reset
424 function, no matter if it's provided by board code or chipset code.
425
Aaron Durbina4217912013-04-29 22:31:51 -0500426config HAVE_MONOTONIC_TIMER
427 def_bool n
428 help
429 The board/chipset provides a monotonic timer.
430
Aaron Durbine5e36302014-09-25 10:05:15 -0500431config GENERIC_UDELAY
432 def_bool n
433 depends on HAVE_MONOTONIC_TIMER
434 help
435 The board/chipset uses a generic udelay function utilizing the
436 monotonic timer.
437
Aaron Durbin340ca912013-04-30 09:58:12 -0500438config TIMER_QUEUE
439 def_bool n
440 depends on HAVE_MONOTONIC_TIMER
441 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300442 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500443
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500444config COOP_MULTITASKING
445 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500446 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500447 help
448 Cooperative multitasking allows callbacks to be multiplexed on the
449 main thread of ramstage. With this enabled it allows for multiple
450 execution paths to take place when they have udelay() calls within
451 their code.
452
453config NUM_THREADS
454 int
455 default 4
456 depends on COOP_MULTITASKING
457 help
458 How many execution threads to cooperatively multitask with.
459
Patrick Georgi0588d192009-08-12 15:00:51 +0000460config HAVE_OPTION_TABLE
461 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000462 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000463 help
464 This variable specifies whether a given board has a cmos.layout
465 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000466 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000467
Patrick Georgi0588d192009-08-12 15:00:51 +0000468config PIRQ_ROUTE
469 bool
470 default n
471
472config HAVE_SMI_HANDLER
473 bool
474 default n
475
476config PCI_IO_CFG_EXT
477 bool
478 default n
479
480config IOAPIC
481 bool
482 default n
483
Stefan Reinauer5b635792012-08-16 14:05:42 -0700484config CBFS_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800485 hex "Size of CBFS filesystem in ROM"
Stefan Reinauer5b635792012-08-16 14:05:42 -0700486 default ROM_SIZE
Julius Wernerf780c402014-11-10 13:11:50 -0800487 help
488 This is the part of the ROM actually managed by CBFS, located at the
489 end of the ROM (passed through cbfstool -o) on x86 and at at the start
490 of the ROM (passed through cbfstool -s) everywhere else. Defaults to
491 span the whole ROM but can be overwritten to make coreboot live
492 alongside other components (like ChromeOS's vboot/FMAP).
Stefan Reinauer5b635792012-08-16 14:05:42 -0700493
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200494config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700495 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200496 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700497
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000498# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000499config VIDEO_MB
500 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000501 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000502
Myles Watson45bb25f2009-09-22 18:49:08 +0000503config USE_WATCHDOG_ON_BOOT
504 bool
505 default n
506
507config VGA
508 bool
509 default n
510 help
511 Build board-specific VGA code.
512
513config GFXUMA
514 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000515 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000516 help
517 Enable Unified Memory Architecture for graphics.
518
Myles Watsonb8e20272009-10-15 13:35:47 +0000519config HAVE_ACPI_TABLES
520 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000521 help
522 This variable specifies whether a given board has ACPI table support.
523 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000524
525config HAVE_MP_TABLE
526 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000527 help
528 This variable specifies whether a given board has MP table support.
529 It is usually set in mainboard/*/Kconfig.
530 Whether or not the MP table is actually generated by coreboot
531 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000532
533config HAVE_PIRQ_TABLE
534 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000535 help
536 This variable specifies whether a given board has PIRQ table support.
537 It is usually set in mainboard/*/Kconfig.
538 Whether or not the PIRQ table is actually generated by coreboot
539 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000540
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500541config MAX_PIRQ_LINKS
542 int
543 default 4
544 help
545 This variable specifies the number of PIRQ interrupt links which are
546 routable. On most chipsets, this is 4, INTA through INTD. Some
547 chipsets offer more than four links, commonly up to INTH. They may
548 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
549 table specifies links greater than 4, pirq_route_irqs will not
550 function properly, unless this variable is correctly set.
551
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200552config COMMON_FADT
553 bool
554 default n
555
Myles Watsond73c1b52009-10-26 15:14:07 +0000556#These Options are here to avoid "undefined" warnings.
557#The actual selection and help texts are in the following menu.
558
Uwe Hermann168b11b2009-10-07 16:15:40 +0000559menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000560
Myles Watsonb8e20272009-10-15 13:35:47 +0000561config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800562 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
563 bool
564 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000565 help
566 Generate an MP table (conforming to the Intel MultiProcessor
567 specification 1.4) for this board.
568
569 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000570
Myles Watsonb8e20272009-10-15 13:35:47 +0000571config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800572 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
573 bool
574 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000575 help
576 Generate a PIRQ table for this board.
577
578 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000579
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200580config GENERATE_SMBIOS_TABLES
581 depends on ARCH_X86
582 bool "Generate SMBIOS tables"
583 default y
584 help
585 Generate SMBIOS tables for this board.
586
587 If unsure, say Y.
588
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200589config MAINBOARD_SERIAL_NUMBER
590 string "SMBIOS Serial Number"
591 depends on GENERATE_SMBIOS_TABLES
592 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600593 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200594 The Serial Number to store in SMBIOS structures.
595
596config MAINBOARD_VERSION
597 string "SMBIOS Version Number"
598 depends on GENERATE_SMBIOS_TABLES
599 default "1.0"
600 help
601 The Version Number to store in SMBIOS structures.
602
603config MAINBOARD_SMBIOS_MANUFACTURER
604 string "SMBIOS Manufacturer"
605 depends on GENERATE_SMBIOS_TABLES
606 default MAINBOARD_VENDOR
607 help
608 Override the default Manufacturer stored in SMBIOS structures.
609
610config MAINBOARD_SMBIOS_PRODUCT_NAME
611 string "SMBIOS Product name"
612 depends on GENERATE_SMBIOS_TABLES
613 default MAINBOARD_PART_NUMBER
614 help
615 Override the default Product name stored in SMBIOS structures.
616
Myles Watson45bb25f2009-09-22 18:49:08 +0000617endmenu
618
Patrick Georgi0588d192009-08-12 15:00:51 +0000619menu "Payload"
620
Patrick Georgi0588d192009-08-12 15:00:51 +0000621choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000622 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000623 default PAYLOAD_NONE if !ARCH_X86
624 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000625
Uwe Hermann168b11b2009-10-07 16:15:40 +0000626config PAYLOAD_NONE
627 bool "None"
628 help
629 Select this option if you want to create an "empty" coreboot
630 ROM image for a certain mainboard, i.e. a coreboot ROM image
631 which does not yet contain a payload.
632
633 For such an image to be useful, you have to use 'cbfstool'
634 to add a payload to the ROM image later.
635
Patrick Georgi0588d192009-08-12 15:00:51 +0000636config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000637 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000638 help
639 Select this option if you have a payload image (an ELF file)
640 which coreboot should run as soon as the basic hardware
641 initialization is completed.
642
643 You will be able to specify the location and file name of the
644 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000645
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200646config PAYLOAD_LINUX
647 bool "A Linux payload"
648 help
649 Select this option if you have a Linux bzImage which coreboot
650 should run as soon as the basic hardware initialization
651 is completed.
652
653 You will be able to specify the location and file name of the
654 payload image later.
655
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000656config PAYLOAD_SEABIOS
657 bool "SeaBIOS"
658 depends on ARCH_X86
659 help
660 Select this option if you want to build a coreboot image
661 with a SeaBIOS payload. If you don't know what this is
662 about, just leave it enabled.
663
664 See http://coreboot.org/Payloads for more information.
665
Stefan Reinauere50952f2011-04-15 03:34:05 +0000666config PAYLOAD_FILO
667 bool "FILO"
668 help
669 Select this option if you want to build a coreboot image
670 with a FILO payload. If you don't know what this is
671 about, just leave it enabled.
672
673 See http://coreboot.org/Payloads for more information.
674
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100675config PAYLOAD_GRUB2
676 bool "GRUB2"
677 help
678 Select this option if you want to build a coreboot image
679 with a GRUB2 payload. If you don't know what this is
680 about, just leave it enabled.
681
682 See http://coreboot.org/Payloads for more information.
683
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800684config PAYLOAD_TIANOCORE
685 bool "Tiano Core"
686 help
687 Select this option if you want to build a coreboot image
688 with a Tiano Core payload. If you don't know what this is
689 about, just leave it enabled.
690
691 See http://coreboot.org/Payloads for more information.
692
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000693endchoice
694
695choice
696 prompt "SeaBIOS version"
697 default SEABIOS_STABLE
698 depends on PAYLOAD_SEABIOS
699
700config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000701 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000702 help
703 Stable SeaBIOS version
704config SEABIOS_MASTER
705 bool "master"
706 help
707 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200708
Patrick Georgi0588d192009-08-12 15:00:51 +0000709endchoice
710
Peter Stugef0408582013-07-09 19:43:09 +0200711config SEABIOS_PS2_TIMEOUT
712 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200713 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200714 depends on EXPERT
715 int
716 help
717 Some PS/2 keyboard controllers don't respond to commands immediately
718 after powering on. This specifies how long SeaBIOS will wait for the
719 keyboard controller to become ready before giving up.
720
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000721config SEABIOS_THREAD_OPTIONROMS
722 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
723 default n
724 bool
725 help
726 Allow hardware init to run in parallel with optionrom execution.
727
728 This can reduce boot time, but can cause some timing
729 variations during option ROM code execution. It is not
730 known if all option ROMs will behave properly with this option.
731
Martin Roth4d7d25f2014-07-25 14:39:05 -0600732config SEABIOS_MALLOC_UPPERMEMORY
733 bool
734 default y
735 depends on PAYLOAD_SEABIOS
736 help
737 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
738 "low memory" allocations. If this is not selected, the memory is
739 instead allocated from the "9-segment" (0x90000-0xa0000).
740 This is not typically needed, but may be required on some platforms
741 to allow USB and SATA buffers to be written correctly by the
742 hardware. In general, if this is desired, the option will be
743 set to 'N' by the chipset Kconfig.
744
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000745config SEABIOS_VGA_COREBOOT
746 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
747 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600748 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000749 bool
750 help
751 Coreboot can initialize the GPU of some mainboards.
752
753 After initializing the GPU, the information about it can be passed to the payload.
754 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
755
Stefan Reinauere50952f2011-04-15 03:34:05 +0000756choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100757 prompt "GRUB2 version"
758 default GRUB2_MASTER
759 depends on PAYLOAD_GRUB2
760
761config GRUB2_MASTER
762 bool "HEAD"
763 help
764 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200765
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100766endchoice
767
768choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000769 prompt "FILO version"
770 default FILO_STABLE
771 depends on PAYLOAD_FILO
772
773config FILO_STABLE
774 bool "0.6.0"
775 help
776 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200777
Stefan Reinauere50952f2011-04-15 03:34:05 +0000778config FILO_MASTER
779 bool "HEAD"
780 help
781 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200782
Stefan Reinauere50952f2011-04-15 03:34:05 +0000783endchoice
784
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000785config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000786 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000787 depends on PAYLOAD_ELF
788 default "payload.elf"
789 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000790 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000791
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000792config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200793 string "Linux path and filename"
794 depends on PAYLOAD_LINUX
795 default "bzImage"
796 help
797 The path and filename of the bzImage kernel to use as payload.
798
799config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000800 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200801 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000802
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000803config PAYLOAD_VGABIOS_FILE
804 string
805 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
806 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
807
Stefan Reinauere50952f2011-04-15 03:34:05 +0000808config PAYLOAD_FILE
809 depends on PAYLOAD_FILO
810 default "payloads/external/FILO/filo/build/filo.elf"
811
Stefan Reinauer275fb632013-02-05 13:58:29 -0800812config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100813 depends on PAYLOAD_GRUB2
814 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
815
816config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800817 string "Tianocore firmware volume"
818 depends on PAYLOAD_TIANOCORE
819 default "COREBOOT.fd"
820 help
821 The result of a corebootPkg build
822
Uwe Hermann168b11b2009-10-07 16:15:40 +0000823# TODO: Defined if no payload? Breaks build?
824config COMPRESSED_PAYLOAD_LZMA
825 bool "Use LZMA compression for payloads"
826 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100827 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000828 help
829 In order to reduce the size payloads take up in the ROM chip
830 coreboot can compress them using the LZMA algorithm.
831
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200832config LINUX_COMMAND_LINE
833 string "Linux command line"
834 depends on PAYLOAD_LINUX
835 default ""
836 help
837 A command line to add to the Linux kernel.
838
839config LINUX_INITRD
840 string "Linux initrd"
841 depends on PAYLOAD_LINUX
842 default ""
843 help
844 An initrd image to add to the Linux kernel.
845
Peter Stugea758ca22009-09-17 16:21:31 +0000846endmenu
847
Uwe Hermann168b11b2009-10-07 16:15:40 +0000848menu "Debugging"
849
850# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000851config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000852 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200853 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000854 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000855 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000856 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000857
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200858config GDB_WAIT
859 bool "Wait for a GDB connection"
860 default n
861 depends on GDB_STUB
862 help
863 If enabled, coreboot will wait for a GDB connection.
864
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800865config FATAL_ASSERTS
866 bool "Halt when hitting a BUG() or assertion error"
867 default n
868 help
869 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
870
Stefan Reinauerfe422182012-05-02 16:33:18 -0700871config DEBUG_CBFS
872 bool "Output verbose CBFS debug messages"
873 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700874 help
875 This option enables additional CBFS related debug messages.
876
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000877config HAVE_DEBUG_RAM_SETUP
878 def_bool n
879
Uwe Hermann01ce6012010-03-05 10:03:50 +0000880config DEBUG_RAM_SETUP
881 bool "Output verbose RAM init debug messages"
882 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000883 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000884 help
885 This option enables additional RAM init related debug messages.
886 It is recommended to enable this when debugging issues on your
887 board which might be RAM init related.
888
889 Note: This option will increase the size of the coreboot image.
890
891 If unsure, say N.
892
Patrick Georgie82618d2010-10-01 14:50:12 +0000893config HAVE_DEBUG_CAR
894 def_bool n
895
Peter Stuge5015f792010-11-10 02:00:32 +0000896config DEBUG_CAR
897 def_bool n
898 depends on HAVE_DEBUG_CAR
899
900if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000901# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
902# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000903config DEBUG_CAR
904 bool "Output verbose Cache-as-RAM debug messages"
905 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000906 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000907 help
908 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000909endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000910
Myles Watson80e914ff2010-06-01 19:25:31 +0000911config DEBUG_PIRQ
912 bool "Check PIRQ table consistency"
913 default n
914 depends on GENERATE_PIRQ_TABLE
915 help
916 If unsure, say N.
917
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000918config HAVE_DEBUG_SMBUS
919 def_bool n
920
Uwe Hermann01ce6012010-03-05 10:03:50 +0000921config DEBUG_SMBUS
922 bool "Output verbose SMBus debug messages"
923 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000924 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000925 help
926 This option enables additional SMBus (and SPD) debug messages.
927
928 Note: This option will increase the size of the coreboot image.
929
930 If unsure, say N.
931
932config DEBUG_SMI
933 bool "Output verbose SMI debug messages"
934 default n
935 depends on HAVE_SMI_HANDLER
936 help
937 This option enables additional SMI related debug messages.
938
939 Note: This option will increase the size of the coreboot image.
940
941 If unsure, say N.
942
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000943config DEBUG_SMM_RELOCATION
944 bool "Debug SMM relocation code"
945 default n
946 depends on HAVE_SMI_HANDLER
947 help
948 This option enables additional SMM handler relocation related
949 debug messages.
950
951 Note: This option will increase the size of the coreboot image.
952
953 If unsure, say N.
954
Uwe Hermanna953f372010-11-10 00:14:32 +0000955# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
956# printk(BIOS_DEBUG, ...) calls.
957config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800958 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
959 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000960 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000961 help
962 This option enables additional malloc related debug messages.
963
964 Note: This option will increase the size of the coreboot image.
965
966 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300967
968# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
969# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300970config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800971 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
972 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300973 default n
974 help
975 This option enables additional ACPI related debug messages.
976
977 Note: This option will slightly increase the size of the coreboot image.
978
979 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300980
Uwe Hermanna953f372010-11-10 00:14:32 +0000981# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
982# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000983config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800984 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
985 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000986 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000987 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000988 help
989 This option enables additional x86emu related debug messages.
990
991 Note: This option will increase the time to emulate a ROM.
992
993 If unsure, say N.
994
Uwe Hermann01ce6012010-03-05 10:03:50 +0000995config X86EMU_DEBUG
996 bool "Output verbose x86emu debug messages"
997 default n
998 depends on PCI_OPTION_ROM_RUN_YABEL
999 help
1000 This option enables additional x86emu related debug messages.
1001
1002 Note: This option will increase the size of the coreboot image.
1003
1004 If unsure, say N.
1005
1006config X86EMU_DEBUG_JMP
1007 bool "Trace JMP/RETF"
1008 default n
1009 depends on X86EMU_DEBUG
1010 help
1011 Print information about JMP and RETF opcodes from x86emu.
1012
1013 Note: This option will increase the size of the coreboot image.
1014
1015 If unsure, say N.
1016
1017config X86EMU_DEBUG_TRACE
1018 bool "Trace all opcodes"
1019 default n
1020 depends on X86EMU_DEBUG
1021 help
1022 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001023
Uwe Hermann01ce6012010-03-05 10:03:50 +00001024 WARNING: This will produce a LOT of output and take a long time.
1025
1026 Note: This option will increase the size of the coreboot image.
1027
1028 If unsure, say N.
1029
1030config X86EMU_DEBUG_PNP
1031 bool "Log Plug&Play accesses"
1032 default n
1033 depends on X86EMU_DEBUG
1034 help
1035 Print Plug And Play accesses made by option ROMs.
1036
1037 Note: This option will increase the size of the coreboot image.
1038
1039 If unsure, say N.
1040
1041config X86EMU_DEBUG_DISK
1042 bool "Log Disk I/O"
1043 default n
1044 depends on X86EMU_DEBUG
1045 help
1046 Print Disk I/O related messages.
1047
1048 Note: This option will increase the size of the coreboot image.
1049
1050 If unsure, say N.
1051
1052config X86EMU_DEBUG_PMM
1053 bool "Log PMM"
1054 default n
1055 depends on X86EMU_DEBUG
1056 help
1057 Print messages related to POST Memory Manager (PMM).
1058
1059 Note: This option will increase the size of the coreboot image.
1060
1061 If unsure, say N.
1062
1063
1064config X86EMU_DEBUG_VBE
1065 bool "Debug VESA BIOS Extensions"
1066 default n
1067 depends on X86EMU_DEBUG
1068 help
1069 Print messages related to VESA BIOS Extension (VBE) functions.
1070
1071 Note: This option will increase the size of the coreboot image.
1072
1073 If unsure, say N.
1074
1075config X86EMU_DEBUG_INT10
1076 bool "Redirect INT10 output to console"
1077 default n
1078 depends on X86EMU_DEBUG
1079 help
1080 Let INT10 (i.e. character output) calls print messages to debug output.
1081
1082 Note: This option will increase the size of the coreboot image.
1083
1084 If unsure, say N.
1085
1086config X86EMU_DEBUG_INTERRUPTS
1087 bool "Log intXX calls"
1088 default n
1089 depends on X86EMU_DEBUG
1090 help
1091 Print messages related to interrupt handling.
1092
1093 Note: This option will increase the size of the coreboot image.
1094
1095 If unsure, say N.
1096
1097config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1098 bool "Log special memory accesses"
1099 default n
1100 depends on X86EMU_DEBUG
1101 help
1102 Print messages related to accesses to certain areas of the virtual
1103 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1104
1105 Note: This option will increase the size of the coreboot image.
1106
1107 If unsure, say N.
1108
1109config X86EMU_DEBUG_MEM
1110 bool "Log all memory accesses"
1111 default n
1112 depends on X86EMU_DEBUG
1113 help
1114 Print memory accesses made by option ROM.
1115 Note: This also includes accesses to fetch instructions.
1116
1117 Note: This option will increase the size of the coreboot image.
1118
1119 If unsure, say N.
1120
1121config X86EMU_DEBUG_IO
1122 bool "Log IO accesses"
1123 default n
1124 depends on X86EMU_DEBUG
1125 help
1126 Print I/O accesses made by option ROM.
1127
1128 Note: This option will increase the size of the coreboot image.
1129
1130 If unsure, say N.
1131
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001132config X86EMU_DEBUG_TIMINGS
1133 bool "Output timing information"
1134 default n
1135 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1136 help
1137 Print timing information needed by i915tool.
1138
1139 If unsure, say N.
1140
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001141config DEBUG_TPM
1142 bool "Output verbose TPM debug messages"
1143 default n
1144 depends on TPM
1145 help
1146 This option enables additional TPM related debug messages.
1147
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001148config DEBUG_SPI_FLASH
1149 bool "Output verbose SPI flash debug messages"
1150 default n
1151 depends on SPI_FLASH
1152 help
1153 This option enables additional SPI flash related debug messages.
1154
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001155config DEBUG_USBDEBUG
1156 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1157 default n
1158 depends on USBDEBUG
1159 help
1160 This option enables additional USB 2.0 debug dongle related messages.
1161
1162 Select this to debug the connection of usbdebug dongle. Note that
1163 you need some other working console to receive the messages.
1164
Stefan Reinauer8e073822012-04-04 00:07:22 +02001165if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1166# Only visible with the right southbridge and loglevel.
1167config DEBUG_INTEL_ME
1168 bool "Verbose logging for Intel Management Engine"
1169 default n
1170 help
1171 Enable verbose logging for Intel Management Engine driver that
1172 is present on Intel 6-series chipsets.
1173endif
1174
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001175config TRACE
1176 bool "Trace function calls"
1177 default n
1178 help
1179 If enabled, every function will print information to console once
1180 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1181 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1182 of calling function. Please note some printk releated functions
1183 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001184
1185config DEBUG_COVERAGE
1186 bool "Debug code coverage"
1187 default n
1188 depends on COVERAGE
1189 help
1190 If enabled, the code coverage hooks in coreboot will output some
1191 information about the coverage data that is dumped.
1192
Uwe Hermann168b11b2009-10-07 16:15:40 +00001193endmenu
1194
Myles Watsond73c1b52009-10-26 15:14:07 +00001195# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001196config ENABLE_APIC_EXT_ID
1197 bool
1198 default n
Myles Watson2e672732009-11-12 16:38:03 +00001199
1200config WARNINGS_ARE_ERRORS
1201 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001202 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001203
Peter Stuge51eafde2010-10-13 06:23:02 +00001204# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1205# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1206# mutually exclusive. One of these options must be selected in the
1207# mainboard Kconfig if the chipset supports enabling and disabling of
1208# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1209# in mainboard/Kconfig to know if the button should be enabled or not.
1210
1211config POWER_BUTTON_DEFAULT_ENABLE
1212 def_bool n
1213 help
1214 Select when the board has a power button which can optionally be
1215 disabled by the user.
1216
1217config POWER_BUTTON_DEFAULT_DISABLE
1218 def_bool n
1219 help
1220 Select when the board has a power button which can optionally be
1221 enabled by the user, e.g. when the board ships with a jumper over
1222 the power switch contacts.
1223
1224config POWER_BUTTON_FORCE_ENABLE
1225 def_bool n
1226 help
1227 Select when the board requires that the power button is always
1228 enabled.
1229
1230config POWER_BUTTON_FORCE_DISABLE
1231 def_bool n
1232 help
1233 Select when the board requires that the power button is always
1234 disabled, e.g. when it has been hardwired to ground.
1235
1236config POWER_BUTTON_IS_OPTIONAL
1237 bool
1238 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1239 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1240 help
1241 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001242
1243config REG_SCRIPT
1244 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001245 default n
1246 help
1247 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001248
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001249config MAX_REBOOT_CNT
1250 int
1251 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001252 help
1253 Internal option that sets the maximum number of bootblock executions allowed
1254 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001255 and switching to the fallback image.