blob: 558f30110faced7eeed107b0ee86ff7682f7c8aa [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Felix Held46673222020-04-04 02:37:04 +020017 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060018 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053019 select X86_INIT_NEED_1_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Felix Helddfe253b2021-09-02 21:17:50 +020021 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Raul E Rangelb1a0fce2022-01-11 13:02:07 -070022 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060023 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060024 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060025 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070026 select IDT_IN_EVERY_STAGE
Felix Helde697fd92021-01-18 15:10:43 +010027 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070028 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060029 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060030 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
32 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080034 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070035 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010037 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010039 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010040 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070041 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060042 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070043 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010044 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010045 select SOC_AMD_COMMON_BLOCK_IOMMU
46 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020047 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010048 select SOC_AMD_COMMON_BLOCK_NONCAR
49 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060050 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020051 select SOC_AMD_COMMON_BLOCK_PM
52 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010053 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060054 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070055 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010056 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010057 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010058 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010059 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010060 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010061 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070062 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050063 select SOC_AMD_COMMON_FSP_DMI_TABLES
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060064 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060065 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060066 select PARALLEL_MP_AP_WORK
67 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060068 select SSE2
69 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070070 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070071 select FSP_COMPRESS_FSP_M_LZMA
72 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070073 select UDK_2017_BINDING
74 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070075
Angel Pons6f5a6582021-06-22 15:18:07 +020076config ARCH_ALL_STAGES_X86
77 default n
78
Raul E Rangel394c6b02021-02-12 14:37:43 -070079config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
80 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060081
Felix Heldc4eb45f2021-02-13 02:36:02 +010082config CHIPSET_DEVICETREE
83 string
84 default "soc/amd/picasso/chipset.cb"
85
Felix Held3cc3d812020-06-17 16:16:08 +020086config FSP_M_FILE
87 string "FSP-M (memory init) binary path and filename"
88 depends on ADD_FSP_BINARIES
89 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
90 help
91 The path and filename of the FSP-M binary for this platform.
92
93config FSP_S_FILE
94 string "FSP-S (silicon init) binary path and filename"
95 depends on ADD_FSP_BINARIES
96 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
97 help
98 The path and filename of the FSP-S binary for this platform.
99
Furquan Shaikhbc456502020-06-10 16:37:23 -0700100config EARLY_RESERVED_DRAM_BASE
101 hex
102 default 0x2000000
103 help
104 This variable defines the base address of the DRAM which is reserved
105 for usage by coreboot in early stages (i.e. before ramstage is up).
106 This memory gets reserved in BIOS tables to ensure that the OS does
107 not use it, thus preventing corruption of OS memory in case of S3
108 resume.
109
110config EARLYRAM_BSP_STACK_SIZE
111 hex
112 default 0x1000
113
114config PSP_APOB_DRAM_ADDRESS
115 hex
116 default 0x2001000
117 help
118 Location in DRAM where the PSP will copy the AGESA PSP Output
119 Block.
120
121config PSP_SHAREDMEM_BASE
122 hex
123 default 0x2011000 if VBOOT
124 default 0x0
125 help
126 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000127 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700128 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000129 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700130
131config PSP_SHAREDMEM_SIZE
132 hex
133 default 0x8000 if VBOOT
134 default 0x0
135 help
136 Sets the maximum size for the PSP to pass the vboot workbuf and
137 any logs or timestamps back to coreboot. This will be copied
138 into main memory by the PSP and will be available when the x86 is
139 started. The workbuf's base depends on the address of the reset
140 vector.
141
Raul E Rangel86302a82022-01-18 15:29:54 -0700142config PRE_X86_CBMEM_CONSOLE_SIZE
143 hex
144 default 0x1600
145 help
146 Size of the CBMEM console used in PSP verstage.
147
Martin Roth5c354b92019-04-22 14:55:16 -0600148config PRERAM_CBMEM_CONSOLE_SIZE
149 hex
150 default 0x1600
151 help
152 Increase this value if preram cbmem console is getting truncated
153
Kangheui Won4020aa72021-05-20 09:56:39 +1000154config CBFS_MCACHE_SIZE
155 hex
156 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
157
Furquan Shaikhbc456502020-06-10 16:37:23 -0700158config C_ENV_BOOTBLOCK_SIZE
159 hex
160 default 0x10000
161 help
162 Sets the size of the bootblock stage that should be loaded in DRAM.
163 This variable controls the DRAM allocation size in linker script
164 for bootblock stage.
165
Furquan Shaikhbc456502020-06-10 16:37:23 -0700166config ROMSTAGE_ADDR
167 hex
168 default 0x2040000
169 help
170 Sets the address in DRAM where romstage should be loaded.
171
172config ROMSTAGE_SIZE
173 hex
174 default 0x80000
175 help
176 Sets the size of DRAM allocation for romstage in linker script.
177
178config FSP_M_ADDR
179 hex
180 default 0x20C0000
181 help
182 Sets the address in DRAM where FSP-M should be loaded. cbfstool
183 performs relocation of FSP-M to this address.
184
185config FSP_M_SIZE
186 hex
Felix Held779eeb22021-09-16 18:11:04 +0200187 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700188 help
189 Sets the size of DRAM allocation for FSP-M in linker script.
190
191config VERSTAGE_ADDR
192 hex
193 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200194 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700195 help
196 Sets the address in DRAM where verstage should be loaded if running
197 as a separate stage on x86.
198
199config VERSTAGE_SIZE
200 hex
201 depends on VBOOT_SEPARATE_VERSTAGE
202 default 0x80000
203 help
204 Sets the size of DRAM allocation for verstage in linker script if
205 running as a separate stage on x86.
206
207config RAMBASE
208 hex
209 default 0x10000000
210
Shelley Chen4e9bb332021-10-20 15:43:45 -0700211config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600212 default 0xF8000000
213
Shelley Chen4e9bb332021-10-20 15:43:45 -0700214config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600215 default 64
216
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600217config VERSTAGE_ADDR
218 hex
219 default 0x4000000
220
Felix Held1032d222020-11-04 16:19:35 +0100221config MAX_CPUS
222 int
223 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200224 help
225 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100226
Martin Roth5c354b92019-04-22 14:55:16 -0600227config VGA_BIOS_ID
228 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700229 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600230 help
231 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700232 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600233
234config VGA_BIOS_FILE
235 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600236 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600237
Martin Roth86ba0d72020-02-05 16:46:30 -0700238config VGA_BIOS_SECOND
239 def_bool y
240
241config VGA_BIOS_SECOND_ID
242 string
243 default "1002,15dd,c4"
244 help
245 Because Dali and Picasso need different video BIOSes, but have the
246 same vendor/device IDs, we need an alternate method to determine the
247 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
248 and decide which rom to load.
249
250 Even though the hardware has the same vendor/device IDs, the vBIOS
251 contains a *different* device ID, confusing the situation even more.
252
253config VGA_BIOS_SECOND_FILE
254 string
255 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
256
257config CHECK_REV_IN_OPROM_NAME
258 bool
259 default y
260 help
261 Select this in the platform BIOS or chipset if the option rom has a
262 revision that needs to be checked when searching CBFS.
263
Martin Roth5c354b92019-04-22 14:55:16 -0600264config S3_VGA_ROM_RUN
265 bool
266 default n
267
268config HEAP_SIZE
269 hex
270 default 0xc0000
271
Martin Roth5c354b92019-04-22 14:55:16 -0600272config SERIRQ_CONTINUOUS_MODE
273 bool
274 default n
275 help
276 Set this option to y for serial IRQ in continuous mode.
277 Otherwise it is in quiet mode.
278
Felix Helde7382992021-01-12 23:05:56 +0100279config CONSOLE_UART_BASE_ADDRESS
280 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
281 hex
282 default 0xfedc9000 if UART_FOR_CONSOLE = 0
283 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200284 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100285 default 0xfedcf000 if UART_FOR_CONSOLE = 3
286
Martin Roth5c354b92019-04-22 14:55:16 -0600287config SMM_TSEG_SIZE
288 hex
Felix Helde22eef72021-02-10 22:22:07 +0100289 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600290 default 0x0
291
292config SMM_RESERVED_SIZE
293 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600294 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600295
296config SMM_MODULE_STACK_SIZE
297 hex
298 default 0x800
299
300config ACPI_CPU_STRING
301 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700302 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600303
304config ACPI_BERT
305 bool "Build ACPI BERT Table"
306 default y
307 depends on HAVE_ACPI_TABLES
308 help
309 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600310 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600311
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700312config ACPI_BERT_SIZE
313 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600314 default 0x4000 if ACPI_BERT
315 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700316 help
317 Specify the amount of DRAM reserved for gathering the data used to
318 generate the ACPI table.
319
Jason Gleneskbc521432020-09-14 05:22:47 -0700320config ACPI_SSDT_PSD_INDEPENDENT
321 bool "Allow core p-state independent transitions"
322 default y
323 help
324 AMD recommends the ACPI _PSD object to be configured to cause
325 cores to transition between p-states independently. A vendor may
326 choose to generate _PSD object to allow cores to transition together.
327
Furquan Shaikh40a38882020-05-01 10:43:48 -0700328config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600329 select ALWAYS_LOAD_OPROM
330 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700331
Marshall Dawson62611412019-06-19 11:46:06 -0600332config RO_REGION_ONLY
333 string
334 depends on CHROMEOS
335 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600336
Marshall Dawson62611412019-06-19 11:46:06 -0600337config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
338 int
Martin Roth4017de02019-12-16 23:21:05 -0700339 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600340
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600341config DISABLE_SPI_FLASH_ROM_SHARING
342 def_bool n
343 help
344 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
345 which indicates a board level ROM transaction request. This
346 removes arbitration with board and assumes the chipset controls
347 the SPI flash bus entirely.
348
Felix Held27b295b2021-03-25 01:20:41 +0100349config DISABLE_KEYBOARD_RESET_PIN
350 bool
351 help
352 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
353 signal. When this pin is used as GPIO and the keyboard reset
354 functionality isn't disabled, configuring it as an output and driving
355 it as 0 will cause a reset.
356
Marshall Dawson00a22082020-01-20 23:05:31 -0700357config FSP_TEMP_RAM_SIZE
358 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700359 default 0x40000
360 help
361 The amount of coreboot-allocated heap and stack usage by the FSP.
362
Marshall Dawson62611412019-06-19 11:46:06 -0600363menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600364
Martin Roth5c354b92019-04-22 14:55:16 -0600365config AMD_FWM_POSITION_INDEX
366 int "Firmware Directory Table location (0 to 5)"
367 range 0 5
368 default 0 if BOARD_ROMSIZE_KB_512
369 default 1 if BOARD_ROMSIZE_KB_1024
370 default 2 if BOARD_ROMSIZE_KB_2048
371 default 3 if BOARD_ROMSIZE_KB_4096
372 default 4 if BOARD_ROMSIZE_KB_8192
373 default 5 if BOARD_ROMSIZE_KB_16384
374 help
375 Typically this is calculated by the ROM size, but there may
376 be situations where you want to put the firmware directory
377 table in a different location.
378 0: 512 KB - 0xFFFA0000
379 1: 1 MB - 0xFFF20000
380 2: 2 MB - 0xFFE20000
381 3: 4 MB - 0xFFC20000
382 4: 8 MB - 0xFF820000
383 5: 16 MB - 0xFF020000
384
385comment "AMD Firmware Directory Table set to location for 512KB ROM"
386 depends on AMD_FWM_POSITION_INDEX = 0
387comment "AMD Firmware Directory Table set to location for 1MB ROM"
388 depends on AMD_FWM_POSITION_INDEX = 1
389comment "AMD Firmware Directory Table set to location for 2MB ROM"
390 depends on AMD_FWM_POSITION_INDEX = 2
391comment "AMD Firmware Directory Table set to location for 4MB ROM"
392 depends on AMD_FWM_POSITION_INDEX = 3
393comment "AMD Firmware Directory Table set to location for 8MB ROM"
394 depends on AMD_FWM_POSITION_INDEX = 4
395comment "AMD Firmware Directory Table set to location for 16MB ROM"
396 depends on AMD_FWM_POSITION_INDEX = 5
397
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800398config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700399 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800400 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600401
Marshall Dawson62611412019-06-19 11:46:06 -0600402config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700403 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700404 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600405 help
406 Include the MP2 firmwares and configuration into the PSP build.
407
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700408 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600409
410config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700411 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700412 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600413 help
414 Select this item to include the S0i3 file into the PSP build.
415
416config HAVE_PSP_WHITELIST_FILE
417 bool "Include a debug whitelist file in PSP build"
418 default n
419 help
420 Support secured unlock prior to reset using a whitelisted
421 number? This feature requires a signed whitelist image and
422 bootloader from AMD.
423
424 If unsure, answer 'n'
425
426config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700427 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600428 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600429 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600430
Furquan Shaikh577db022020-04-24 15:52:04 -0700431config PSP_UNLOCK_SECURE_DEBUG
432 bool "Unlock secure debug"
433 default n
434 help
435 Select this item to enable secure debug options in PSP.
436
Martin Rothde498332020-09-01 11:00:28 -0600437config PSP_VERSTAGE_FILE
438 string "Specify the PSP_verstage file path"
439 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600440 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600441 help
442 Add psp_verstage file to the build & PSP Directory Table
443
Martin Rothfe87d762020-09-01 11:04:21 -0600444config PSP_VERSTAGE_SIGNING_TOKEN
445 string "Specify the PSP_verstage Signature Token file path"
446 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
447 default ""
448 help
449 Add psp_verstage signature token to the build & PSP Directory Table
450
Martin Rothfdad5ad2021-04-16 11:36:01 -0600451config PSP_SOFTFUSE_BITS
452 string "PSP Soft Fuse bits to enable"
453 default "28"
454 help
455 Space separated list of Soft Fuse bits to enable.
456 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
457 Bit 15: PSP post code destination: 0=LPC 1=eSPI
458 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
459
460 See #55758 (NDA) for additional bit definitions.
461
Marshall Dawson62611412019-06-19 11:46:06 -0600462endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600463
Martin Rothc7acf162020-05-28 00:44:50 -0600464config VBOOT
465 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600466 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600467
468config VBOOT_STARTS_BEFORE_BOOTBLOCK
469 def_bool n
470 depends on VBOOT
471 select ARCH_VERSTAGE_ARMV7
472 help
473 Runs verstage on the PSP. Only available on
474 certain Chrome OS branded parts from AMD.
475
Martin Roth5632c6b2020-10-28 11:52:30 -0600476config VBOOT_HASH_BLOCK_SIZE
477 hex
478 default 0x9000
479 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
480 help
481 Because the bulk of the time in psp_verstage to hash the RO cbfs is
482 spent in the overhead of doing svc calls, increasing the hash block
483 size significantly cuts the verstage hashing time as seen below.
484
485 4k takes 180ms
486 16k takes 44ms
487 32k takes 33.7ms
488 36k takes 32.5ms
489 There's actually still room for an even bigger stack, but we've
490 reached a point of diminishing returns.
491
Martin Roth50cca762020-08-13 11:06:18 -0600492config CMOS_RECOVERY_BYTE
493 hex
494 default 0x51
495 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
496 help
497 If the workbuf is not passed from the PSP to coreboot, set the
498 recovery flag and reboot. The PSP will read this byte, mark the
499 recovery request in VBNV, and reset the system into recovery mode.
500
501 This is the byte before the default first byte used by VBNV
502 (0x26 + 0x0E - 1)
503
Martin Roth9aa8d112020-06-04 21:31:41 -0600504if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
505
506config RWA_REGION_ONLY
507 string
508 default "apu/amdfw_a"
509 help
510 Add a space-delimited list of filenames that should only be in the
511 RW-A section.
512
513config RWB_REGION_ONLY
514 string
515 default "apu/amdfw_b"
516 help
517 Add a space-delimited list of filenames that should only be in the
518 RW-B section.
519
Martin Roth9aa8d112020-06-04 21:31:41 -0600520endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
521
Martin Roth1f337622019-04-22 16:08:31 -0600522endif # SOC_AMD_PICASSO