Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 1 | ## |
Stefan Reinauer | 16f515a | 2010-01-20 18:44:30 +0000 | [diff] [blame] | 2 | ## This file is part of the coreboot project. |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 3 | ## |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 4 | ## |
Stefan Reinauer | 16f515a | 2010-01-20 18:44:30 +0000 | [diff] [blame] | 5 | ## This program is free software; you can redistribute it and/or modify |
| 6 | ## it under the terms of the GNU General Public License as published by |
| 7 | ## the Free Software Foundation; version 2 of the License. |
| 8 | ## |
| 9 | ## This program is distributed in the hope that it will be useful, |
| 10 | ## but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | ## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | ## GNU General Public License for more details. |
| 13 | ## |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 14 | |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 15 | mainmenu "coreboot configuration" |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 16 | |
Uwe Hermann | c04be93 | 2009-10-05 13:55:28 +0000 | [diff] [blame] | 17 | menu "General setup" |
| 18 | |
Lee Leahy | bb70c40 | 2017-04-03 07:38:20 -0700 | [diff] [blame] | 19 | config COREBOOT_BUILD |
| 20 | bool |
| 21 | default y |
| 22 | |
Uwe Hermann | c04be93 | 2009-10-05 13:55:28 +0000 | [diff] [blame] | 23 | config LOCALVERSION |
Uwe Hermann | 168b11b | 2009-10-07 16:15:40 +0000 | [diff] [blame] | 24 | string "Local version string" |
Uwe Hermann | c04be93 | 2009-10-05 13:55:28 +0000 | [diff] [blame] | 25 | help |
| 26 | Append an extra string to the end of the coreboot version. |
| 27 | |
Uwe Hermann | 168b11b | 2009-10-07 16:15:40 +0000 | [diff] [blame] | 28 | This can be useful if, for instance, you want to append the |
| 29 | respective board's hostname or some other identifying string to |
| 30 | the coreboot version number, so that you can easily distinguish |
| 31 | boot logs of different boards from each other. |
| 32 | |
Arthur Heymans | 6f75154 | 2019-06-08 11:28:52 +0200 | [diff] [blame] | 33 | config CONFIGURABLE_CBFS_PREFIX |
| 34 | bool |
| 35 | help |
| 36 | Select this to prompt to use to configure the prefix for cbfs files. |
| 37 | |
Arthur Heymans | 6010eb2 | 2019-10-06 13:34:20 +0200 | [diff] [blame] | 38 | choice |
| 39 | prompt "CBFS prefix to use" |
| 40 | depends on CONFIGURABLE_CBFS_PREFIX |
| 41 | default CBFS_PREFIX_FALLBACK |
| 42 | |
| 43 | config CBFS_PREFIX_FALLBACK |
| 44 | bool "fallback" |
| 45 | |
| 46 | config CBFS_PREFIX_NORMAL |
| 47 | bool "normal" |
| 48 | |
| 49 | config CBFS_PREFIX_DIY |
| 50 | bool "Define your own cbfs prefix" |
| 51 | |
| 52 | endchoice |
| 53 | |
Patrick Georgi | 4b8a241 | 2010-02-09 19:35:16 +0000 | [diff] [blame] | 54 | config CBFS_PREFIX |
Arthur Heymans | 6010eb2 | 2019-10-06 13:34:20 +0200 | [diff] [blame] | 55 | string "CBFS prefix to use" if CBFS_PREFIX_DIY |
| 56 | default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK |
| 57 | default "normal" if CBFS_PREFIX_NORMAL |
Patrick Georgi | 4b8a241 | 2010-02-09 19:35:16 +0000 | [diff] [blame] | 58 | help |
| 59 | Select the prefix to all files put into the image. It's "fallback" |
| 60 | by default, "normal" is a common alternative. |
| 61 | |
Patrick Georgi | 23d89cc | 2010-03-16 01:17:19 +0000 | [diff] [blame] | 62 | choice |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 63 | prompt "Compiler to use" |
Patrick Georgi | 23d89cc | 2010-03-16 01:17:19 +0000 | [diff] [blame] | 64 | default COMPILER_GCC |
| 65 | help |
| 66 | This option allows you to select the compiler used for building |
| 67 | coreboot. |
Martin Roth | a5a628e8 | 2016-01-19 12:01:09 -0700 | [diff] [blame] | 68 | You must build the coreboot crosscompiler for the board that you |
| 69 | have selected. |
| 70 | |
| 71 | To build all the GCC crosscompilers (takes a LONG time), run: |
| 72 | make crossgcc |
| 73 | |
| 74 | For help on individual architectures, run the command: |
| 75 | make help_toolchain |
Patrick Georgi | 23d89cc | 2010-03-16 01:17:19 +0000 | [diff] [blame] | 76 | |
| 77 | config COMPILER_GCC |
| 78 | bool "GCC" |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 79 | help |
| 80 | Use the GNU Compiler Collection (GCC) to build coreboot. |
| 81 | |
| 82 | For details see http://gcc.gnu.org. |
| 83 | |
Patrick Georgi | 23d89cc | 2010-03-16 01:17:19 +0000 | [diff] [blame] | 84 | config COMPILER_LLVM_CLANG |
Martin Roth | a5a628e8 | 2016-01-19 12:01:09 -0700 | [diff] [blame] | 85 | bool "LLVM/clang (TESTING ONLY - Not currently working)" |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 86 | help |
Martin Roth | a5a628e8 | 2016-01-19 12:01:09 -0700 | [diff] [blame] | 87 | Use LLVM/clang to build coreboot. To use this, you must build the |
| 88 | coreboot version of the clang compiler. Run the command |
| 89 | make clang |
| 90 | Note that this option is not currently working correctly and should |
| 91 | really only be selected if you're trying to work on getting clang |
| 92 | operational. |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 93 | |
| 94 | For details see http://clang.llvm.org. |
| 95 | |
Patrick Georgi | 23d89cc | 2010-03-16 01:17:19 +0000 | [diff] [blame] | 96 | endchoice |
| 97 | |
Patrick Georgi | 9b0de71 | 2013-12-29 18:45:23 +0100 | [diff] [blame] | 98 | config ANY_TOOLCHAIN |
| 99 | bool "Allow building with any toolchain" |
| 100 | default n |
Patrick Georgi | 9b0de71 | 2013-12-29 18:45:23 +0100 | [diff] [blame] | 101 | help |
| 102 | Many toolchains break when building coreboot since it uses quite |
| 103 | unusual linker features. Unless developers explicitely request it, |
| 104 | we'll have to assume that they use their distro compiler by mistake. |
| 105 | Make sure that using patched compilers is a conscious decision. |
| 106 | |
Patrick Georgi | 516a2a7 | 2010-03-25 21:45:25 +0000 | [diff] [blame] | 107 | config CCACHE |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 108 | bool "Use ccache to speed up (re)compilation" |
Patrick Georgi | 516a2a7 | 2010-03-25 21:45:25 +0000 | [diff] [blame] | 109 | default n |
| 110 | help |
| 111 | Enables the use of ccache for faster builds. |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 112 | |
| 113 | Requires the ccache utility in your system $PATH. |
| 114 | |
| 115 | For details see https://ccache.samba.org. |
Patrick Georgi | 516a2a7 | 2010-03-25 21:45:25 +0000 | [diff] [blame] | 116 | |
Sol Boucher | 69b88bf | 2015-02-26 11:47:19 -0800 | [diff] [blame] | 117 | config FMD_GENPARSER |
| 118 | bool "Generate flashmap descriptor parser using flex and bison" |
| 119 | default n |
Sol Boucher | 69b88bf | 2015-02-26 11:47:19 -0800 | [diff] [blame] | 120 | help |
| 121 | Enable this option if you are working on the flashmap descriptor |
| 122 | parser and made changes to fmd_scanner.l or fmd_parser.y. |
| 123 | |
| 124 | Otherwise, say N to use the provided pregenerated scanner/parser. |
| 125 | |
Martin Roth | f411b70 | 2017-04-09 19:12:42 -0600 | [diff] [blame] | 126 | config UTIL_GENPARSER |
Denis 'GNUtoo' Carikli | 780e931 | 2018-01-10 14:35:55 +0100 | [diff] [blame] | 127 | bool "Generate SCONFIG & BINCFG parser using flex and bison" |
Stefan Reinauer | 9bf7810 | 2010-08-09 13:28:18 +0000 | [diff] [blame] | 128 | default n |
Stefan Reinauer | 9bf7810 | 2010-08-09 13:28:18 +0000 | [diff] [blame] | 129 | help |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 130 | Enable this option if you are working on the sconfig device tree |
Denis 'GNUtoo' Carikli | 780e931 | 2018-01-10 14:35:55 +0100 | [diff] [blame] | 131 | parser or bincfg and made changes to the .l or .y files. |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 132 | |
Sol Boucher | 69b88bf | 2015-02-26 11:47:19 -0800 | [diff] [blame] | 133 | Otherwise, say N to use the provided pregenerated scanner/parser. |
Stefan Reinauer | 9bf7810 | 2010-08-09 13:28:18 +0000 | [diff] [blame] | 134 | |
Joe Korty | 6d77252 | 2010-05-19 18:41:15 +0000 | [diff] [blame] | 135 | config USE_OPTION_TABLE |
| 136 | bool "Use CMOS for configuration values" |
Edwin Beasant | eb50c7d | 2010-07-06 21:05:04 +0000 | [diff] [blame] | 137 | depends on HAVE_OPTION_TABLE |
Joe Korty | 6d77252 | 2010-05-19 18:41:15 +0000 | [diff] [blame] | 138 | help |
| 139 | Enable this option if coreboot shall read options from the "CMOS" |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 140 | NVRAM instead of using hard-coded values. |
Joe Korty | 6d77252 | 2010-05-19 18:41:15 +0000 | [diff] [blame] | 141 | |
Timothy Pearson | f20c6e8 | 2015-02-14 16:15:31 -0600 | [diff] [blame] | 142 | config STATIC_OPTION_TABLE |
| 143 | bool "Load default configuration values into CMOS on each boot" |
Timothy Pearson | f20c6e8 | 2015-02-14 16:15:31 -0600 | [diff] [blame] | 144 | depends on USE_OPTION_TABLE |
| 145 | help |
| 146 | Enable this option to reset "CMOS" NVRAM values to default on |
| 147 | every boot. Use this if you want the NVRAM configuration to |
| 148 | never be modified from its default values. |
| 149 | |
Sven Schnelle | 8eee19d | 2011-05-02 19:53:04 +0000 | [diff] [blame] | 150 | config COMPRESS_RAMSTAGE |
| 151 | bool "Compress ramstage with LZMA" |
Subrata Banik | b5962a9 | 2019-06-08 12:29:02 +0530 | [diff] [blame] | 152 | depends on HAVE_RAMSTAGE |
Martin Roth | 75e5cb7 | 2016-12-15 15:05:37 -0700 | [diff] [blame] | 153 | # Default value set at the end of the file |
Sven Schnelle | 8eee19d | 2011-05-02 19:53:04 +0000 | [diff] [blame] | 154 | help |
Arthur Heymans | 7f22933 | 2019-11-08 11:59:25 +0100 | [diff] [blame] | 155 | Compress ramstage to save memory in the flash image. |
Sven Schnelle | 8eee19d | 2011-05-02 19:53:04 +0000 | [diff] [blame] | 156 | |
Julius Werner | 09f2921 | 2015-09-29 13:51:35 -0700 | [diff] [blame] | 157 | config COMPRESS_PRERAM_STAGES |
| 158 | bool "Compress romstage and verstage with LZ4" |
Subrata Banik | b5962a9 | 2019-06-08 12:29:02 +0530 | [diff] [blame] | 159 | depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE) |
Martin Roth | 75e5cb7 | 2016-12-15 15:05:37 -0700 | [diff] [blame] | 160 | # Default value set at the end of the file |
Julius Werner | 09f2921 | 2015-09-29 13:51:35 -0700 | [diff] [blame] | 161 | help |
| 162 | Compress romstage and (if it exists) verstage with LZ4 to save flash |
| 163 | space and speed up boot, since the time for reading the image from SPI |
| 164 | (and in the vboot case verifying it) is usually much greater than the |
| 165 | time spent decompressing. Doesn't work for XIP stages (assume all |
| 166 | ARCH_X86 for now) for obvious reasons. |
| 167 | |
Julius Werner | 99f4683 | 2018-05-16 14:14:04 -0700 | [diff] [blame] | 168 | config COMPRESS_BOOTBLOCK |
| 169 | bool |
Subrata Banik | b5962a9 | 2019-06-08 12:29:02 +0530 | [diff] [blame] | 170 | depends on HAVE_BOOTBLOCK |
Julius Werner | 99f4683 | 2018-05-16 14:14:04 -0700 | [diff] [blame] | 171 | help |
| 172 | This option can be used to compress the bootblock with LZ4 and attach |
| 173 | a small self-decompression stub to its front. This can drastically |
| 174 | reduce boot time on platforms where the bootblock is loaded over a |
| 175 | very slow connection and bootblock size trumps all other factors for |
Jonathan Neuschäfer | 2930a72 | 2018-09-29 17:42:52 +0200 | [diff] [blame] | 176 | speed. Since using this option usually requires changes to the |
Julius Werner | 99f4683 | 2018-05-16 14:14:04 -0700 | [diff] [blame] | 177 | SoC memlayout and possibly extra support code, it should not be |
| 178 | user-selectable. (There's no real point in offering this to the user |
| 179 | anyway... if it works and saves boot time, you would always want it.) |
| 180 | |
Cristian Măgherușan-Stanciu | d367b00 | 2011-06-19 03:03:28 +0200 | [diff] [blame] | 181 | config INCLUDE_CONFIG_FILE |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 182 | bool "Include the coreboot .config file into the ROM image" |
Martin Roth | 75e5cb7 | 2016-12-15 15:05:37 -0700 | [diff] [blame] | 183 | # Default value set at the end of the file |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 184 | help |
| 185 | Include the .config file that was used to compile coreboot |
| 186 | in the (CBFS) ROM image. This is useful if you want to know which |
| 187 | options were used to build a specific coreboot.rom image. |
| 188 | |
Daniele Forsi | 53847a2 | 2014-07-22 18:00:56 +0200 | [diff] [blame] | 189 | Saying Y here will increase the image size by 2-3KB. |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 190 | |
| 191 | You can use the following command to easily list the options: |
| 192 | |
| 193 | grep -a CONFIG_ coreboot.rom |
| 194 | |
| 195 | Alternatively, you can also use cbfstool to print the image |
| 196 | contents (including the raw 'config' item we're looking for). |
| 197 | |
| 198 | Example: |
| 199 | |
| 200 | $ cbfstool coreboot.rom print |
| 201 | coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304, |
| 202 | offset 0x0 |
| 203 | Alignment: 64 bytes |
Steve Goodrich | f026912 | 2012-05-18 11:18:47 -0600 | [diff] [blame] | 204 | |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 205 | Name Offset Type Size |
Elyes HAOUAS | 2119d0b | 2020-02-16 10:01:33 +0100 | [diff] [blame] | 206 | cmos_layout.bin 0x0 CMOS layout 1159 |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 207 | fallback/romstage 0x4c0 stage 339756 |
Daniele Forsi | 53847a2 | 2014-07-22 18:00:56 +0200 | [diff] [blame] | 208 | fallback/ramstage 0x53440 stage 186664 |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 209 | fallback/payload 0x80dc0 payload 51526 |
| 210 | config 0x8d740 raw 3324 |
| 211 | (empty) 0x8e480 null 3610440 |
Cristian Măgherușan-Stanciu | d367b00 | 2011-06-19 03:03:28 +0200 | [diff] [blame] | 212 | |
Vadim Bendebury | 9202473d | 2011-09-21 14:46:43 -0700 | [diff] [blame] | 213 | config COLLECT_TIMESTAMPS |
| 214 | bool "Create a table of timestamps collected during boot" |
Paul Menzel | 4e4a763 | 2015-10-11 11:57:44 +0200 | [diff] [blame] | 215 | default y if ARCH_X86 |
Vadim Bendebury | 9202473d | 2011-09-21 14:46:43 -0700 | [diff] [blame] | 216 | help |
Uwe Hermann | ad8c95f | 2012-04-12 22:00:03 +0200 | [diff] [blame] | 217 | Make coreboot create a table of timer-ID/timer-value pairs to |
| 218 | allow measuring time spent at different phases of the boot process. |
| 219 | |
Martin Roth | b22bbe2 | 2018-03-07 15:32:16 -0700 | [diff] [blame] | 220 | config TIMESTAMPS_ON_CONSOLE |
| 221 | bool "Print the timestamp values on the console" |
| 222 | default n |
| 223 | depends on COLLECT_TIMESTAMPS |
| 224 | help |
Kyösti Mälkki | 8b93cb7 | 2020-01-09 08:41:46 +0200 | [diff] [blame] | 225 | Print the timestamps to the debug console if enabled at level info. |
Martin Roth | b22bbe2 | 2018-03-07 15:32:16 -0700 | [diff] [blame] | 226 | |
Patrick Georgi | 7e9b9d8 | 2012-04-30 21:06:10 +0200 | [diff] [blame] | 227 | config USE_BLOBS |
| 228 | bool "Allow use of binary-only repository" |
Felix Held | a6b887e | 2019-12-28 19:10:12 +0100 | [diff] [blame] | 229 | default y |
Patrick Georgi | 7e9b9d8 | 2012-04-30 21:06:10 +0200 | [diff] [blame] | 230 | help |
| 231 | This draws in the blobs repository, which contains binary files that |
| 232 | might be required for some chipsets or boards. |
| 233 | This flag ensures that a "Free" option remains available for users. |
| 234 | |
Marshall Dawson | 20ce400 | 2019-10-28 15:55:03 -0600 | [diff] [blame] | 235 | config USE_AMD_BLOBS |
| 236 | bool "Allow AMD blobs repository (with license agreement)" |
| 237 | depends on USE_BLOBS |
| 238 | help |
| 239 | This draws in the amd_blobs repository, which contains binary files |
| 240 | distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares, |
| 241 | etc. Selecting this item to download or clone the repo implies your |
| 242 | agreement to the AMD license agreement. A copy of the license text |
| 243 | may be reviewed by reading Documentation/soc/amd/amdblobs_license.md, |
| 244 | and your copy of the license is present in the repo once downloaded. |
| 245 | |
| 246 | Note that for some products, omitting PSP, SMU images, or other items |
| 247 | may result in a nonbooting coreboot.rom. |
| 248 | |
Stefan Reinauer | d37ab45 | 2012-12-18 16:23:28 -0800 | [diff] [blame] | 249 | config COVERAGE |
| 250 | bool "Code coverage support" |
| 251 | depends on COMPILER_GCC |
Stefan Reinauer | d37ab45 | 2012-12-18 16:23:28 -0800 | [diff] [blame] | 252 | help |
| 253 | Add code coverage support for coreboot. This will store code |
| 254 | coverage information in CBMEM for extraction from user space. |
| 255 | If unsure, say N. |
| 256 | |
Ryan Salsamendi | ab37e9a | 2017-06-11 21:07:31 -0700 | [diff] [blame] | 257 | config UBSAN |
| 258 | bool "Undefined behavior sanitizer support" |
| 259 | default n |
| 260 | help |
| 261 | Instrument the code with checks for undefined behavior. If unsure, |
| 262 | say N because it adds a small performance penalty and may abort |
| 263 | on code that happens to work in spite of the UB. |
| 264 | |
Stefan Reinauer | 58470e3 | 2014-10-17 13:08:36 +0200 | [diff] [blame] | 265 | config RELOCATABLE_RAMSTAGE |
Kyösti Mälkki | 730df3c | 2016-06-18 07:39:31 +0300 | [diff] [blame] | 266 | bool |
Nico Huber | d83bd53 | 2019-12-08 12:05:21 +0100 | [diff] [blame] | 267 | default y if ARCH_X86 |
Vladimir Serbinenko | 633352c | 2015-05-30 22:21:37 +0200 | [diff] [blame] | 268 | select RELOCATABLE_MODULES |
Stefan Reinauer | 58470e3 | 2014-10-17 13:08:36 +0200 | [diff] [blame] | 269 | help |
| 270 | The reloctable ramstage support allows for the ramstage to be built |
| 271 | as a relocatable module. The stage loader can identify a place |
| 272 | out of the OS way so that copying memory is unnecessary during an S3 |
| 273 | wake. When selecting this option the romstage is responsible for |
| 274 | determing a stack location to use for loading the ramstage. |
| 275 | |
Kyösti Mälkki | 6766f4f | 2019-12-18 00:19:06 +0200 | [diff] [blame] | 276 | choice |
| 277 | prompt "Stage Cache for ACPI S3 resume" |
| 278 | default NO_STAGE_CACHE if !HAVE_ACPI_RESUME || !RELOCATABLE_RAMSTAGE |
| 279 | default TSEG_STAGE_CACHE if SMM_TSEG |
| 280 | |
| 281 | config NO_STAGE_CACHE |
| 282 | bool "Disabled" |
| 283 | help |
| 284 | Do not save any component in stage cache for resume path. On resume, |
| 285 | all components would be read back from CBFS again. |
| 286 | |
Kyösti Mälkki | 0a4457f | 2019-08-01 20:29:14 +0300 | [diff] [blame] | 287 | config TSEG_STAGE_CACHE |
Kyösti Mälkki | 6766f4f | 2019-12-18 00:19:06 +0200 | [diff] [blame] | 288 | bool "TSEG" |
| 289 | depends on SMM_TSEG |
Stefan Reinauer | 58470e3 | 2014-10-17 13:08:36 +0200 | [diff] [blame] | 290 | help |
Kyösti Mälkki | 0a4457f | 2019-08-01 20:29:14 +0300 | [diff] [blame] | 291 | The option enables stage cache support for platform. Platform |
| 292 | can stash copies of postcar, ramstage and raw runtime data |
| 293 | inside SMM TSEG, to be restored on S3 resume path. |
| 294 | |
| 295 | config CBMEM_STAGE_CACHE |
Kyösti Mälkki | 6766f4f | 2019-12-18 00:19:06 +0200 | [diff] [blame] | 296 | bool "CBMEM" |
| 297 | depends on !SMM_TSEG |
Kyösti Mälkki | 0a4457f | 2019-08-01 20:29:14 +0300 | [diff] [blame] | 298 | help |
| 299 | The option enables stage cache support for platform. Platform |
| 300 | can stash copies of postcar, ramstage and raw runtime data |
| 301 | inside CBMEM. |
| 302 | |
| 303 | While the approach is faster than reloading stages from boot media |
| 304 | it is also a possible attack scenario via which OS can possibly |
| 305 | circumvent SMM locks and SPI write protections. |
| 306 | |
| 307 | If unsure, select 'N' |
Stefan Reinauer | 58470e3 | 2014-10-17 13:08:36 +0200 | [diff] [blame] | 308 | |
Kyösti Mälkki | 6766f4f | 2019-12-18 00:19:06 +0200 | [diff] [blame] | 309 | endchoice |
| 310 | |
Stefan Reinauer | 58470e3 | 2014-10-17 13:08:36 +0200 | [diff] [blame] | 311 | config UPDATE_IMAGE |
| 312 | bool "Update existing coreboot.rom image" |
Stefan Reinauer | 58470e3 | 2014-10-17 13:08:36 +0200 | [diff] [blame] | 313 | help |
| 314 | If this option is enabled, no new coreboot.rom file |
| 315 | is created. Instead it is expected that there already |
| 316 | is a suitable file for further processing. |
| 317 | The bootblock will not be modified. |
| 318 | |
Martin Roth | 5942e06 | 2016-01-20 14:59:21 -0700 | [diff] [blame] | 319 | If unsure, select 'N' |
| 320 | |
Konstantin Aladyshev | 6544cb3 | 2015-01-24 18:52:10 +0400 | [diff] [blame] | 321 | config BOOTSPLASH_IMAGE |
| 322 | bool "Add a bootsplash image" |
| 323 | help |
| 324 | Select this option if you have a bootsplash image that you would |
| 325 | like to add to your ROM. |
| 326 | |
| 327 | This will only add the image to the ROM. To actually run it check |
| 328 | options under 'Display' section. |
| 329 | |
| 330 | config BOOTSPLASH_FILE |
| 331 | string "Bootsplash path and filename" |
| 332 | depends on BOOTSPLASH_IMAGE |
Martin Roth | 75e5cb7 | 2016-12-15 15:05:37 -0700 | [diff] [blame] | 333 | # Default value set at the end of the file |
Konstantin Aladyshev | 6544cb3 | 2015-01-24 18:52:10 +0400 | [diff] [blame] | 334 | help |
| 335 | The path and filename of the file to use as graphical bootsplash |
| 336 | screen. The file format has to be jpg. |
| 337 | |
Nico Huber | 94cdec6 | 2019-06-06 19:36:02 +0200 | [diff] [blame] | 338 | config HAVE_RAMPAYLOAD |
| 339 | bool |
| 340 | |
Subrata Banik | 7e893a0 | 2019-05-06 14:17:41 +0530 | [diff] [blame] | 341 | config RAMPAYLOAD |
| 342 | bool "Enable coreboot flow without executing ramstage" |
Subrata Banik | 86dbe0f | 2019-06-28 18:18:37 +0530 | [diff] [blame] | 343 | default y if ARCH_X86 |
Nico Huber | 94cdec6 | 2019-06-06 19:36:02 +0200 | [diff] [blame] | 344 | depends on HAVE_RAMPAYLOAD |
Subrata Banik | 7e893a0 | 2019-05-06 14:17:41 +0530 | [diff] [blame] | 345 | help |
| 346 | If this option is enabled, coreboot flow will skip ramstage |
| 347 | loading and execution of ramstage to load payload. |
| 348 | |
| 349 | Instead it is expected to load payload from postcar stage itself. |
| 350 | |
| 351 | In this flow coreboot will perform basic x86 initialization |
| 352 | (DRAM resource allocation), MTRR programming, |
| 353 | Skip PCI enumeration logic and only allocate BAR for fixed devices |
| 354 | (bootable devices, TPM over GSPI). |
| 355 | |
Subrata Banik | 37bead6 | 2020-02-09 19:13:52 +0530 | [diff] [blame] | 356 | config HAVE_CONFIGURABLE_RAMSTAGE |
| 357 | bool |
| 358 | |
Ronald G. Minnich | 466ca2c | 2019-10-22 02:02:24 +0000 | [diff] [blame] | 359 | config CONFIGURABLE_RAMSTAGE |
| 360 | bool "Enable a configurable ramstage." |
| 361 | default y if ARCH_X86 |
Subrata Banik | 37bead6 | 2020-02-09 19:13:52 +0530 | [diff] [blame] | 362 | depends on HAVE_CONFIGURABLE_RAMSTAGE |
Ronald G. Minnich | 466ca2c | 2019-10-22 02:02:24 +0000 | [diff] [blame] | 363 | help |
| 364 | A configurable ramstage allows you to select which parts of the ramstage |
| 365 | to run. Currently, we can only select a minimal PCI scanning step. |
| 366 | The minimal PCI scanning will only check those parts that are enabled |
| 367 | in the devicetree.cb. By convention none of those devices should be bridges. |
| 368 | |
| 369 | config MINIMAL_PCI_SCANNING |
| 370 | bool "Enable minimal PCI scanning" |
Subrata Banik | 1cb26a6 | 2020-02-09 19:35:16 +0530 | [diff] [blame] | 371 | depends on CONFIGURABLE_RAMSTAGE && PCI |
Ronald G. Minnich | 466ca2c | 2019-10-22 02:02:24 +0000 | [diff] [blame] | 372 | help |
Subrata Banik | 1cb26a6 | 2020-02-09 19:35:16 +0530 | [diff] [blame] | 373 | If this option is enabled, coreboot will scan only PCI devices |
Ronald G. Minnich | 466ca2c | 2019-10-22 02:02:24 +0000 | [diff] [blame] | 374 | marked as mandatory in devicetree.cb |
Uwe Hermann | c04be93 | 2009-10-05 13:55:28 +0000 | [diff] [blame] | 375 | endmenu |
| 376 | |
Martin Roth | 026e4dc | 2015-06-19 23:17:15 -0600 | [diff] [blame] | 377 | menu "Mainboard" |
| 378 | |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 379 | source "src/mainboard/Kconfig" |
Stefan Reinauer | 8aedcbc | 2010-12-16 23:37:17 +0000 | [diff] [blame] | 380 | |
Marshall Dawson | e937513 | 2016-09-04 08:38:33 -0600 | [diff] [blame] | 381 | config DEVICETREE |
| 382 | string |
| 383 | default "devicetree.cb" |
| 384 | help |
| 385 | This symbol allows mainboards to select a different file under their |
| 386 | mainboard directory for the devicetree.cb file. This allows the board |
| 387 | variants that need different devicetrees to be in the same directory. |
| 388 | |
| 389 | Examples: "devicetree.variant.cb" |
| 390 | "variant/devicetree.cb" |
| 391 | |
Furquan Shaikh | f241998 | 2018-06-21 18:50:48 -0700 | [diff] [blame] | 392 | config OVERRIDE_DEVICETREE |
| 393 | string |
| 394 | default "" |
| 395 | help |
| 396 | This symbol allows variants to provide an override devicetree file to |
| 397 | override the registers and/or add new devices on top of the ones |
| 398 | provided by baseboard devicetree using CONFIG_DEVICETREE. |
| 399 | |
| 400 | Examples: "devicetree.variant-override.cb" |
| 401 | "variant/devicetree-override.cb" |
| 402 | |
Patrick Georgi | 8a3592e | 2015-09-16 18:10:52 +0200 | [diff] [blame] | 403 | config FMDFILE |
| 404 | string "fmap description file in fmd format" |
Patrick Georgi | 5d7ab39 | 2015-12-12 00:23:15 +0100 | [diff] [blame] | 405 | default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS |
Patrick Georgi | 8a3592e | 2015-09-16 18:10:52 +0200 | [diff] [blame] | 406 | default "" |
| 407 | help |
| 408 | The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE, |
| 409 | but in some cases more complex setups are required. |
| 410 | When an fmd is specified, it overrides the default format. |
| 411 | |
Arthur Heymans | 965881b | 2019-09-25 13:18:52 +0200 | [diff] [blame] | 412 | config CBFS_SIZE |
| 413 | hex "Size of CBFS filesystem in ROM" |
| 414 | depends on FMDFILE = "" |
| 415 | # Default value set at the end of the file |
| 416 | help |
| 417 | This is the part of the ROM actually managed by CBFS, located at the |
| 418 | end of the ROM (passed through cbfstool -o) on x86 and at at the start |
| 419 | of the ROM (passed through cbfstool -s) everywhere else. It defaults |
| 420 | to span the whole ROM on all but Intel systems that use an Intel Firmware |
| 421 | Descriptor. It can be overridden to make coreboot live alongside other |
| 422 | components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE |
| 423 | binaries. This symbol should only be used to generate a default FMAP and |
| 424 | is unused when a non-default fmd file is provided via CONFIG_FMDFILE. |
| 425 | |
Martin Roth | da1ca20 | 2015-12-26 16:51:16 -0700 | [diff] [blame] | 426 | endmenu |
| 427 | |
Martin Roth | b09a569 | 2016-01-24 19:38:33 -0700 | [diff] [blame] | 428 | # load site-local kconfig to allow user specific defaults and overrides |
| 429 | source "site-local/Kconfig" |
| 430 | |
Vladimir Serbinenko | a9db82f | 2014-10-16 13:21:47 +0200 | [diff] [blame] | 431 | config SYSTEM_TYPE_LAPTOP |
Martin Roth | 595e777 | 2015-04-26 18:53:26 -0600 | [diff] [blame] | 432 | default n |
| 433 | bool |
Vladimir Serbinenko | a9db82f | 2014-10-16 13:21:47 +0200 | [diff] [blame] | 434 | |
Duncan Laurie | 8312df4 | 2019-02-01 11:33:57 -0800 | [diff] [blame] | 435 | config SYSTEM_TYPE_TABLET |
| 436 | default n |
| 437 | bool |
| 438 | |
| 439 | config SYSTEM_TYPE_DETACHABLE |
| 440 | default n |
| 441 | bool |
| 442 | |
| 443 | config SYSTEM_TYPE_CONVERTIBLE |
| 444 | default n |
| 445 | bool |
| 446 | |
Werner Zeh | c0fb361 | 2016-01-14 15:08:36 +0100 | [diff] [blame] | 447 | config CBFS_AUTOGEN_ATTRIBUTES |
| 448 | default n |
| 449 | bool |
| 450 | help |
| 451 | If this option is selected, every file in cbfs which has a constraint |
| 452 | regarding position or alignment will get an additional file attribute |
| 453 | which describes this constraint. |
| 454 | |
Uwe Hermann | 63a8f2a | 2009-10-26 21:42:13 +0000 | [diff] [blame] | 455 | menu "Chipset" |
| 456 | |
Duncan Laurie | d211976 | 2015-06-08 18:11:56 -0700 | [diff] [blame] | 457 | comment "SoC" |
Chris Ching | aa8e5d3 | 2017-10-20 10:43:39 -0600 | [diff] [blame] | 458 | source "src/soc/*/Kconfig" |
Uwe Hermann | 63a8f2a | 2009-10-26 21:42:13 +0000 | [diff] [blame] | 459 | comment "CPU" |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 460 | source "src/cpu/Kconfig" |
Uwe Hermann | 63a8f2a | 2009-10-26 21:42:13 +0000 | [diff] [blame] | 461 | comment "Northbridge" |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 462 | source "src/northbridge/*/*/Kconfig" |
Uwe Hermann | 63a8f2a | 2009-10-26 21:42:13 +0000 | [diff] [blame] | 463 | comment "Southbridge" |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 464 | source "src/southbridge/*/*/Kconfig" |
Uwe Hermann | 63a8f2a | 2009-10-26 21:42:13 +0000 | [diff] [blame] | 465 | comment "Super I/O" |
Omar Pakker | 57603e2 | 2016-07-29 23:31:45 +0200 | [diff] [blame] | 466 | source "src/superio/*/*/Kconfig" |
Sven Schnelle | 7592e8b | 2011-01-27 11:43:03 +0000 | [diff] [blame] | 467 | comment "Embedded Controllers" |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 468 | source "src/ec/acpi/Kconfig" |
| 469 | source "src/ec/*/*/Kconfig" |
Uwe Hermann | 63a8f2a | 2009-10-26 21:42:13 +0000 | [diff] [blame] | 470 | |
Martin Roth | 59aa2b1 | 2015-06-20 16:17:12 -0600 | [diff] [blame] | 471 | source "src/southbridge/intel/common/firmware/Kconfig" |
Martin Roth | e1523ec | 2015-06-19 22:30:43 -0600 | [diff] [blame] | 472 | source "src/vendorcode/*/Kconfig" |
Martin Roth | 59aa2b1 | 2015-06-20 16:17:12 -0600 | [diff] [blame] | 473 | |
Martin Roth | e1523ec | 2015-06-19 22:30:43 -0600 | [diff] [blame] | 474 | source "src/arch/*/Kconfig" |
| 475 | |
Uwe Hermann | 63a8f2a | 2009-10-26 21:42:13 +0000 | [diff] [blame] | 476 | endmenu |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 477 | |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 478 | source "src/device/Kconfig" |
Stefan Reinauer | 95a6396 | 2012-11-13 17:00:01 -0800 | [diff] [blame] | 479 | |
Rudolf Marek | d9c2549 | 2010-05-16 15:31:53 +0000 | [diff] [blame] | 480 | menu "Generic Drivers" |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 481 | source "src/drivers/*/Kconfig" |
Stefan Reinauer | 86ddd73 | 2016-03-11 20:22:28 -0800 | [diff] [blame] | 482 | source "src/drivers/*/*/Kconfig" |
Lee Leahy | 48dbc66 | 2017-05-08 16:56:03 -0700 | [diff] [blame] | 483 | source "src/commonlib/storage/Kconfig" |
Rudolf Marek | d9c2549 | 2010-05-16 15:31:53 +0000 | [diff] [blame] | 484 | endmenu |
| 485 | |
Philipp Deppenwiese | 1899fbe | 2017-10-16 17:09:33 +0200 | [diff] [blame] | 486 | menu "Security" |
| 487 | |
| 488 | source "src/security/Kconfig" |
Wim Vervoorn | e32d16f | 2019-11-14 14:10:28 +0100 | [diff] [blame] | 489 | source "src/vendorcode/eltan/security/Kconfig" |
Philipp Deppenwiese | 1899fbe | 2017-10-16 17:09:33 +0200 | [diff] [blame] | 490 | |
| 491 | endmenu |
| 492 | |
Martin Roth | 09210a1 | 2016-05-17 11:28:23 -0600 | [diff] [blame] | 493 | source "src/acpi/Kconfig" |
| 494 | |
Aaron Durbin | 4a36c4e | 2016-08-11 11:02:26 -0500 | [diff] [blame] | 495 | # This option is for the current boards/chipsets where SPI flash |
| 496 | # is not the boot device. Currently nearly all boards/chipsets assume |
| 497 | # SPI flash is the boot device. |
| 498 | config BOOT_DEVICE_NOT_SPI_FLASH |
| 499 | bool |
| 500 | default n |
| 501 | |
| 502 | config BOOT_DEVICE_SPI_FLASH |
| 503 | bool |
| 504 | default y if !BOOT_DEVICE_NOT_SPI_FLASH |
| 505 | default n |
| 506 | |
Aaron Durbin | 16c173f | 2016-08-11 14:04:10 -0500 | [diff] [blame] | 507 | config BOOT_DEVICE_MEMORY_MAPPED |
| 508 | bool |
| 509 | default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH |
| 510 | default n |
| 511 | help |
| 512 | Inform system if SPI is memory-mapped or not. |
| 513 | |
Aaron Durbin | e8e118d | 2016-08-12 15:00:10 -0500 | [diff] [blame] | 514 | config BOOT_DEVICE_SUPPORTS_WRITES |
| 515 | bool |
| 516 | default n |
| 517 | help |
| 518 | Indicate that the platform has writable boot device |
| 519 | support. |
| 520 | |
Patrick Georgi | 0770f25 | 2015-04-22 13:28:21 +0200 | [diff] [blame] | 521 | config RTC |
| 522 | bool |
| 523 | default n |
| 524 | |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 525 | config HEAP_SIZE |
| 526 | hex |
Marty E. Plummer | 0987e43 | 2019-04-22 20:46:27 -0500 | [diff] [blame] | 527 | default 0x100000 if FLATTENED_DEVICE_TREE |
Myles Watson | 04000f4 | 2009-10-16 19:12:49 +0000 | [diff] [blame] | 528 | default 0x4000 |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 529 | |
Julius Werner | c3e7c4e | 2014-09-19 13:18:16 -0700 | [diff] [blame] | 530 | config STACK_SIZE |
| 531 | hex |
Julius Werner | 66a476a | 2015-10-12 16:45:21 -0700 | [diff] [blame] | 532 | default 0x1000 if ARCH_X86 |
| 533 | default 0x0 |
Julius Werner | c3e7c4e | 2014-09-19 13:18:16 -0700 | [diff] [blame] | 534 | |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 535 | config MAX_CPUS |
| 536 | int |
| 537 | default 1 |
| 538 | |
Stefan Reinauer | a48ca84 | 2015-04-04 01:58:28 +0200 | [diff] [blame] | 539 | source "src/console/Kconfig" |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 540 | |
| 541 | config HAVE_ACPI_RESUME |
| 542 | bool |
| 543 | default n |
Kyösti Mälkki | 7cd2c07 | 2018-06-03 23:04:28 +0300 | [diff] [blame] | 544 | depends on RELOCATABLE_RAMSTAGE |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 545 | |
Wim Vervoorn | bccc7e7 | 2020-01-15 11:31:25 +0100 | [diff] [blame] | 546 | config DISABLE_ACPI_HIBERNATE |
| 547 | bool |
| 548 | default n |
| 549 | help |
| 550 | Removes S4 from the available sleepstates |
| 551 | |
Aaron Durbin | 87c9fae | 2016-01-22 15:26:04 -0600 | [diff] [blame] | 552 | config RESUME_PATH_SAME_AS_BOOT |
| 553 | bool |
| 554 | default y if ARCH_X86 |
| 555 | depends on HAVE_ACPI_RESUME |
| 556 | help |
| 557 | This option indicates that when a system resumes it takes the |
| 558 | same path as a regular boot. e.g. an x86 system runs from the |
| 559 | reset vector at 0xfffffff0 on both resume and warm/cold boot. |
| 560 | |
Kyösti Mälkki | 76c4386 | 2019-07-01 17:25:41 +0300 | [diff] [blame] | 561 | config NO_MONOTONIC_TIMER |
Aaron Durbin | a421791 | 2013-04-29 22:31:51 -0500 | [diff] [blame] | 562 | def_bool n |
Kyösti Mälkki | 76c4386 | 2019-07-01 17:25:41 +0300 | [diff] [blame] | 563 | |
| 564 | config HAVE_MONOTONIC_TIMER |
| 565 | bool |
| 566 | depends on !NO_MONOTONIC_TIMER |
Kyösti Mälkki | b28b6b5 | 2019-07-01 15:38:25 +0300 | [diff] [blame] | 567 | default y |
Aaron Durbin | a421791 | 2013-04-29 22:31:51 -0500 | [diff] [blame] | 568 | help |
| 569 | The board/chipset provides a monotonic timer. |
| 570 | |
Aaron Durbin | e5e3630 | 2014-09-25 10:05:15 -0500 | [diff] [blame] | 571 | config GENERIC_UDELAY |
Kyösti Mälkki | 76c4386 | 2019-07-01 17:25:41 +0300 | [diff] [blame] | 572 | bool |
Aaron Durbin | e5e3630 | 2014-09-25 10:05:15 -0500 | [diff] [blame] | 573 | depends on HAVE_MONOTONIC_TIMER |
Kyösti Mälkki | 76c4386 | 2019-07-01 17:25:41 +0300 | [diff] [blame] | 574 | default y if !ARCH_X86 |
Aaron Durbin | e5e3630 | 2014-09-25 10:05:15 -0500 | [diff] [blame] | 575 | help |
| 576 | The board/chipset uses a generic udelay function utilizing the |
| 577 | monotonic timer. |
| 578 | |
Aaron Durbin | 340ca91 | 2013-04-30 09:58:12 -0500 | [diff] [blame] | 579 | config TIMER_QUEUE |
| 580 | def_bool n |
| 581 | depends on HAVE_MONOTONIC_TIMER |
| 582 | help |
Kyösti Mälkki | ecd8424 | 2013-09-13 07:57:49 +0300 | [diff] [blame] | 583 | Provide a timer queue for performing time-based callbacks. |
Aaron Durbin | 340ca91 | 2013-04-30 09:58:12 -0500 | [diff] [blame] | 584 | |
Aaron Durbin | 4409a5e | 2013-05-06 12:20:52 -0500 | [diff] [blame] | 585 | config COOP_MULTITASKING |
| 586 | def_bool n |
Aaron Durbin | 38c326d | 2013-05-06 12:22:23 -0500 | [diff] [blame] | 587 | depends on TIMER_QUEUE && ARCH_X86 |
Aaron Durbin | 4409a5e | 2013-05-06 12:20:52 -0500 | [diff] [blame] | 588 | help |
| 589 | Cooperative multitasking allows callbacks to be multiplexed on the |
| 590 | main thread of ramstage. With this enabled it allows for multiple |
| 591 | execution paths to take place when they have udelay() calls within |
| 592 | their code. |
| 593 | |
| 594 | config NUM_THREADS |
| 595 | int |
| 596 | default 4 |
| 597 | depends on COOP_MULTITASKING |
| 598 | help |
| 599 | How many execution threads to cooperatively multitask with. |
| 600 | |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 601 | config HAVE_OPTION_TABLE |
| 602 | bool |
Edwin Beasant | eb50c7d | 2010-07-06 21:05:04 +0000 | [diff] [blame] | 603 | default n |
Uwe Hermann | 6ba13bb | 2009-10-15 17:49:07 +0000 | [diff] [blame] | 604 | help |
| 605 | This variable specifies whether a given board has a cmos.layout |
| 606 | file containing NVRAM/CMOS bit definitions. |
Edwin Beasant | eb50c7d | 2010-07-06 21:05:04 +0000 | [diff] [blame] | 607 | It defaults to 'n' but can be selected in mainboard/*/Kconfig. |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 608 | |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 609 | config PCI_IO_CFG_EXT |
| 610 | bool |
| 611 | default n |
| 612 | |
| 613 | config IOAPIC |
| 614 | bool |
| 615 | default n |
| 616 | |
Myles Watson | 45bb25f | 2009-09-22 18:49:08 +0000 | [diff] [blame] | 617 | config USE_WATCHDOG_ON_BOOT |
| 618 | bool |
| 619 | default n |
| 620 | |
Myles Watson | 45bb25f | 2009-09-22 18:49:08 +0000 | [diff] [blame] | 621 | config GFXUMA |
| 622 | bool |
Myles Watson | d73c1b5 | 2009-10-26 15:14:07 +0000 | [diff] [blame] | 623 | default n |
Myles Watson | 45bb25f | 2009-09-22 18:49:08 +0000 | [diff] [blame] | 624 | help |
| 625 | Enable Unified Memory Architecture for graphics. |
| 626 | |
Myles Watson | b8e2027 | 2009-10-15 13:35:47 +0000 | [diff] [blame] | 627 | config HAVE_MP_TABLE |
| 628 | bool |
Uwe Hermann | 6ba13bb | 2009-10-15 17:49:07 +0000 | [diff] [blame] | 629 | help |
| 630 | This variable specifies whether a given board has MP table support. |
| 631 | It is usually set in mainboard/*/Kconfig. |
| 632 | Whether or not the MP table is actually generated by coreboot |
| 633 | is configurable by the user via GENERATE_MP_TABLE. |
Myles Watson | b8e2027 | 2009-10-15 13:35:47 +0000 | [diff] [blame] | 634 | |
| 635 | config HAVE_PIRQ_TABLE |
| 636 | bool |
Uwe Hermann | 6ba13bb | 2009-10-15 17:49:07 +0000 | [diff] [blame] | 637 | help |
| 638 | This variable specifies whether a given board has PIRQ table support. |
| 639 | It is usually set in mainboard/*/Kconfig. |
| 640 | Whether or not the PIRQ table is actually generated by coreboot |
| 641 | is configurable by the user via GENERATE_PIRQ_TABLE. |
Myles Watson | b8e2027 | 2009-10-15 13:35:47 +0000 | [diff] [blame] | 642 | |
Vladimir Serbinenko | c21e073 | 2014-10-16 12:48:19 +0200 | [diff] [blame] | 643 | config COMMON_FADT |
| 644 | bool |
| 645 | default n |
| 646 | |
Aaron Durbin | 9420a52 | 2015-11-17 16:31:00 -0600 | [diff] [blame] | 647 | config ACPI_NHLT |
| 648 | bool |
| 649 | default n |
| 650 | help |
| 651 | Build support for NHLT (non HD Audio) ACPI table generation. |
| 652 | |
Myles Watson | d73c1b5 | 2009-10-26 15:14:07 +0000 | [diff] [blame] | 653 | #These Options are here to avoid "undefined" warnings. |
| 654 | #The actual selection and help texts are in the following menu. |
| 655 | |
Uwe Hermann | 168b11b | 2009-10-07 16:15:40 +0000 | [diff] [blame] | 656 | menu "System tables" |
Myles Watson | 45bb25f | 2009-09-22 18:49:08 +0000 | [diff] [blame] | 657 | |
Myles Watson | b8e2027 | 2009-10-15 13:35:47 +0000 | [diff] [blame] | 658 | config GENERATE_MP_TABLE |
Stefan Reinauer | 56cd70b | 2012-11-13 17:33:08 -0800 | [diff] [blame] | 659 | prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC |
| 660 | bool |
| 661 | default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC |
Uwe Hermann | 6ba13bb | 2009-10-15 17:49:07 +0000 | [diff] [blame] | 662 | help |
| 663 | Generate an MP table (conforming to the Intel MultiProcessor |
| 664 | specification 1.4) for this board. |
| 665 | |
| 666 | If unsure, say Y. |
Myles Watson | 45bb25f | 2009-09-22 18:49:08 +0000 | [diff] [blame] | 667 | |
Myles Watson | b8e2027 | 2009-10-15 13:35:47 +0000 | [diff] [blame] | 668 | config GENERATE_PIRQ_TABLE |
Stefan Reinauer | 56cd70b | 2012-11-13 17:33:08 -0800 | [diff] [blame] | 669 | prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE |
| 670 | bool |
| 671 | default HAVE_PIRQ_TABLE |
Uwe Hermann | 6ba13bb | 2009-10-15 17:49:07 +0000 | [diff] [blame] | 672 | help |
| 673 | Generate a PIRQ table for this board. |
| 674 | |
| 675 | If unsure, say Y. |
Myles Watson | 45bb25f | 2009-09-22 18:49:08 +0000 | [diff] [blame] | 676 | |
Sven Schnelle | 164bcfd | 2011-08-14 20:56:34 +0200 | [diff] [blame] | 677 | config GENERATE_SMBIOS_TABLES |
| 678 | depends on ARCH_X86 |
| 679 | bool "Generate SMBIOS tables" |
| 680 | default y |
| 681 | help |
| 682 | Generate SMBIOS tables for this board. |
| 683 | |
| 684 | If unsure, say Y. |
| 685 | |
Vladimir Serbinenko | 0afdec4 | 2015-05-30 23:08:26 +0200 | [diff] [blame] | 686 | config SMBIOS_PROVIDED_BY_MOBO |
| 687 | bool |
| 688 | default n |
| 689 | |
Stefan Reinauer | 6023ca4 | 2014-10-17 13:28:15 +0200 | [diff] [blame] | 690 | config MAINBOARD_SERIAL_NUMBER |
Nico Huber | ebd8a4f | 2017-11-01 09:49:16 +0100 | [diff] [blame] | 691 | prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO |
| 692 | string |
Stefan Reinauer | 6023ca4 | 2014-10-17 13:28:15 +0200 | [diff] [blame] | 693 | depends on GENERATE_SMBIOS_TABLES |
| 694 | default "123456789" |
Martin Roth | 595e777 | 2015-04-26 18:53:26 -0600 | [diff] [blame] | 695 | help |
Stefan Reinauer | 6023ca4 | 2014-10-17 13:28:15 +0200 | [diff] [blame] | 696 | The Serial Number to store in SMBIOS structures. |
| 697 | |
| 698 | config MAINBOARD_VERSION |
Nico Huber | ebd8a4f | 2017-11-01 09:49:16 +0100 | [diff] [blame] | 699 | prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO |
| 700 | string |
Stefan Reinauer | 6023ca4 | 2014-10-17 13:28:15 +0200 | [diff] [blame] | 701 | depends on GENERATE_SMBIOS_TABLES |
| 702 | default "1.0" |
| 703 | help |
| 704 | The Version Number to store in SMBIOS structures. |
| 705 | |
| 706 | config MAINBOARD_SMBIOS_MANUFACTURER |
Nico Huber | ebd8a4f | 2017-11-01 09:49:16 +0100 | [diff] [blame] | 707 | prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO |
| 708 | string |
Stefan Reinauer | 6023ca4 | 2014-10-17 13:28:15 +0200 | [diff] [blame] | 709 | depends on GENERATE_SMBIOS_TABLES |
| 710 | default MAINBOARD_VENDOR |
| 711 | help |
| 712 | Override the default Manufacturer stored in SMBIOS structures. |
| 713 | |
| 714 | config MAINBOARD_SMBIOS_PRODUCT_NAME |
Nico Huber | ebd8a4f | 2017-11-01 09:49:16 +0100 | [diff] [blame] | 715 | prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO |
| 716 | string |
Stefan Reinauer | 6023ca4 | 2014-10-17 13:28:15 +0200 | [diff] [blame] | 717 | depends on GENERATE_SMBIOS_TABLES |
| 718 | default MAINBOARD_PART_NUMBER |
| 719 | help |
| 720 | Override the default Product name stored in SMBIOS structures. |
| 721 | |
Julien Viard de Galbert | 9d231a9 | 2018-02-28 13:39:55 +0100 | [diff] [blame] | 722 | config SMBIOS_ENCLOSURE_TYPE |
| 723 | hex |
| 724 | depends on GENERATE_SMBIOS_TABLES |
| 725 | default 0x09 if SYSTEM_TYPE_LAPTOP |
Duncan Laurie | 8312df4 | 2019-02-01 11:33:57 -0800 | [diff] [blame] | 726 | default 0x1e if SYSTEM_TYPE_TABLET |
| 727 | default 0x1f if SYSTEM_TYPE_CONVERTIBLE |
| 728 | default 0x20 if SYSTEM_TYPE_DETACHABLE |
Julien Viard de Galbert | 9d231a9 | 2018-02-28 13:39:55 +0100 | [diff] [blame] | 729 | default 0x03 |
| 730 | help |
| 731 | System Enclosure or Chassis Types as defined in SMBIOS specification. |
Duncan Laurie | 8312df4 | 2019-02-01 11:33:57 -0800 | [diff] [blame] | 732 | The default value is SMBIOS_ENCLOSURE_DESKTOP (0x03) but laptop, |
| 733 | convertible, or tablet enclosure will be used if the appropriate |
| 734 | system type is selected. |
Julien Viard de Galbert | 9d231a9 | 2018-02-28 13:39:55 +0100 | [diff] [blame] | 735 | |
Myles Watson | 45bb25f | 2009-09-22 18:49:08 +0000 | [diff] [blame] | 736 | endmenu |
| 737 | |
Martin Roth | 21c0650 | 2016-02-04 19:52:27 -0700 | [diff] [blame] | 738 | source "payloads/Kconfig" |
Peter Stuge | a758ca2 | 2009-09-17 16:21:31 +0000 | [diff] [blame] | 739 | |
Uwe Hermann | 168b11b | 2009-10-07 16:15:40 +0000 | [diff] [blame] | 740 | menu "Debugging" |
| 741 | |
Nico Huber | d67edca | 2018-11-13 19:28:07 +0100 | [diff] [blame] | 742 | comment "CPU Debug Settings" |
Arthur Heymans | aae8190 | 2019-11-04 21:50:21 +0100 | [diff] [blame] | 743 | source "src/cpu/*/Kconfig.debug_cpu" |
Nico Huber | d67edca | 2018-11-13 19:28:07 +0100 | [diff] [blame] | 744 | |
Arthur Heymans | 71bd7e4 | 2019-10-20 14:20:53 +0200 | [diff] [blame] | 745 | comment "BLOB Debug Settings" |
| 746 | source "src/drivers/intel/fsp*/Kconfig.debug_blob" |
| 747 | |
Nico Huber | d67edca | 2018-11-13 19:28:07 +0100 | [diff] [blame] | 748 | comment "General Debug Settings" |
| 749 | |
Uwe Hermann | 168b11b | 2009-10-07 16:15:40 +0000 | [diff] [blame] | 750 | # TODO: Better help text and detailed instructions. |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 751 | config GDB_STUB |
Uwe Hermann | 5ec2c2b | 2009-08-25 00:53:22 +0000 | [diff] [blame] | 752 | bool "GDB debugging support" |
Rudolf Marek | 6588802 | 2012-03-25 20:51:16 +0200 | [diff] [blame] | 753 | default n |
Arthur Heymans | 8e98013 | 2019-11-04 09:33:04 +0100 | [diff] [blame] | 754 | depends on DRIVERS_UART |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 755 | help |
Uwe Hermann | 5ec2c2b | 2009-08-25 00:53:22 +0000 | [diff] [blame] | 756 | If enabled, you will be able to set breakpoints for gdb debugging. |
Stefan Reinauer | 8677a23 | 2010-12-11 20:33:41 +0000 | [diff] [blame] | 757 | See src/arch/x86/lib/c_start.S for details. |
Patrick Georgi | 0588d19 | 2009-08-12 15:00:51 +0000 | [diff] [blame] | 758 | |
Denis 'GNUtoo' Carikli | e4cece0 | 2012-06-22 15:56:37 +0200 | [diff] [blame] | 759 | config GDB_WAIT |
Denis 'GNUtoo' Carikli | 7d234f2 | 2015-12-10 21:58:52 +0100 | [diff] [blame] | 760 | bool "Wait for a GDB connection in the ramstage" |
Denis 'GNUtoo' Carikli | e4cece0 | 2012-06-22 15:56:37 +0200 | [diff] [blame] | 761 | default n |
| 762 | depends on GDB_STUB |
| 763 | help |
Denis 'GNUtoo' Carikli | 7d234f2 | 2015-12-10 21:58:52 +0100 | [diff] [blame] | 764 | If enabled, coreboot will wait for a GDB connection in the ramstage. |
| 765 | |
Denis 'GNUtoo' Carikli | e4cece0 | 2012-06-22 15:56:37 +0200 | [diff] [blame] | 766 | |
Julius Werner | d82e0cf | 2015-02-17 17:27:23 -0800 | [diff] [blame] | 767 | config FATAL_ASSERTS |
| 768 | bool "Halt when hitting a BUG() or assertion error" |
| 769 | default n |
| 770 | help |
| 771 | If enabled, coreboot will call hlt() on a BUG() or failed ASSERT(). |
| 772 | |
Nico Huber | 371a667 | 2018-11-13 22:06:40 +0100 | [diff] [blame] | 773 | config HAVE_DEBUG_GPIO |
| 774 | bool |
| 775 | |
| 776 | config DEBUG_GPIO |
| 777 | bool "Output verbose GPIO debug messages" |
| 778 | depends on HAVE_DEBUG_GPIO |
| 779 | |
Stefan Reinauer | fe42218 | 2012-05-02 16:33:18 -0700 | [diff] [blame] | 780 | config DEBUG_CBFS |
| 781 | bool "Output verbose CBFS debug messages" |
| 782 | default n |
Stefan Reinauer | fe42218 | 2012-05-02 16:33:18 -0700 | [diff] [blame] | 783 | help |
| 784 | This option enables additional CBFS related debug messages. |
| 785 | |
Jens Rottmann | 0d11f2d | 2010-08-26 12:46:02 +0000 | [diff] [blame] | 786 | config HAVE_DEBUG_RAM_SETUP |
| 787 | def_bool n |
| 788 | |
Uwe Hermann | 01ce601 | 2010-03-05 10:03:50 +0000 | [diff] [blame] | 789 | config DEBUG_RAM_SETUP |
| 790 | bool "Output verbose RAM init debug messages" |
| 791 | default n |
Jens Rottmann | 0d11f2d | 2010-08-26 12:46:02 +0000 | [diff] [blame] | 792 | depends on HAVE_DEBUG_RAM_SETUP |
Uwe Hermann | 01ce601 | 2010-03-05 10:03:50 +0000 | [diff] [blame] | 793 | help |
| 794 | This option enables additional RAM init related debug messages. |
| 795 | It is recommended to enable this when debugging issues on your |
| 796 | board which might be RAM init related. |
| 797 | |
| 798 | Note: This option will increase the size of the coreboot image. |
| 799 | |
| 800 | If unsure, say N. |
| 801 | |
Myles Watson | 80e914ff | 2010-06-01 19:25:31 +0000 | [diff] [blame] | 802 | config DEBUG_PIRQ |
| 803 | bool "Check PIRQ table consistency" |
| 804 | default n |
| 805 | depends on GENERATE_PIRQ_TABLE |
| 806 | help |
| 807 | If unsure, say N. |
| 808 | |
Jens Rottmann | 0d11f2d | 2010-08-26 12:46:02 +0000 | [diff] [blame] | 809 | config HAVE_DEBUG_SMBUS |
| 810 | def_bool n |
| 811 | |
Uwe Hermann | 01ce601 | 2010-03-05 10:03:50 +0000 | [diff] [blame] | 812 | config DEBUG_SMBUS |
| 813 | bool "Output verbose SMBus debug messages" |
| 814 | default n |
Jens Rottmann | 0d11f2d | 2010-08-26 12:46:02 +0000 | [diff] [blame] | 815 | depends on HAVE_DEBUG_SMBUS |
Uwe Hermann | 01ce601 | 2010-03-05 10:03:50 +0000 | [diff] [blame] | 816 | help |
| 817 | This option enables additional SMBus (and SPD) debug messages. |
| 818 | |
| 819 | Note: This option will increase the size of the coreboot image. |
| 820 | |
| 821 | If unsure, say N. |
| 822 | |
| 823 | config DEBUG_SMI |
| 824 | bool "Output verbose SMI debug messages" |
| 825 | default n |
| 826 | depends on HAVE_SMI_HANDLER |
Nico Huber | 9e53db4 | 2018-06-05 22:34:08 +0200 | [diff] [blame] | 827 | select SPI_FLASH_SMM if SPI_CONSOLE || CONSOLE_SPI_FLASH |
Uwe Hermann | 01ce601 | 2010-03-05 10:03:50 +0000 | [diff] [blame] | 828 | help |
| 829 | This option enables additional SMI related debug messages. |
| 830 | |
| 831 | Note: This option will increase the size of the coreboot image. |
| 832 | |
| 833 | If unsure, say N. |
| 834 | |
Uwe Hermann | a953f37 | 2010-11-10 00:14:32 +0000 | [diff] [blame] | 835 | # Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional |
| 836 | # printk(BIOS_DEBUG, ...) calls. |
| 837 | config DEBUG_MALLOC |
Stefan Reinauer | 95a6396 | 2012-11-13 17:00:01 -0800 | [diff] [blame] | 838 | prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 |
| 839 | bool |
Uwe Hermann | a953f37 | 2010-11-10 00:14:32 +0000 | [diff] [blame] | 840 | default n |
Uwe Hermann | a953f37 | 2010-11-10 00:14:32 +0000 | [diff] [blame] | 841 | help |
| 842 | This option enables additional malloc related debug messages. |
| 843 | |
| 844 | Note: This option will increase the size of the coreboot image. |
| 845 | |
| 846 | If unsure, say N. |
Cristian Măgherușan-Stanciu | 9f52ea4 | 2011-07-02 00:44:39 +0300 | [diff] [blame] | 847 | |
Kyösti Mälkki | 6627795 | 2018-12-31 15:22:34 +0200 | [diff] [blame] | 848 | config DEBUG_CONSOLE_INIT |
| 849 | bool "Debug console initialisation code" |
| 850 | default n |
| 851 | help |
| 852 | With this option printk()'s are attempted before console hardware |
| 853 | initialisation has been completed. Your mileage may vary. |
| 854 | |
| 855 | Typically you will need to modify source in console_hw_init() such |
| 856 | that a working console appears before the one you want to debug. |
| 857 | |
| 858 | If unsure, say N. |
| 859 | |
Uwe Hermann | a953f37 | 2010-11-10 00:14:32 +0000 | [diff] [blame] | 860 | # Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional |
| 861 | # printk(BIOS_DEBUG, ...) calls. |
Myles Watson | 6c9bc01 | 2010-09-07 22:30:15 +0000 | [diff] [blame] | 862 | config REALMODE_DEBUG |
Stefan Reinauer | 95a6396 | 2012-11-13 17:00:01 -0800 | [diff] [blame] | 863 | prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 |
| 864 | bool |
Myles Watson | 6c9bc01 | 2010-09-07 22:30:15 +0000 | [diff] [blame] | 865 | default n |
Peter Stuge | 5015f79 | 2010-11-10 02:00:32 +0000 | [diff] [blame] | 866 | depends on PCI_OPTION_ROM_RUN_REALMODE |
Myles Watson | 6c9bc01 | 2010-09-07 22:30:15 +0000 | [diff] [blame] | 867 | help |
| 868 | This option enables additional x86emu related debug messages. |
| 869 | |
| 870 | Note: This option will increase the time to emulate a ROM. |
| 871 | |
| 872 | If unsure, say N. |
| 873 | |
Uwe Hermann | 01ce601 | 2010-03-05 10:03:50 +0000 | [diff] [blame] | 874 | config X86EMU_DEBUG |
| 875 | bool "Output verbose x86emu debug messages" |
| 876 | default n |
| 877 | depends on PCI_OPTION_ROM_RUN_YABEL |
| 878 | help |
| 879 | This option enables additional x86emu related debug messages. |
| 880 | |
| 881 | Note: This option will increase the size of the coreboot image. |
| 882 | |
| 883 | If unsure, say N. |
| 884 | |
| 885 | config X86EMU_DEBUG_JMP |
| 886 | bool "Trace JMP/RETF" |
| 887 | default n |
| 888 | depends on X86EMU_DEBUG |
| 889 | help |
| 890 | Print information about JMP and RETF opcodes from x86emu. |
| 891 | |
| 892 | Note: This option will increase the size of the coreboot image. |
| 893 | |
| 894 | If unsure, say N. |
| 895 | |
| 896 | config X86EMU_DEBUG_TRACE |
| 897 | bool "Trace all opcodes" |
| 898 | default n |
| 899 | depends on X86EMU_DEBUG |
| 900 | help |
| 901 | Print _all_ opcodes that are executed by x86emu. |
Stefan Reinauer | 14e2277 | 2010-04-27 06:56:47 +0000 | [diff] [blame] | 902 | |
Uwe Hermann | 01ce601 | 2010-03-05 10:03:50 +0000 | [diff] [blame] | 903 | WARNING: This will produce a LOT of output and take a long time. |
| 904 | |
| 905 | Note: This option will increase the size of the coreboot image. |
| 906 | |
| 907 | If unsure, say N. |
| 908 | |
| 909 | config X86EMU_DEBUG_PNP |
| 910 | bool "Log Plug&Play accesses" |
| 911 | default n |
| 912 | depends on X86EMU_DEBUG |
| 913 | help |
| 914 | Print Plug And Play accesses made by option ROMs. |
| 915 | |
| 916 | Note: This option will increase the size of the coreboot image. |
| 917 | |
| 918 | If unsure, say N. |
| 919 | |
| 920 | config X86EMU_DEBUG_DISK |
| 921 | bool "Log Disk I/O" |
| 922 | default n |
| 923 | depends on X86EMU_DEBUG |
| 924 | help |
| 925 | Print Disk I/O related messages. |
| 926 | |
| 927 | Note: This option will increase the size of the coreboot image. |
| 928 | |
| 929 | If unsure, say N. |
| 930 | |
| 931 | config X86EMU_DEBUG_PMM |
| 932 | bool "Log PMM" |
| 933 | default n |
| 934 | depends on X86EMU_DEBUG |
| 935 | help |
| 936 | Print messages related to POST Memory Manager (PMM). |
| 937 | |
| 938 | Note: This option will increase the size of the coreboot image. |
| 939 | |
| 940 | If unsure, say N. |
| 941 | |
| 942 | |
| 943 | config X86EMU_DEBUG_VBE |
| 944 | bool "Debug VESA BIOS Extensions" |
| 945 | default n |
| 946 | depends on X86EMU_DEBUG |
| 947 | help |
| 948 | Print messages related to VESA BIOS Extension (VBE) functions. |
| 949 | |
| 950 | Note: This option will increase the size of the coreboot image. |
| 951 | |
| 952 | If unsure, say N. |
| 953 | |
| 954 | config X86EMU_DEBUG_INT10 |
| 955 | bool "Redirect INT10 output to console" |
| 956 | default n |
| 957 | depends on X86EMU_DEBUG |
| 958 | help |
| 959 | Let INT10 (i.e. character output) calls print messages to debug output. |
| 960 | |
| 961 | Note: This option will increase the size of the coreboot image. |
| 962 | |
| 963 | If unsure, say N. |
| 964 | |
| 965 | config X86EMU_DEBUG_INTERRUPTS |
| 966 | bool "Log intXX calls" |
| 967 | default n |
| 968 | depends on X86EMU_DEBUG |
| 969 | help |
| 970 | Print messages related to interrupt handling. |
| 971 | |
| 972 | Note: This option will increase the size of the coreboot image. |
| 973 | |
| 974 | If unsure, say N. |
| 975 | |
| 976 | config X86EMU_DEBUG_CHECK_VMEM_ACCESS |
| 977 | bool "Log special memory accesses" |
| 978 | default n |
| 979 | depends on X86EMU_DEBUG |
| 980 | help |
| 981 | Print messages related to accesses to certain areas of the virtual |
| 982 | memory (e.g. BDA (BIOS Data Area) or interrupt vectors) |
| 983 | |
| 984 | Note: This option will increase the size of the coreboot image. |
| 985 | |
| 986 | If unsure, say N. |
| 987 | |
| 988 | config X86EMU_DEBUG_MEM |
| 989 | bool "Log all memory accesses" |
| 990 | default n |
| 991 | depends on X86EMU_DEBUG |
| 992 | help |
| 993 | Print memory accesses made by option ROM. |
| 994 | Note: This also includes accesses to fetch instructions. |
| 995 | |
| 996 | Note: This option will increase the size of the coreboot image. |
| 997 | |
| 998 | If unsure, say N. |
| 999 | |
| 1000 | config X86EMU_DEBUG_IO |
| 1001 | bool "Log IO accesses" |
| 1002 | default n |
| 1003 | depends on X86EMU_DEBUG |
| 1004 | help |
| 1005 | Print I/O accesses made by option ROM. |
| 1006 | |
| 1007 | Note: This option will increase the size of the coreboot image. |
| 1008 | |
| 1009 | If unsure, say N. |
| 1010 | |
Denis 'GNUtoo' Carikli | 4cdc5d6 | 2013-05-15 00:19:49 +0200 | [diff] [blame] | 1011 | config X86EMU_DEBUG_TIMINGS |
| 1012 | bool "Output timing information" |
| 1013 | default n |
Kyösti Mälkki | 91945fb | 2019-07-10 15:10:22 +0300 | [diff] [blame] | 1014 | depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER |
Denis 'GNUtoo' Carikli | 4cdc5d6 | 2013-05-15 00:19:49 +0200 | [diff] [blame] | 1015 | help |
| 1016 | Print timing information needed by i915tool. |
| 1017 | |
| 1018 | If unsure, say N. |
| 1019 | |
Stefan Reinauer | 1c56d9b | 2012-05-10 11:27:32 -0700 | [diff] [blame] | 1020 | config DEBUG_SPI_FLASH |
| 1021 | bool "Output verbose SPI flash debug messages" |
| 1022 | default n |
| 1023 | depends on SPI_FLASH |
| 1024 | help |
| 1025 | This option enables additional SPI flash related debug messages. |
| 1026 | |
Stefan Reinauer | 8e07382 | 2012-04-04 00:07:22 +0200 | [diff] [blame] | 1027 | if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8 |
| 1028 | # Only visible with the right southbridge and loglevel. |
| 1029 | config DEBUG_INTEL_ME |
| 1030 | bool "Verbose logging for Intel Management Engine" |
| 1031 | default n |
| 1032 | help |
| 1033 | Enable verbose logging for Intel Management Engine driver that |
| 1034 | is present on Intel 6-series chipsets. |
| 1035 | endif |
| 1036 | |
Rudolf Marek | 7f0e930 | 2011-09-02 23:23:41 +0200 | [diff] [blame] | 1037 | config TRACE |
| 1038 | bool "Trace function calls" |
| 1039 | default n |
| 1040 | help |
| 1041 | If enabled, every function will print information to console once |
| 1042 | the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd) |
| 1043 | the 0xaaaabbbb is the actual function and 0xccccdddd is EIP |
Ben Gardner | 8420ad4 | 2015-11-18 10:46:53 -0600 | [diff] [blame] | 1044 | of calling function. Please note some printk related functions |
Rudolf Marek | 7f0e930 | 2011-09-02 23:23:41 +0200 | [diff] [blame] | 1045 | are omitted from trace to have good looking console dumps. |
Stefan Reinauer | d37ab45 | 2012-12-18 16:23:28 -0800 | [diff] [blame] | 1046 | |
| 1047 | config DEBUG_COVERAGE |
| 1048 | bool "Debug code coverage" |
| 1049 | default n |
| 1050 | depends on COVERAGE |
| 1051 | help |
| 1052 | If enabled, the code coverage hooks in coreboot will output some |
| 1053 | information about the coverage data that is dumped. |
| 1054 | |
Jonathan Neuschäfer | fc04f9b | 2016-06-29 21:59:32 +0200 | [diff] [blame] | 1055 | config DEBUG_BOOT_STATE |
| 1056 | bool "Debug boot state machine" |
| 1057 | default n |
| 1058 | help |
| 1059 | Control debugging of the boot state machine. When selected displays |
| 1060 | the state boundaries in ramstage. |
| 1061 | |
Nico Huber | e84e625 | 2016-10-05 17:43:56 +0200 | [diff] [blame] | 1062 | config DEBUG_ADA_CODE |
| 1063 | bool "Compile debug code in Ada sources" |
| 1064 | default n |
| 1065 | help |
| 1066 | Add the compiler switch `-gnata` to compile code guarded by |
| 1067 | `pragma Debug`. |
| 1068 | |
Simon Glass | 46255f7 | 2018-07-12 15:26:07 -0600 | [diff] [blame] | 1069 | config HAVE_EM100_SUPPORT |
| 1070 | bool "Platform can support the Dediprog EM100 SPI emulator" |
| 1071 | help |
| 1072 | This is enabled by platforms which can support using the EM100. |
| 1073 | |
| 1074 | config EM100 |
| 1075 | bool "Configure image for EM100 usage" |
| 1076 | depends on HAVE_EM100_SUPPORT |
| 1077 | help |
| 1078 | The Dediprog EM100 SPI emulator allows fast loading of new SPI images |
| 1079 | over USB. However it only supports a maximum SPI clock of 20MHz and |
| 1080 | single data output. Enable this option to use a 20MHz SPI clock and |
| 1081 | disable "Dual Output Fast Read" Support. |
| 1082 | |
| 1083 | On AMD platforms this changes the SPI speed at run-time if the |
| 1084 | mainboard code supports this. On supported Intel platforms this works |
| 1085 | by changing the settings in the descriptor.bin file. |
| 1086 | |
Uwe Hermann | 168b11b | 2009-10-07 16:15:40 +0000 | [diff] [blame] | 1087 | endmenu |
| 1088 | |
Martin Roth | 8e4aafb | 2016-12-15 15:25:15 -0700 | [diff] [blame] | 1089 | |
| 1090 | ############################################################################### |
| 1091 | # Set variables with no prompt - these can be set anywhere, and putting at |
| 1092 | # the end of this file gives the most flexibility. |
Nico Huber | 3db7653 | 2017-05-18 18:07:34 +0200 | [diff] [blame] | 1093 | |
| 1094 | source "src/lib/Kconfig" |
| 1095 | |
Myles Watson | 2e67273 | 2009-11-12 16:38:03 +0000 | [diff] [blame] | 1096 | config WARNINGS_ARE_ERRORS |
| 1097 | bool |
Edward O'Callaghan | 63f6dc7 | 2014-11-18 03:17:54 +1100 | [diff] [blame] | 1098 | default y |
Patrick Georgi | 436f99b | 2009-11-27 16:55:13 +0000 | [diff] [blame] | 1099 | |
Peter Stuge | 51eafde | 2010-10-13 06:23:02 +0000 | [diff] [blame] | 1100 | # The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE, |
| 1101 | # POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are |
| 1102 | # mutually exclusive. One of these options must be selected in the |
| 1103 | # mainboard Kconfig if the chipset supports enabling and disabling of |
| 1104 | # the power button. Chipset code uses the ENABLE_POWER_BUTTON option set |
| 1105 | # in mainboard/Kconfig to know if the button should be enabled or not. |
| 1106 | |
| 1107 | config POWER_BUTTON_DEFAULT_ENABLE |
| 1108 | def_bool n |
| 1109 | help |
| 1110 | Select when the board has a power button which can optionally be |
| 1111 | disabled by the user. |
| 1112 | |
| 1113 | config POWER_BUTTON_DEFAULT_DISABLE |
| 1114 | def_bool n |
| 1115 | help |
| 1116 | Select when the board has a power button which can optionally be |
| 1117 | enabled by the user, e.g. when the board ships with a jumper over |
| 1118 | the power switch contacts. |
| 1119 | |
| 1120 | config POWER_BUTTON_FORCE_ENABLE |
| 1121 | def_bool n |
| 1122 | help |
| 1123 | Select when the board requires that the power button is always |
| 1124 | enabled. |
| 1125 | |
| 1126 | config POWER_BUTTON_FORCE_DISABLE |
| 1127 | def_bool n |
| 1128 | help |
| 1129 | Select when the board requires that the power button is always |
| 1130 | disabled, e.g. when it has been hardwired to ground. |
| 1131 | |
| 1132 | config POWER_BUTTON_IS_OPTIONAL |
| 1133 | bool |
| 1134 | default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE |
| 1135 | default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE) |
| 1136 | help |
| 1137 | Internal option that controls ENABLE_POWER_BUTTON visibility. |
Duncan Laurie | 7274800 | 2013-10-31 08:26:23 -0700 | [diff] [blame] | 1138 | |
| 1139 | config REG_SCRIPT |
| 1140 | bool |
Duncan Laurie | 7274800 | 2013-10-31 08:26:23 -0700 | [diff] [blame] | 1141 | default n |
| 1142 | help |
| 1143 | Internal option that controls whether we compile in register scripts. |
Furquan Shaikh | 99ac98f | 2014-04-23 10:18:48 -0700 | [diff] [blame] | 1144 | |
Furquan Shaikh | 99ac98f | 2014-04-23 10:18:48 -0700 | [diff] [blame] | 1145 | config MAX_REBOOT_CNT |
| 1146 | int |
| 1147 | default 3 |
Timothy Pearson | 17ada2e | 2015-03-18 01:31:34 -0500 | [diff] [blame] | 1148 | help |
| 1149 | Internal option that sets the maximum number of bootblock executions allowed |
| 1150 | with the normal image enabled before assuming the normal image is defective |
Vadim Bendebury | 9c9c336 | 2014-07-23 09:40:02 -0700 | [diff] [blame] | 1151 | and switching to the fallback image. |
Martin Roth | 59ff340 | 2016-02-09 09:06:46 -0700 | [diff] [blame] | 1152 | |
Martin Roth | 8e4aafb | 2016-12-15 15:25:15 -0700 | [diff] [blame] | 1153 | config UNCOMPRESSED_RAMSTAGE |
| 1154 | bool |
| 1155 | |
| 1156 | config NO_XIP_EARLY_STAGES |
| 1157 | bool |
| 1158 | default n if ARCH_X86 |
| 1159 | default y |
| 1160 | help |
| 1161 | Identify if early stages are eXecute-In-Place(XIP). |
| 1162 | |
Martin Roth | 8e4aafb | 2016-12-15 15:25:15 -0700 | [diff] [blame] | 1163 | config EARLY_CBMEM_LIST |
| 1164 | bool |
| 1165 | default n |
| 1166 | help |
| 1167 | Enable display of CBMEM during romstage and postcar. |
| 1168 | |
| 1169 | config RELOCATABLE_MODULES |
| 1170 | bool |
| 1171 | help |
| 1172 | If RELOCATABLE_MODULES is selected then support is enabled for |
| 1173 | building relocatable modules in the RAM stage. Those modules can be |
| 1174 | loaded anywhere and all the relocations are handled automatically. |
| 1175 | |
Martin Roth | 8e4aafb | 2016-12-15 15:25:15 -0700 | [diff] [blame] | 1176 | config GENERIC_GPIO_LIB |
| 1177 | bool |
| 1178 | help |
| 1179 | If enabled, compile the generic GPIO library. A "generic" GPIO |
| 1180 | implies configurability usually found on SoCs, particularly the |
| 1181 | ability to control internal pull resistors. |
| 1182 | |
Martin Roth | 8e4aafb | 2016-12-15 15:25:15 -0700 | [diff] [blame] | 1183 | config BOOTBLOCK_CUSTOM |
| 1184 | # To be selected by arch, SoC or mainboard if it does not want use the normal |
| 1185 | # src/lib/bootblock.c#main() C entry point. |
| 1186 | bool |
| 1187 | |
Martin Roth | 75e5cb7 | 2016-12-15 15:05:37 -0700 | [diff] [blame] | 1188 | ############################################################################### |
| 1189 | # Set default values for symbols created before mainboards. This allows the |
| 1190 | # option to be displayed in the general menu, but the default to be loaded in |
| 1191 | # the mainboard if desired. |
| 1192 | config COMPRESS_RAMSTAGE |
| 1193 | default y if !UNCOMPRESSED_RAMSTAGE |
| 1194 | |
| 1195 | config COMPRESS_PRERAM_STAGES |
| 1196 | depends on !ARCH_X86 |
| 1197 | default y |
| 1198 | |
| 1199 | config INCLUDE_CONFIG_FILE |
| 1200 | default y |
| 1201 | |
Martin Roth | 75e5cb7 | 2016-12-15 15:05:37 -0700 | [diff] [blame] | 1202 | config BOOTSPLASH_FILE |
| 1203 | depends on BOOTSPLASH_IMAGE |
| 1204 | default "bootsplash.jpg" |
| 1205 | |
| 1206 | config CBFS_SIZE |
| 1207 | default ROM_SIZE |
Subrata Banik | b5962a9 | 2019-06-08 12:29:02 +0530 | [diff] [blame] | 1208 | |
| 1209 | config HAVE_BOOTBLOCK |
| 1210 | bool |
| 1211 | default y |
| 1212 | |
| 1213 | config HAVE_VERSTAGE |
| 1214 | bool |
| 1215 | depends on VBOOT_SEPARATE_VERSTAGE |
| 1216 | default y |
| 1217 | |
| 1218 | config HAVE_ROMSTAGE |
| 1219 | bool |
| 1220 | default y |
| 1221 | |
Subrata Banik | b5962a9 | 2019-06-08 12:29:02 +0530 | [diff] [blame] | 1222 | config HAVE_RAMSTAGE |
| 1223 | bool |
| 1224 | default n if RAMPAYLOAD |
| 1225 | default y |