blob: 65404995c91d50477bd0e44e5717ce1776f0cb22 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Patrick Georgi0588d192009-08-12 15:00:51 +00004##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## This program is free software; you can redistribute it and/or modify
6## it under the terms of the GNU General Public License as published by
7## the Free Software Foundation; version 2 of the License.
8##
9## This program is distributed in the hope that it will be useful,
10## but WITHOUT ANY WARRANTY; without even the implied warranty of
11## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12## GNU General Public License for more details.
13##
Patrick Georgi0588d192009-08-12 15:00:51 +000014
Uwe Hermannad8c95f2012-04-12 22:00:03 +020015mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannc04be932009-10-05 13:55:28 +000017menu "General setup"
18
Lee Leahybb70c402017-04-03 07:38:20 -070019config COREBOOT_BUILD
20 bool
21 default y
22
Uwe Hermannc04be932009-10-05 13:55:28 +000023config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000024 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000025 help
26 Append an extra string to the end of the coreboot version.
27
Uwe Hermann168b11b2009-10-07 16:15:40 +000028 This can be useful if, for instance, you want to append the
29 respective board's hostname or some other identifying string to
30 the coreboot version number, so that you can easily distinguish
31 boot logs of different boards from each other.
32
Arthur Heymans6f751542019-06-08 11:28:52 +020033config CONFIGURABLE_CBFS_PREFIX
34 bool
35 help
36 Select this to prompt to use to configure the prefix for cbfs files.
37
Arthur Heymans6010eb22019-10-06 13:34:20 +020038choice
39 prompt "CBFS prefix to use"
40 depends on CONFIGURABLE_CBFS_PREFIX
41 default CBFS_PREFIX_FALLBACK
42
43config CBFS_PREFIX_FALLBACK
44 bool "fallback"
45
46config CBFS_PREFIX_NORMAL
47 bool "normal"
48
49config CBFS_PREFIX_DIY
50 bool "Define your own cbfs prefix"
51
52endchoice
53
Patrick Georgi4b8a2412010-02-09 19:35:16 +000054config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020055 string "CBFS prefix to use" if CBFS_PREFIX_DIY
56 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
57 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000058 help
59 Select the prefix to all files put into the image. It's "fallback"
60 by default, "normal" is a common alternative.
61
Patrick Georgi23d89cc2010-03-16 01:17:19 +000062choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020063 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064 default COMPILER_GCC
65 help
66 This option allows you to select the compiler used for building
67 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070068 You must build the coreboot crosscompiler for the board that you
69 have selected.
70
71 To build all the GCC crosscompilers (takes a LONG time), run:
72 make crossgcc
73
74 For help on individual architectures, run the command:
75 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000076
77config COMPILER_GCC
78 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020079 help
80 Use the GNU Compiler Collection (GCC) to build coreboot.
81
82 For details see http://gcc.gnu.org.
83
Patrick Georgi23d89cc2010-03-16 01:17:19 +000084config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070085 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020086 help
Martin Rotha5a628e82016-01-19 12:01:09 -070087 Use LLVM/clang to build coreboot. To use this, you must build the
88 coreboot version of the clang compiler. Run the command
89 make clang
90 Note that this option is not currently working correctly and should
91 really only be selected if you're trying to work on getting clang
92 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020093
94 For details see http://clang.llvm.org.
95
Patrick Georgi23d89cc2010-03-16 01:17:19 +000096endchoice
97
Patrick Georgi9b0de712013-12-29 18:45:23 +010098config ANY_TOOLCHAIN
99 bool "Allow building with any toolchain"
100 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +0100101 help
102 Many toolchains break when building coreboot since it uses quite
103 unusual linker features. Unless developers explicitely request it,
104 we'll have to assume that they use their distro compiler by mistake.
105 Make sure that using patched compilers is a conscious decision.
106
Patrick Georgi516a2a72010-03-25 21:45:25 +0000107config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200108 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +0000109 default n
110 help
111 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200112
113 Requires the ccache utility in your system $PATH.
114
115 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000116
Sol Boucher69b88bf2015-02-26 11:47:19 -0800117config FMD_GENPARSER
118 bool "Generate flashmap descriptor parser using flex and bison"
119 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800120 help
121 Enable this option if you are working on the flashmap descriptor
122 parser and made changes to fmd_scanner.l or fmd_parser.y.
123
124 Otherwise, say N to use the provided pregenerated scanner/parser.
125
Martin Rothf411b702017-04-09 19:12:42 -0600126config UTIL_GENPARSER
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100127 bool "Generate SCONFIG & BINCFG parser using flex and bison"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000128 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000129 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200130 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100131 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200132
Sol Boucher69b88bf2015-02-26 11:47:19 -0800133 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000134
Joe Korty6d772522010-05-19 18:41:15 +0000135config USE_OPTION_TABLE
136 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000137 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000138 help
139 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200140 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000141
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600142config STATIC_OPTION_TABLE
143 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600144 depends on USE_OPTION_TABLE
145 help
146 Enable this option to reset "CMOS" NVRAM values to default on
147 every boot. Use this if you want the NVRAM configuration to
148 never be modified from its default values.
149
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000150config COMPRESS_RAMSTAGE
151 bool "Compress ramstage with LZMA"
Subrata Banikb5962a92019-06-08 12:29:02 +0530152 depends on HAVE_RAMSTAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700153 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000154 help
Arthur Heymans7f229332019-11-08 11:59:25 +0100155 Compress ramstage to save memory in the flash image.
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000156
Julius Werner09f29212015-09-29 13:51:35 -0700157config COMPRESS_PRERAM_STAGES
158 bool "Compress romstage and verstage with LZ4"
Subrata Banikb5962a92019-06-08 12:29:02 +0530159 depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE)
Martin Roth75e5cb72016-12-15 15:05:37 -0700160 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700161 help
162 Compress romstage and (if it exists) verstage with LZ4 to save flash
163 space and speed up boot, since the time for reading the image from SPI
164 (and in the vboot case verifying it) is usually much greater than the
165 time spent decompressing. Doesn't work for XIP stages (assume all
166 ARCH_X86 for now) for obvious reasons.
167
Julius Werner99f46832018-05-16 14:14:04 -0700168config COMPRESS_BOOTBLOCK
169 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530170 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700171 help
172 This option can be used to compress the bootblock with LZ4 and attach
173 a small self-decompression stub to its front. This can drastically
174 reduce boot time on platforms where the bootblock is loaded over a
175 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200176 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700177 SoC memlayout and possibly extra support code, it should not be
178 user-selectable. (There's no real point in offering this to the user
179 anyway... if it works and saves boot time, you would always want it.)
180
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200181config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200182 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700183 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200184 help
185 Include the .config file that was used to compile coreboot
186 in the (CBFS) ROM image. This is useful if you want to know which
187 options were used to build a specific coreboot.rom image.
188
Daniele Forsi53847a22014-07-22 18:00:56 +0200189 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200190
191 You can use the following command to easily list the options:
192
193 grep -a CONFIG_ coreboot.rom
194
195 Alternatively, you can also use cbfstool to print the image
196 contents (including the raw 'config' item we're looking for).
197
198 Example:
199
200 $ cbfstool coreboot.rom print
201 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
202 offset 0x0
203 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600204
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200205 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100206 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200207 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200208 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200209 fallback/payload 0x80dc0 payload 51526
210 config 0x8d740 raw 3324
211 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200212
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700213config COLLECT_TIMESTAMPS
214 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200215 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700216 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200217 Make coreboot create a table of timer-ID/timer-value pairs to
218 allow measuring time spent at different phases of the boot process.
219
Martin Rothb22bbe22018-03-07 15:32:16 -0700220config TIMESTAMPS_ON_CONSOLE
221 bool "Print the timestamp values on the console"
222 default n
223 depends on COLLECT_TIMESTAMPS
224 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200225 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700226
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200227config USE_BLOBS
228 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100229 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200230 help
231 This draws in the blobs repository, which contains binary files that
232 might be required for some chipsets or boards.
233 This flag ensures that a "Free" option remains available for users.
234
Marshall Dawson20ce4002019-10-28 15:55:03 -0600235config USE_AMD_BLOBS
236 bool "Allow AMD blobs repository (with license agreement)"
237 depends on USE_BLOBS
238 help
239 This draws in the amd_blobs repository, which contains binary files
240 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
241 etc. Selecting this item to download or clone the repo implies your
242 agreement to the AMD license agreement. A copy of the license text
243 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
244 and your copy of the license is present in the repo once downloaded.
245
246 Note that for some products, omitting PSP, SMU images, or other items
247 may result in a nonbooting coreboot.rom.
248
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800249config COVERAGE
250 bool "Code coverage support"
251 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800252 help
253 Add code coverage support for coreboot. This will store code
254 coverage information in CBMEM for extraction from user space.
255 If unsure, say N.
256
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700257config UBSAN
258 bool "Undefined behavior sanitizer support"
259 default n
260 help
261 Instrument the code with checks for undefined behavior. If unsure,
262 say N because it adds a small performance penalty and may abort
263 on code that happens to work in spite of the UB.
264
Stefan Reinauer58470e32014-10-17 13:08:36 +0200265config RELOCATABLE_RAMSTAGE
Kyösti Mälkki730df3c2016-06-18 07:39:31 +0300266 bool
Nico Huberd83bd532019-12-08 12:05:21 +0100267 default y if ARCH_X86
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200268 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200269 help
270 The reloctable ramstage support allows for the ramstage to be built
271 as a relocatable module. The stage loader can identify a place
272 out of the OS way so that copying memory is unnecessary during an S3
273 wake. When selecting this option the romstage is responsible for
274 determing a stack location to use for loading the ramstage.
275
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200276choice
277 prompt "Stage Cache for ACPI S3 resume"
278 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME || !RELOCATABLE_RAMSTAGE
279 default TSEG_STAGE_CACHE if SMM_TSEG
280
281config NO_STAGE_CACHE
282 bool "Disabled"
283 help
284 Do not save any component in stage cache for resume path. On resume,
285 all components would be read back from CBFS again.
286
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300287config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200288 bool "TSEG"
289 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200290 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300291 The option enables stage cache support for platform. Platform
292 can stash copies of postcar, ramstage and raw runtime data
293 inside SMM TSEG, to be restored on S3 resume path.
294
295config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200296 bool "CBMEM"
297 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300298 help
299 The option enables stage cache support for platform. Platform
300 can stash copies of postcar, ramstage and raw runtime data
301 inside CBMEM.
302
303 While the approach is faster than reloading stages from boot media
304 it is also a possible attack scenario via which OS can possibly
305 circumvent SMM locks and SPI write protections.
306
307 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200308
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200309endchoice
310
Stefan Reinauer58470e32014-10-17 13:08:36 +0200311config UPDATE_IMAGE
312 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200313 help
314 If this option is enabled, no new coreboot.rom file
315 is created. Instead it is expected that there already
316 is a suitable file for further processing.
317 The bootblock will not be modified.
318
Martin Roth5942e062016-01-20 14:59:21 -0700319 If unsure, select 'N'
320
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400321config BOOTSPLASH_IMAGE
322 bool "Add a bootsplash image"
323 help
324 Select this option if you have a bootsplash image that you would
325 like to add to your ROM.
326
327 This will only add the image to the ROM. To actually run it check
328 options under 'Display' section.
329
330config BOOTSPLASH_FILE
331 string "Bootsplash path and filename"
332 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700333 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400334 help
335 The path and filename of the file to use as graphical bootsplash
336 screen. The file format has to be jpg.
337
Nico Huber94cdec62019-06-06 19:36:02 +0200338config HAVE_RAMPAYLOAD
339 bool
340
Subrata Banik7e893a02019-05-06 14:17:41 +0530341config RAMPAYLOAD
342 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530343 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200344 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530345 help
346 If this option is enabled, coreboot flow will skip ramstage
347 loading and execution of ramstage to load payload.
348
349 Instead it is expected to load payload from postcar stage itself.
350
351 In this flow coreboot will perform basic x86 initialization
352 (DRAM resource allocation), MTRR programming,
353 Skip PCI enumeration logic and only allocate BAR for fixed devices
354 (bootable devices, TPM over GSPI).
355
Subrata Banik37bead62020-02-09 19:13:52 +0530356config HAVE_CONFIGURABLE_RAMSTAGE
357 bool
358
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000359config CONFIGURABLE_RAMSTAGE
360 bool "Enable a configurable ramstage."
361 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530362 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000363 help
364 A configurable ramstage allows you to select which parts of the ramstage
365 to run. Currently, we can only select a minimal PCI scanning step.
366 The minimal PCI scanning will only check those parts that are enabled
367 in the devicetree.cb. By convention none of those devices should be bridges.
368
369config MINIMAL_PCI_SCANNING
370 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530371 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000372 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530373 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000374 marked as mandatory in devicetree.cb
Uwe Hermannc04be932009-10-05 13:55:28 +0000375endmenu
376
Martin Roth026e4dc2015-06-19 23:17:15 -0600377menu "Mainboard"
378
Stefan Reinauera48ca842015-04-04 01:58:28 +0200379source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000380
Marshall Dawsone9375132016-09-04 08:38:33 -0600381config DEVICETREE
382 string
383 default "devicetree.cb"
384 help
385 This symbol allows mainboards to select a different file under their
386 mainboard directory for the devicetree.cb file. This allows the board
387 variants that need different devicetrees to be in the same directory.
388
389 Examples: "devicetree.variant.cb"
390 "variant/devicetree.cb"
391
Furquan Shaikhf2419982018-06-21 18:50:48 -0700392config OVERRIDE_DEVICETREE
393 string
394 default ""
395 help
396 This symbol allows variants to provide an override devicetree file to
397 override the registers and/or add new devices on top of the ones
398 provided by baseboard devicetree using CONFIG_DEVICETREE.
399
400 Examples: "devicetree.variant-override.cb"
401 "variant/devicetree-override.cb"
402
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200403config FMDFILE
404 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100405 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200406 default ""
407 help
408 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
409 but in some cases more complex setups are required.
410 When an fmd is specified, it overrides the default format.
411
Arthur Heymans965881b2019-09-25 13:18:52 +0200412config CBFS_SIZE
413 hex "Size of CBFS filesystem in ROM"
414 depends on FMDFILE = ""
415 # Default value set at the end of the file
416 help
417 This is the part of the ROM actually managed by CBFS, located at the
418 end of the ROM (passed through cbfstool -o) on x86 and at at the start
419 of the ROM (passed through cbfstool -s) everywhere else. It defaults
420 to span the whole ROM on all but Intel systems that use an Intel Firmware
421 Descriptor. It can be overridden to make coreboot live alongside other
422 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
423 binaries. This symbol should only be used to generate a default FMAP and
424 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
425
Martin Rothda1ca202015-12-26 16:51:16 -0700426endmenu
427
Martin Rothb09a5692016-01-24 19:38:33 -0700428# load site-local kconfig to allow user specific defaults and overrides
429source "site-local/Kconfig"
430
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200431config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600432 default n
433 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200434
Duncan Laurie8312df42019-02-01 11:33:57 -0800435config SYSTEM_TYPE_TABLET
436 default n
437 bool
438
439config SYSTEM_TYPE_DETACHABLE
440 default n
441 bool
442
443config SYSTEM_TYPE_CONVERTIBLE
444 default n
445 bool
446
Werner Zehc0fb3612016-01-14 15:08:36 +0100447config CBFS_AUTOGEN_ATTRIBUTES
448 default n
449 bool
450 help
451 If this option is selected, every file in cbfs which has a constraint
452 regarding position or alignment will get an additional file attribute
453 which describes this constraint.
454
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000455menu "Chipset"
456
Duncan Lauried2119762015-06-08 18:11:56 -0700457comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600458source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000459comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200460source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000461comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200462source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000463comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200464source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000465comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200466source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000467comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200468source "src/ec/acpi/Kconfig"
469source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000470
Martin Roth59aa2b12015-06-20 16:17:12 -0600471source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600472source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600473
Martin Rothe1523ec2015-06-19 22:30:43 -0600474source "src/arch/*/Kconfig"
475
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000476endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000477
Stefan Reinauera48ca842015-04-04 01:58:28 +0200478source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800479
Rudolf Marekd9c25492010-05-16 15:31:53 +0000480menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200481source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800482source "src/drivers/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700483source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000484endmenu
485
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200486menu "Security"
487
488source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100489source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200490
491endmenu
492
Martin Roth09210a12016-05-17 11:28:23 -0600493source "src/acpi/Kconfig"
494
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500495# This option is for the current boards/chipsets where SPI flash
496# is not the boot device. Currently nearly all boards/chipsets assume
497# SPI flash is the boot device.
498config BOOT_DEVICE_NOT_SPI_FLASH
499 bool
500 default n
501
502config BOOT_DEVICE_SPI_FLASH
503 bool
504 default y if !BOOT_DEVICE_NOT_SPI_FLASH
505 default n
506
Aaron Durbin16c173f2016-08-11 14:04:10 -0500507config BOOT_DEVICE_MEMORY_MAPPED
508 bool
509 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
510 default n
511 help
512 Inform system if SPI is memory-mapped or not.
513
Aaron Durbine8e118d2016-08-12 15:00:10 -0500514config BOOT_DEVICE_SUPPORTS_WRITES
515 bool
516 default n
517 help
518 Indicate that the platform has writable boot device
519 support.
520
Patrick Georgi0770f252015-04-22 13:28:21 +0200521config RTC
522 bool
523 default n
524
Patrick Georgi0588d192009-08-12 15:00:51 +0000525config HEAP_SIZE
526 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500527 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000528 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000529
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700530config STACK_SIZE
531 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700532 default 0x1000 if ARCH_X86
533 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700534
Patrick Georgi0588d192009-08-12 15:00:51 +0000535config MAX_CPUS
536 int
537 default 1
538
Stefan Reinauera48ca842015-04-04 01:58:28 +0200539source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000540
541config HAVE_ACPI_RESUME
542 bool
543 default n
Kyösti Mälkki7cd2c072018-06-03 23:04:28 +0300544 depends on RELOCATABLE_RAMSTAGE
Patrick Georgi0588d192009-08-12 15:00:51 +0000545
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100546config DISABLE_ACPI_HIBERNATE
547 bool
548 default n
549 help
550 Removes S4 from the available sleepstates
551
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600552config RESUME_PATH_SAME_AS_BOOT
553 bool
554 default y if ARCH_X86
555 depends on HAVE_ACPI_RESUME
556 help
557 This option indicates that when a system resumes it takes the
558 same path as a regular boot. e.g. an x86 system runs from the
559 reset vector at 0xfffffff0 on both resume and warm/cold boot.
560
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300561config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500562 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300563
564config HAVE_MONOTONIC_TIMER
565 bool
566 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300567 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500568 help
569 The board/chipset provides a monotonic timer.
570
Aaron Durbine5e36302014-09-25 10:05:15 -0500571config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300572 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500573 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300574 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500575 help
576 The board/chipset uses a generic udelay function utilizing the
577 monotonic timer.
578
Aaron Durbin340ca912013-04-30 09:58:12 -0500579config TIMER_QUEUE
580 def_bool n
581 depends on HAVE_MONOTONIC_TIMER
582 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300583 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500584
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500585config COOP_MULTITASKING
586 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500587 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500588 help
589 Cooperative multitasking allows callbacks to be multiplexed on the
590 main thread of ramstage. With this enabled it allows for multiple
591 execution paths to take place when they have udelay() calls within
592 their code.
593
594config NUM_THREADS
595 int
596 default 4
597 depends on COOP_MULTITASKING
598 help
599 How many execution threads to cooperatively multitask with.
600
Patrick Georgi0588d192009-08-12 15:00:51 +0000601config HAVE_OPTION_TABLE
602 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000603 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000604 help
605 This variable specifies whether a given board has a cmos.layout
606 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000607 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000608
Patrick Georgi0588d192009-08-12 15:00:51 +0000609config PCI_IO_CFG_EXT
610 bool
611 default n
612
613config IOAPIC
614 bool
615 default n
616
Myles Watson45bb25f2009-09-22 18:49:08 +0000617config USE_WATCHDOG_ON_BOOT
618 bool
619 default n
620
Myles Watson45bb25f2009-09-22 18:49:08 +0000621config GFXUMA
622 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000623 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000624 help
625 Enable Unified Memory Architecture for graphics.
626
Myles Watsonb8e20272009-10-15 13:35:47 +0000627config HAVE_MP_TABLE
628 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000629 help
630 This variable specifies whether a given board has MP table support.
631 It is usually set in mainboard/*/Kconfig.
632 Whether or not the MP table is actually generated by coreboot
633 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000634
635config HAVE_PIRQ_TABLE
636 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000637 help
638 This variable specifies whether a given board has PIRQ table support.
639 It is usually set in mainboard/*/Kconfig.
640 Whether or not the PIRQ table is actually generated by coreboot
641 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000642
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200643config COMMON_FADT
644 bool
645 default n
646
Aaron Durbin9420a522015-11-17 16:31:00 -0600647config ACPI_NHLT
648 bool
649 default n
650 help
651 Build support for NHLT (non HD Audio) ACPI table generation.
652
Myles Watsond73c1b52009-10-26 15:14:07 +0000653#These Options are here to avoid "undefined" warnings.
654#The actual selection and help texts are in the following menu.
655
Uwe Hermann168b11b2009-10-07 16:15:40 +0000656menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000657
Myles Watsonb8e20272009-10-15 13:35:47 +0000658config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800659 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
660 bool
661 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000662 help
663 Generate an MP table (conforming to the Intel MultiProcessor
664 specification 1.4) for this board.
665
666 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000667
Myles Watsonb8e20272009-10-15 13:35:47 +0000668config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800669 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
670 bool
671 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000672 help
673 Generate a PIRQ table for this board.
674
675 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000676
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200677config GENERATE_SMBIOS_TABLES
678 depends on ARCH_X86
679 bool "Generate SMBIOS tables"
680 default y
681 help
682 Generate SMBIOS tables for this board.
683
684 If unsure, say Y.
685
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200686config SMBIOS_PROVIDED_BY_MOBO
687 bool
688 default n
689
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200690config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100691 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
692 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200693 depends on GENERATE_SMBIOS_TABLES
694 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600695 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200696 The Serial Number to store in SMBIOS structures.
697
698config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100699 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
700 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200701 depends on GENERATE_SMBIOS_TABLES
702 default "1.0"
703 help
704 The Version Number to store in SMBIOS structures.
705
706config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100707 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
708 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200709 depends on GENERATE_SMBIOS_TABLES
710 default MAINBOARD_VENDOR
711 help
712 Override the default Manufacturer stored in SMBIOS structures.
713
714config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100715 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
716 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200717 depends on GENERATE_SMBIOS_TABLES
718 default MAINBOARD_PART_NUMBER
719 help
720 Override the default Product name stored in SMBIOS structures.
721
Julien Viard de Galbert9d231a92018-02-28 13:39:55 +0100722config SMBIOS_ENCLOSURE_TYPE
723 hex
724 depends on GENERATE_SMBIOS_TABLES
725 default 0x09 if SYSTEM_TYPE_LAPTOP
Duncan Laurie8312df42019-02-01 11:33:57 -0800726 default 0x1e if SYSTEM_TYPE_TABLET
727 default 0x1f if SYSTEM_TYPE_CONVERTIBLE
728 default 0x20 if SYSTEM_TYPE_DETACHABLE
Julien Viard de Galbert9d231a92018-02-28 13:39:55 +0100729 default 0x03
730 help
731 System Enclosure or Chassis Types as defined in SMBIOS specification.
Duncan Laurie8312df42019-02-01 11:33:57 -0800732 The default value is SMBIOS_ENCLOSURE_DESKTOP (0x03) but laptop,
733 convertible, or tablet enclosure will be used if the appropriate
734 system type is selected.
Julien Viard de Galbert9d231a92018-02-28 13:39:55 +0100735
Myles Watson45bb25f2009-09-22 18:49:08 +0000736endmenu
737
Martin Roth21c06502016-02-04 19:52:27 -0700738source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000739
Uwe Hermann168b11b2009-10-07 16:15:40 +0000740menu "Debugging"
741
Nico Huberd67edca2018-11-13 19:28:07 +0100742comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100743source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100744
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200745comment "BLOB Debug Settings"
746source "src/drivers/intel/fsp*/Kconfig.debug_blob"
747
Nico Huberd67edca2018-11-13 19:28:07 +0100748comment "General Debug Settings"
749
Uwe Hermann168b11b2009-10-07 16:15:40 +0000750# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000751config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000752 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200753 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100754 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000755 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000756 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000757 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000758
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200759config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100760 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200761 default n
762 depends on GDB_STUB
763 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100764 If enabled, coreboot will wait for a GDB connection in the ramstage.
765
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200766
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800767config FATAL_ASSERTS
768 bool "Halt when hitting a BUG() or assertion error"
769 default n
770 help
771 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
772
Nico Huber371a6672018-11-13 22:06:40 +0100773config HAVE_DEBUG_GPIO
774 bool
775
776config DEBUG_GPIO
777 bool "Output verbose GPIO debug messages"
778 depends on HAVE_DEBUG_GPIO
779
Stefan Reinauerfe422182012-05-02 16:33:18 -0700780config DEBUG_CBFS
781 bool "Output verbose CBFS debug messages"
782 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700783 help
784 This option enables additional CBFS related debug messages.
785
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000786config HAVE_DEBUG_RAM_SETUP
787 def_bool n
788
Uwe Hermann01ce6012010-03-05 10:03:50 +0000789config DEBUG_RAM_SETUP
790 bool "Output verbose RAM init debug messages"
791 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000792 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000793 help
794 This option enables additional RAM init related debug messages.
795 It is recommended to enable this when debugging issues on your
796 board which might be RAM init related.
797
798 Note: This option will increase the size of the coreboot image.
799
800 If unsure, say N.
801
Myles Watson80e914ff2010-06-01 19:25:31 +0000802config DEBUG_PIRQ
803 bool "Check PIRQ table consistency"
804 default n
805 depends on GENERATE_PIRQ_TABLE
806 help
807 If unsure, say N.
808
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000809config HAVE_DEBUG_SMBUS
810 def_bool n
811
Uwe Hermann01ce6012010-03-05 10:03:50 +0000812config DEBUG_SMBUS
813 bool "Output verbose SMBus debug messages"
814 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000815 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000816 help
817 This option enables additional SMBus (and SPD) debug messages.
818
819 Note: This option will increase the size of the coreboot image.
820
821 If unsure, say N.
822
823config DEBUG_SMI
824 bool "Output verbose SMI debug messages"
825 default n
826 depends on HAVE_SMI_HANDLER
Nico Huber9e53db42018-06-05 22:34:08 +0200827 select SPI_FLASH_SMM if SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +0000828 help
829 This option enables additional SMI related debug messages.
830
831 Note: This option will increase the size of the coreboot image.
832
833 If unsure, say N.
834
Uwe Hermanna953f372010-11-10 00:14:32 +0000835# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
836# printk(BIOS_DEBUG, ...) calls.
837config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800838 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
839 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000840 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000841 help
842 This option enables additional malloc related debug messages.
843
844 Note: This option will increase the size of the coreboot image.
845
846 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300847
Kyösti Mälkki66277952018-12-31 15:22:34 +0200848config DEBUG_CONSOLE_INIT
849 bool "Debug console initialisation code"
850 default n
851 help
852 With this option printk()'s are attempted before console hardware
853 initialisation has been completed. Your mileage may vary.
854
855 Typically you will need to modify source in console_hw_init() such
856 that a working console appears before the one you want to debug.
857
858 If unsure, say N.
859
Uwe Hermanna953f372010-11-10 00:14:32 +0000860# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
861# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000862config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800863 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
864 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000865 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000866 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000867 help
868 This option enables additional x86emu related debug messages.
869
870 Note: This option will increase the time to emulate a ROM.
871
872 If unsure, say N.
873
Uwe Hermann01ce6012010-03-05 10:03:50 +0000874config X86EMU_DEBUG
875 bool "Output verbose x86emu debug messages"
876 default n
877 depends on PCI_OPTION_ROM_RUN_YABEL
878 help
879 This option enables additional x86emu related debug messages.
880
881 Note: This option will increase the size of the coreboot image.
882
883 If unsure, say N.
884
885config X86EMU_DEBUG_JMP
886 bool "Trace JMP/RETF"
887 default n
888 depends on X86EMU_DEBUG
889 help
890 Print information about JMP and RETF opcodes from x86emu.
891
892 Note: This option will increase the size of the coreboot image.
893
894 If unsure, say N.
895
896config X86EMU_DEBUG_TRACE
897 bool "Trace all opcodes"
898 default n
899 depends on X86EMU_DEBUG
900 help
901 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000902
Uwe Hermann01ce6012010-03-05 10:03:50 +0000903 WARNING: This will produce a LOT of output and take a long time.
904
905 Note: This option will increase the size of the coreboot image.
906
907 If unsure, say N.
908
909config X86EMU_DEBUG_PNP
910 bool "Log Plug&Play accesses"
911 default n
912 depends on X86EMU_DEBUG
913 help
914 Print Plug And Play accesses made by option ROMs.
915
916 Note: This option will increase the size of the coreboot image.
917
918 If unsure, say N.
919
920config X86EMU_DEBUG_DISK
921 bool "Log Disk I/O"
922 default n
923 depends on X86EMU_DEBUG
924 help
925 Print Disk I/O related messages.
926
927 Note: This option will increase the size of the coreboot image.
928
929 If unsure, say N.
930
931config X86EMU_DEBUG_PMM
932 bool "Log PMM"
933 default n
934 depends on X86EMU_DEBUG
935 help
936 Print messages related to POST Memory Manager (PMM).
937
938 Note: This option will increase the size of the coreboot image.
939
940 If unsure, say N.
941
942
943config X86EMU_DEBUG_VBE
944 bool "Debug VESA BIOS Extensions"
945 default n
946 depends on X86EMU_DEBUG
947 help
948 Print messages related to VESA BIOS Extension (VBE) functions.
949
950 Note: This option will increase the size of the coreboot image.
951
952 If unsure, say N.
953
954config X86EMU_DEBUG_INT10
955 bool "Redirect INT10 output to console"
956 default n
957 depends on X86EMU_DEBUG
958 help
959 Let INT10 (i.e. character output) calls print messages to debug output.
960
961 Note: This option will increase the size of the coreboot image.
962
963 If unsure, say N.
964
965config X86EMU_DEBUG_INTERRUPTS
966 bool "Log intXX calls"
967 default n
968 depends on X86EMU_DEBUG
969 help
970 Print messages related to interrupt handling.
971
972 Note: This option will increase the size of the coreboot image.
973
974 If unsure, say N.
975
976config X86EMU_DEBUG_CHECK_VMEM_ACCESS
977 bool "Log special memory accesses"
978 default n
979 depends on X86EMU_DEBUG
980 help
981 Print messages related to accesses to certain areas of the virtual
982 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
983
984 Note: This option will increase the size of the coreboot image.
985
986 If unsure, say N.
987
988config X86EMU_DEBUG_MEM
989 bool "Log all memory accesses"
990 default n
991 depends on X86EMU_DEBUG
992 help
993 Print memory accesses made by option ROM.
994 Note: This also includes accesses to fetch instructions.
995
996 Note: This option will increase the size of the coreboot image.
997
998 If unsure, say N.
999
1000config X86EMU_DEBUG_IO
1001 bool "Log IO accesses"
1002 default n
1003 depends on X86EMU_DEBUG
1004 help
1005 Print I/O accesses made by option ROM.
1006
1007 Note: This option will increase the size of the coreboot image.
1008
1009 If unsure, say N.
1010
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001011config X86EMU_DEBUG_TIMINGS
1012 bool "Output timing information"
1013 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001014 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001015 help
1016 Print timing information needed by i915tool.
1017
1018 If unsure, say N.
1019
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001020config DEBUG_SPI_FLASH
1021 bool "Output verbose SPI flash debug messages"
1022 default n
1023 depends on SPI_FLASH
1024 help
1025 This option enables additional SPI flash related debug messages.
1026
Stefan Reinauer8e073822012-04-04 00:07:22 +02001027if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1028# Only visible with the right southbridge and loglevel.
1029config DEBUG_INTEL_ME
1030 bool "Verbose logging for Intel Management Engine"
1031 default n
1032 help
1033 Enable verbose logging for Intel Management Engine driver that
1034 is present on Intel 6-series chipsets.
1035endif
1036
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001037config TRACE
1038 bool "Trace function calls"
1039 default n
1040 help
1041 If enabled, every function will print information to console once
1042 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1043 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001044 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001045 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001046
1047config DEBUG_COVERAGE
1048 bool "Debug code coverage"
1049 default n
1050 depends on COVERAGE
1051 help
1052 If enabled, the code coverage hooks in coreboot will output some
1053 information about the coverage data that is dumped.
1054
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001055config DEBUG_BOOT_STATE
1056 bool "Debug boot state machine"
1057 default n
1058 help
1059 Control debugging of the boot state machine. When selected displays
1060 the state boundaries in ramstage.
1061
Nico Hubere84e6252016-10-05 17:43:56 +02001062config DEBUG_ADA_CODE
1063 bool "Compile debug code in Ada sources"
1064 default n
1065 help
1066 Add the compiler switch `-gnata` to compile code guarded by
1067 `pragma Debug`.
1068
Simon Glass46255f72018-07-12 15:26:07 -06001069config HAVE_EM100_SUPPORT
1070 bool "Platform can support the Dediprog EM100 SPI emulator"
1071 help
1072 This is enabled by platforms which can support using the EM100.
1073
1074config EM100
1075 bool "Configure image for EM100 usage"
1076 depends on HAVE_EM100_SUPPORT
1077 help
1078 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1079 over USB. However it only supports a maximum SPI clock of 20MHz and
1080 single data output. Enable this option to use a 20MHz SPI clock and
1081 disable "Dual Output Fast Read" Support.
1082
1083 On AMD platforms this changes the SPI speed at run-time if the
1084 mainboard code supports this. On supported Intel platforms this works
1085 by changing the settings in the descriptor.bin file.
1086
Uwe Hermann168b11b2009-10-07 16:15:40 +00001087endmenu
1088
Martin Roth8e4aafb2016-12-15 15:25:15 -07001089
1090###############################################################################
1091# Set variables with no prompt - these can be set anywhere, and putting at
1092# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001093
1094source "src/lib/Kconfig"
1095
Myles Watson2e672732009-11-12 16:38:03 +00001096config WARNINGS_ARE_ERRORS
1097 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001098 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001099
Peter Stuge51eafde2010-10-13 06:23:02 +00001100# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1101# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1102# mutually exclusive. One of these options must be selected in the
1103# mainboard Kconfig if the chipset supports enabling and disabling of
1104# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1105# in mainboard/Kconfig to know if the button should be enabled or not.
1106
1107config POWER_BUTTON_DEFAULT_ENABLE
1108 def_bool n
1109 help
1110 Select when the board has a power button which can optionally be
1111 disabled by the user.
1112
1113config POWER_BUTTON_DEFAULT_DISABLE
1114 def_bool n
1115 help
1116 Select when the board has a power button which can optionally be
1117 enabled by the user, e.g. when the board ships with a jumper over
1118 the power switch contacts.
1119
1120config POWER_BUTTON_FORCE_ENABLE
1121 def_bool n
1122 help
1123 Select when the board requires that the power button is always
1124 enabled.
1125
1126config POWER_BUTTON_FORCE_DISABLE
1127 def_bool n
1128 help
1129 Select when the board requires that the power button is always
1130 disabled, e.g. when it has been hardwired to ground.
1131
1132config POWER_BUTTON_IS_OPTIONAL
1133 bool
1134 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1135 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1136 help
1137 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001138
1139config REG_SCRIPT
1140 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001141 default n
1142 help
1143 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001144
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001145config MAX_REBOOT_CNT
1146 int
1147 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001148 help
1149 Internal option that sets the maximum number of bootblock executions allowed
1150 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001151 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001152
Martin Roth8e4aafb2016-12-15 15:25:15 -07001153config UNCOMPRESSED_RAMSTAGE
1154 bool
1155
1156config NO_XIP_EARLY_STAGES
1157 bool
1158 default n if ARCH_X86
1159 default y
1160 help
1161 Identify if early stages are eXecute-In-Place(XIP).
1162
Martin Roth8e4aafb2016-12-15 15:25:15 -07001163config EARLY_CBMEM_LIST
1164 bool
1165 default n
1166 help
1167 Enable display of CBMEM during romstage and postcar.
1168
1169config RELOCATABLE_MODULES
1170 bool
1171 help
1172 If RELOCATABLE_MODULES is selected then support is enabled for
1173 building relocatable modules in the RAM stage. Those modules can be
1174 loaded anywhere and all the relocations are handled automatically.
1175
Martin Roth8e4aafb2016-12-15 15:25:15 -07001176config GENERIC_GPIO_LIB
1177 bool
1178 help
1179 If enabled, compile the generic GPIO library. A "generic" GPIO
1180 implies configurability usually found on SoCs, particularly the
1181 ability to control internal pull resistors.
1182
Martin Roth8e4aafb2016-12-15 15:25:15 -07001183config BOOTBLOCK_CUSTOM
1184 # To be selected by arch, SoC or mainboard if it does not want use the normal
1185 # src/lib/bootblock.c#main() C entry point.
1186 bool
1187
Martin Roth75e5cb72016-12-15 15:05:37 -07001188###############################################################################
1189# Set default values for symbols created before mainboards. This allows the
1190# option to be displayed in the general menu, but the default to be loaded in
1191# the mainboard if desired.
1192config COMPRESS_RAMSTAGE
1193 default y if !UNCOMPRESSED_RAMSTAGE
1194
1195config COMPRESS_PRERAM_STAGES
1196 depends on !ARCH_X86
1197 default y
1198
1199config INCLUDE_CONFIG_FILE
1200 default y
1201
Martin Roth75e5cb72016-12-15 15:05:37 -07001202config BOOTSPLASH_FILE
1203 depends on BOOTSPLASH_IMAGE
1204 default "bootsplash.jpg"
1205
1206config CBFS_SIZE
1207 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301208
1209config HAVE_BOOTBLOCK
1210 bool
1211 default y
1212
1213config HAVE_VERSTAGE
1214 bool
1215 depends on VBOOT_SEPARATE_VERSTAGE
1216 default y
1217
1218config HAVE_ROMSTAGE
1219 bool
1220 default y
1221
Subrata Banikb5962a92019-06-08 12:29:02 +05301222config HAVE_RAMSTAGE
1223 bool
1224 default n if RAMPAYLOAD
1225 default y