blob: a4c2fa6010a2c510051b4bcf4d17b0edc0ec79d0 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070073 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
Martin Rotha5a628e82016-01-19 12:01:09 -070075 Use LLVM/clang to build coreboot. To use this, you must build the
76 coreboot version of the clang compiler. Run the command
77 make clang
78 Note that this option is not currently working correctly and should
79 really only be selected if you're trying to work on getting clang
80 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020081
82 For details see http://clang.llvm.org.
83
Patrick Georgi23d89cc2010-03-16 01:17:19 +000084endchoice
85
Patrick Georgi9b0de712013-12-29 18:45:23 +010086config ANY_TOOLCHAIN
87 bool "Allow building with any toolchain"
88 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +010089 help
90 Many toolchains break when building coreboot since it uses quite
91 unusual linker features. Unless developers explicitely request it,
92 we'll have to assume that they use their distro compiler by mistake.
93 Make sure that using patched compilers is a conscious decision.
94
Patrick Georgi516a2a72010-03-25 21:45:25 +000095config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000097 default n
98 help
99 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200100
101 Requires the ccache utility in your system $PATH.
102
103 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000104
Sol Boucher69b88bf2015-02-26 11:47:19 -0800105config FMD_GENPARSER
106 bool "Generate flashmap descriptor parser using flex and bison"
107 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800108 help
109 Enable this option if you are working on the flashmap descriptor
110 parser and made changes to fmd_scanner.l or fmd_parser.y.
111
112 Otherwise, say N to use the provided pregenerated scanner/parser.
113
Martin Rothf411b702017-04-09 19:12:42 -0600114config UTIL_GENPARSER
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100115 bool "Generate SCONFIG & BINCFG parser using flex and bison"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000116 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000117 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200118 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100119 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120
Sol Boucher69b88bf2015-02-26 11:47:19 -0800121 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000122
Joe Korty6d772522010-05-19 18:41:15 +0000123config USE_OPTION_TABLE
124 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000125 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000126 help
127 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000129
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600130config STATIC_OPTION_TABLE
131 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600132 depends on USE_OPTION_TABLE
133 help
134 Enable this option to reset "CMOS" NVRAM values to default on
135 every boot. Use this if you want the NVRAM configuration to
136 never be modified from its default values.
137
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000138config COMPRESS_RAMSTAGE
139 bool "Compress ramstage with LZMA"
Subrata Banikb5962a92019-06-08 12:29:02 +0530140 depends on HAVE_RAMSTAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700141 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000142 help
Arthur Heymans7f229332019-11-08 11:59:25 +0100143 Compress ramstage to save memory in the flash image.
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000144
Julius Werner09f29212015-09-29 13:51:35 -0700145config COMPRESS_PRERAM_STAGES
146 bool "Compress romstage and verstage with LZ4"
Subrata Banikb5962a92019-06-08 12:29:02 +0530147 depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE)
Martin Roth75e5cb72016-12-15 15:05:37 -0700148 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700149 help
150 Compress romstage and (if it exists) verstage with LZ4 to save flash
151 space and speed up boot, since the time for reading the image from SPI
152 (and in the vboot case verifying it) is usually much greater than the
153 time spent decompressing. Doesn't work for XIP stages (assume all
154 ARCH_X86 for now) for obvious reasons.
155
Julius Werner99f46832018-05-16 14:14:04 -0700156config COMPRESS_BOOTBLOCK
157 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530158 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700159 help
160 This option can be used to compress the bootblock with LZ4 and attach
161 a small self-decompression stub to its front. This can drastically
162 reduce boot time on platforms where the bootblock is loaded over a
163 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200164 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700165 SoC memlayout and possibly extra support code, it should not be
166 user-selectable. (There's no real point in offering this to the user
167 anyway... if it works and saves boot time, you would always want it.)
168
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200169config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700171 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200172 help
173 Include the .config file that was used to compile coreboot
174 in the (CBFS) ROM image. This is useful if you want to know which
175 options were used to build a specific coreboot.rom image.
176
Daniele Forsi53847a22014-07-22 18:00:56 +0200177 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200178
179 You can use the following command to easily list the options:
180
181 grep -a CONFIG_ coreboot.rom
182
183 Alternatively, you can also use cbfstool to print the image
184 contents (including the raw 'config' item we're looking for).
185
186 Example:
187
188 $ cbfstool coreboot.rom print
189 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
190 offset 0x0
191 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600192
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200193 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100194 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200195 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200196 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200197 fallback/payload 0x80dc0 payload 51526
198 config 0x8d740 raw 3324
199 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200200
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700201config COLLECT_TIMESTAMPS
202 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200203 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700204 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200205 Make coreboot create a table of timer-ID/timer-value pairs to
206 allow measuring time spent at different phases of the boot process.
207
Martin Rothb22bbe22018-03-07 15:32:16 -0700208config TIMESTAMPS_ON_CONSOLE
209 bool "Print the timestamp values on the console"
210 default n
211 depends on COLLECT_TIMESTAMPS
212 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200213 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700214
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200215config USE_BLOBS
216 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100217 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200218 help
219 This draws in the blobs repository, which contains binary files that
220 might be required for some chipsets or boards.
221 This flag ensures that a "Free" option remains available for users.
222
Marshall Dawson20ce4002019-10-28 15:55:03 -0600223config USE_AMD_BLOBS
224 bool "Allow AMD blobs repository (with license agreement)"
225 depends on USE_BLOBS
226 help
227 This draws in the amd_blobs repository, which contains binary files
228 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
229 etc. Selecting this item to download or clone the repo implies your
230 agreement to the AMD license agreement. A copy of the license text
231 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
232 and your copy of the license is present in the repo once downloaded.
233
234 Note that for some products, omitting PSP, SMU images, or other items
235 may result in a nonbooting coreboot.rom.
236
Julius Wernerbc1cb382020-06-18 15:03:22 -0700237config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000238 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700239 depends on USE_BLOBS
240 help
241 This draws in the qc_blobs repository, which contains binary files
242 distributed by Qualcomm that are required to build firmware for
243 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
244 firmware). If you say Y here you are implicitly agreeing to the
245 Qualcomm license agreement which can be found at:
246 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
247
248 *****************************************************
249 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
250 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
251 *****************************************************
252
253 Not selecting this option means certain Qualcomm SoCs and related
254 mainboards cannot be built and will be hidden from the "Mainboards"
255 section.
256
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800257config COVERAGE
258 bool "Code coverage support"
259 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800260 help
261 Add code coverage support for coreboot. This will store code
262 coverage information in CBMEM for extraction from user space.
263 If unsure, say N.
264
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700265config UBSAN
266 bool "Undefined behavior sanitizer support"
267 default n
268 help
269 Instrument the code with checks for undefined behavior. If unsure,
270 say N because it adds a small performance penalty and may abort
271 on code that happens to work in spite of the UB.
272
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200273choice
274 prompt "Stage Cache for ACPI S3 resume"
Kyösti Mälkki18a8ba42020-07-02 21:48:38 +0300275 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200276 default TSEG_STAGE_CACHE if SMM_TSEG
277
278config NO_STAGE_CACHE
279 bool "Disabled"
280 help
281 Do not save any component in stage cache for resume path. On resume,
282 all components would be read back from CBFS again.
283
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300284config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200285 bool "TSEG"
286 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200287 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300288 The option enables stage cache support for platform. Platform
289 can stash copies of postcar, ramstage and raw runtime data
290 inside SMM TSEG, to be restored on S3 resume path.
291
292config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200293 bool "CBMEM"
294 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300295 help
296 The option enables stage cache support for platform. Platform
297 can stash copies of postcar, ramstage and raw runtime data
298 inside CBMEM.
299
300 While the approach is faster than reloading stages from boot media
301 it is also a possible attack scenario via which OS can possibly
302 circumvent SMM locks and SPI write protections.
303
304 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200305
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200306endchoice
307
Stefan Reinauer58470e32014-10-17 13:08:36 +0200308config UPDATE_IMAGE
309 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200310 help
311 If this option is enabled, no new coreboot.rom file
312 is created. Instead it is expected that there already
313 is a suitable file for further processing.
314 The bootblock will not be modified.
315
Martin Roth5942e062016-01-20 14:59:21 -0700316 If unsure, select 'N'
317
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400318config BOOTSPLASH_IMAGE
319 bool "Add a bootsplash image"
320 help
321 Select this option if you have a bootsplash image that you would
322 like to add to your ROM.
323
324 This will only add the image to the ROM. To actually run it check
325 options under 'Display' section.
326
327config BOOTSPLASH_FILE
328 string "Bootsplash path and filename"
329 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700330 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400331 help
332 The path and filename of the file to use as graphical bootsplash
333 screen. The file format has to be jpg.
334
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700335config FW_CONFIG
336 bool "Firmware Configuration Probing"
337 default n
338 help
339 Enable support for probing devices with fw_config. This is a simple
340 bitmask broken into fields and options for probing.
341
342config FW_CONFIG_SOURCE_CBFS
343 bool "Obtain Firmware Configuration value from CBFS"
344 depends on FW_CONFIG
345 default n
346 help
347 With this option enabled coreboot will look for the 32bit firmware
348 configuration value in CBFS at the selected prefix with the file name
349 "fw_config". This option will override other sources and allow the
350 local image to preempt the mainboard selected source.
351
352config FW_CONFIG_SOURCE_CHROMEEC_CBI
353 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
354 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
355 default n
356 help
357 This option tells coreboot to read the firmware configuration value
358 from the Google Chrome Embedded Controller CBI interface. This source
359 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
360 found in CBFS.
361
Nico Huber94cdec62019-06-06 19:36:02 +0200362config HAVE_RAMPAYLOAD
363 bool
364
Subrata Banik7e893a02019-05-06 14:17:41 +0530365config RAMPAYLOAD
366 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530367 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200368 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530369 help
370 If this option is enabled, coreboot flow will skip ramstage
371 loading and execution of ramstage to load payload.
372
373 Instead it is expected to load payload from postcar stage itself.
374
375 In this flow coreboot will perform basic x86 initialization
376 (DRAM resource allocation), MTRR programming,
377 Skip PCI enumeration logic and only allocate BAR for fixed devices
378 (bootable devices, TPM over GSPI).
379
Subrata Banik37bead62020-02-09 19:13:52 +0530380config HAVE_CONFIGURABLE_RAMSTAGE
381 bool
382
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000383config CONFIGURABLE_RAMSTAGE
384 bool "Enable a configurable ramstage."
385 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530386 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000387 help
388 A configurable ramstage allows you to select which parts of the ramstage
389 to run. Currently, we can only select a minimal PCI scanning step.
390 The minimal PCI scanning will only check those parts that are enabled
391 in the devicetree.cb. By convention none of those devices should be bridges.
392
393config MINIMAL_PCI_SCANNING
394 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530395 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000396 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530397 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000398 marked as mandatory in devicetree.cb
Uwe Hermannc04be932009-10-05 13:55:28 +0000399endmenu
400
Martin Roth026e4dc2015-06-19 23:17:15 -0600401menu "Mainboard"
402
Stefan Reinauera48ca842015-04-04 01:58:28 +0200403source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000404
Marshall Dawsone9375132016-09-04 08:38:33 -0600405config DEVICETREE
406 string
407 default "devicetree.cb"
408 help
409 This symbol allows mainboards to select a different file under their
410 mainboard directory for the devicetree.cb file. This allows the board
411 variants that need different devicetrees to be in the same directory.
412
413 Examples: "devicetree.variant.cb"
414 "variant/devicetree.cb"
415
Furquan Shaikhf2419982018-06-21 18:50:48 -0700416config OVERRIDE_DEVICETREE
417 string
418 default ""
419 help
420 This symbol allows variants to provide an override devicetree file to
421 override the registers and/or add new devices on top of the ones
422 provided by baseboard devicetree using CONFIG_DEVICETREE.
423
424 Examples: "devicetree.variant-override.cb"
425 "variant/devicetree-override.cb"
426
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200427config FMDFILE
428 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200429 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200430 default ""
431 help
432 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
433 but in some cases more complex setups are required.
434 When an fmd is specified, it overrides the default format.
435
Arthur Heymans965881b2019-09-25 13:18:52 +0200436config CBFS_SIZE
437 hex "Size of CBFS filesystem in ROM"
438 depends on FMDFILE = ""
439 # Default value set at the end of the file
440 help
441 This is the part of the ROM actually managed by CBFS, located at the
442 end of the ROM (passed through cbfstool -o) on x86 and at at the start
443 of the ROM (passed through cbfstool -s) everywhere else. It defaults
444 to span the whole ROM on all but Intel systems that use an Intel Firmware
445 Descriptor. It can be overridden to make coreboot live alongside other
446 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
447 binaries. This symbol should only be used to generate a default FMAP and
448 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
449
Martin Rothda1ca202015-12-26 16:51:16 -0700450endmenu
451
Martin Rothb09a5692016-01-24 19:38:33 -0700452# load site-local kconfig to allow user specific defaults and overrides
453source "site-local/Kconfig"
454
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200455config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600456 default n
457 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200458
Duncan Laurie8312df42019-02-01 11:33:57 -0800459config SYSTEM_TYPE_TABLET
460 default n
461 bool
462
463config SYSTEM_TYPE_DETACHABLE
464 default n
465 bool
466
467config SYSTEM_TYPE_CONVERTIBLE
468 default n
469 bool
470
Werner Zehc0fb3612016-01-14 15:08:36 +0100471config CBFS_AUTOGEN_ATTRIBUTES
472 default n
473 bool
474 help
475 If this option is selected, every file in cbfs which has a constraint
476 regarding position or alignment will get an additional file attribute
477 which describes this constraint.
478
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000479menu "Chipset"
480
Duncan Lauried2119762015-06-08 18:11:56 -0700481comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600482source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000483comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200484source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000485comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200486source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000487comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200488source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000489comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200490source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000491comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200492source "src/ec/acpi/Kconfig"
493source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000494
Martin Roth59aa2b12015-06-20 16:17:12 -0600495source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600496source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600497
Martin Rothe1523ec2015-06-19 22:30:43 -0600498source "src/arch/*/Kconfig"
499
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000500endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000501
Stefan Reinauera48ca842015-04-04 01:58:28 +0200502source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800503
Rudolf Marekd9c25492010-05-16 15:31:53 +0000504menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200505source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800506source "src/drivers/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700507source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000508endmenu
509
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200510menu "Security"
511
512source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100513source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200514
515endmenu
516
Martin Roth09210a12016-05-17 11:28:23 -0600517source "src/acpi/Kconfig"
518
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500519# This option is for the current boards/chipsets where SPI flash
520# is not the boot device. Currently nearly all boards/chipsets assume
521# SPI flash is the boot device.
522config BOOT_DEVICE_NOT_SPI_FLASH
523 bool
524 default n
525
526config BOOT_DEVICE_SPI_FLASH
527 bool
528 default y if !BOOT_DEVICE_NOT_SPI_FLASH
529 default n
530
Aaron Durbin16c173f2016-08-11 14:04:10 -0500531config BOOT_DEVICE_MEMORY_MAPPED
532 bool
533 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
534 default n
535 help
536 Inform system if SPI is memory-mapped or not.
537
Aaron Durbine8e118d2016-08-12 15:00:10 -0500538config BOOT_DEVICE_SUPPORTS_WRITES
539 bool
540 default n
541 help
542 Indicate that the platform has writable boot device
543 support.
544
Patrick Georgi0770f252015-04-22 13:28:21 +0200545config RTC
546 bool
547 default n
548
Patrick Georgi0588d192009-08-12 15:00:51 +0000549config HEAP_SIZE
550 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500551 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000552 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000553
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700554config STACK_SIZE
555 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700556 default 0x1000 if ARCH_X86
557 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700558
Patrick Georgi0588d192009-08-12 15:00:51 +0000559config MAX_CPUS
560 int
561 default 1
562
Stefan Reinauera48ca842015-04-04 01:58:28 +0200563source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000564
565config HAVE_ACPI_RESUME
566 bool
567 default n
568
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100569config DISABLE_ACPI_HIBERNATE
570 bool
571 default n
572 help
573 Removes S4 from the available sleepstates
574
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600575config RESUME_PATH_SAME_AS_BOOT
576 bool
577 default y if ARCH_X86
578 depends on HAVE_ACPI_RESUME
579 help
580 This option indicates that when a system resumes it takes the
581 same path as a regular boot. e.g. an x86 system runs from the
582 reset vector at 0xfffffff0 on both resume and warm/cold boot.
583
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300584config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500585 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300586
587config HAVE_MONOTONIC_TIMER
588 bool
589 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300590 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500591 help
592 The board/chipset provides a monotonic timer.
593
Aaron Durbine5e36302014-09-25 10:05:15 -0500594config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300595 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500596 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300597 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500598 help
599 The board/chipset uses a generic udelay function utilizing the
600 monotonic timer.
601
Aaron Durbin340ca912013-04-30 09:58:12 -0500602config TIMER_QUEUE
603 def_bool n
604 depends on HAVE_MONOTONIC_TIMER
605 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300606 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500607
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500608config COOP_MULTITASKING
609 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500610 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500611 help
612 Cooperative multitasking allows callbacks to be multiplexed on the
613 main thread of ramstage. With this enabled it allows for multiple
614 execution paths to take place when they have udelay() calls within
615 their code.
616
617config NUM_THREADS
618 int
619 default 4
620 depends on COOP_MULTITASKING
621 help
622 How many execution threads to cooperatively multitask with.
623
Patrick Georgi0588d192009-08-12 15:00:51 +0000624config HAVE_OPTION_TABLE
625 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000626 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000627 help
628 This variable specifies whether a given board has a cmos.layout
629 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000630 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000631
Patrick Georgi0588d192009-08-12 15:00:51 +0000632config PCI_IO_CFG_EXT
633 bool
634 default n
635
636config IOAPIC
637 bool
638 default n
639
Myles Watson45bb25f2009-09-22 18:49:08 +0000640config USE_WATCHDOG_ON_BOOT
641 bool
642 default n
643
Myles Watson45bb25f2009-09-22 18:49:08 +0000644config GFXUMA
645 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000646 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000647 help
648 Enable Unified Memory Architecture for graphics.
649
Myles Watsonb8e20272009-10-15 13:35:47 +0000650config HAVE_MP_TABLE
651 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000652 help
653 This variable specifies whether a given board has MP table support.
654 It is usually set in mainboard/*/Kconfig.
655 Whether or not the MP table is actually generated by coreboot
656 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000657
658config HAVE_PIRQ_TABLE
659 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000660 help
661 This variable specifies whether a given board has PIRQ table support.
662 It is usually set in mainboard/*/Kconfig.
663 Whether or not the PIRQ table is actually generated by coreboot
664 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000665
Aaron Durbin9420a522015-11-17 16:31:00 -0600666config ACPI_NHLT
667 bool
668 default n
669 help
670 Build support for NHLT (non HD Audio) ACPI table generation.
671
Myles Watsond73c1b52009-10-26 15:14:07 +0000672#These Options are here to avoid "undefined" warnings.
673#The actual selection and help texts are in the following menu.
674
Uwe Hermann168b11b2009-10-07 16:15:40 +0000675menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000676
Myles Watsonb8e20272009-10-15 13:35:47 +0000677config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800678 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
679 bool
680 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000681 help
682 Generate an MP table (conforming to the Intel MultiProcessor
683 specification 1.4) for this board.
684
685 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000686
Myles Watsonb8e20272009-10-15 13:35:47 +0000687config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800688 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
689 bool
690 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000691 help
692 Generate a PIRQ table for this board.
693
694 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000695
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200696config GENERATE_SMBIOS_TABLES
697 depends on ARCH_X86
698 bool "Generate SMBIOS tables"
699 default y
700 help
701 Generate SMBIOS tables for this board.
702
703 If unsure, say Y.
704
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200705config SMBIOS_PROVIDED_BY_MOBO
706 bool
707 default n
708
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200709config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100710 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
711 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200712 depends on GENERATE_SMBIOS_TABLES
713 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600714 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200715 The Serial Number to store in SMBIOS structures.
716
717config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100718 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
719 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200720 depends on GENERATE_SMBIOS_TABLES
721 default "1.0"
722 help
723 The Version Number to store in SMBIOS structures.
724
725config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100726 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
727 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200728 depends on GENERATE_SMBIOS_TABLES
729 default MAINBOARD_VENDOR
730 help
731 Override the default Manufacturer stored in SMBIOS structures.
732
733config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100734 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
735 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200736 depends on GENERATE_SMBIOS_TABLES
737 default MAINBOARD_PART_NUMBER
738 help
739 Override the default Product name stored in SMBIOS structures.
740
Johnny Linc746a742020-06-03 11:44:22 +0800741config VPD_SMBIOS_VERSION
742 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
743 default n
744 depends on VPD && GENERATE_SMBIOS_TABLES
745 help
746 Selecting this option will read firmware_version from
747 VPD_RO and override SMBIOS type 0 version. One special
748 scenario of using this feature is to assign a BIOS version
749 to a coreboot image without the need to rebuild from source.
750
Myles Watson45bb25f2009-09-22 18:49:08 +0000751endmenu
752
Martin Roth21c06502016-02-04 19:52:27 -0700753source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000754
Uwe Hermann168b11b2009-10-07 16:15:40 +0000755menu "Debugging"
756
Nico Huberd67edca2018-11-13 19:28:07 +0100757comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100758source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100759
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200760comment "BLOB Debug Settings"
761source "src/drivers/intel/fsp*/Kconfig.debug_blob"
762
Nico Huberd67edca2018-11-13 19:28:07 +0100763comment "General Debug Settings"
764
Uwe Hermann168b11b2009-10-07 16:15:40 +0000765# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000766config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000767 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200768 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100769 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000770 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000771 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000772 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000773
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200774config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100775 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200776 default n
777 depends on GDB_STUB
778 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100779 If enabled, coreboot will wait for a GDB connection in the ramstage.
780
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200781
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800782config FATAL_ASSERTS
783 bool "Halt when hitting a BUG() or assertion error"
784 default n
785 help
786 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
787
Nico Huber371a6672018-11-13 22:06:40 +0100788config HAVE_DEBUG_GPIO
789 bool
790
791config DEBUG_GPIO
792 bool "Output verbose GPIO debug messages"
793 depends on HAVE_DEBUG_GPIO
794
Stefan Reinauerfe422182012-05-02 16:33:18 -0700795config DEBUG_CBFS
796 bool "Output verbose CBFS debug messages"
797 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700798 help
799 This option enables additional CBFS related debug messages.
800
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000801config HAVE_DEBUG_RAM_SETUP
802 def_bool n
803
Uwe Hermann01ce6012010-03-05 10:03:50 +0000804config DEBUG_RAM_SETUP
805 bool "Output verbose RAM init debug messages"
806 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000807 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000808 help
809 This option enables additional RAM init related debug messages.
810 It is recommended to enable this when debugging issues on your
811 board which might be RAM init related.
812
813 Note: This option will increase the size of the coreboot image.
814
815 If unsure, say N.
816
Myles Watson80e914ff2010-06-01 19:25:31 +0000817config DEBUG_PIRQ
818 bool "Check PIRQ table consistency"
819 default n
820 depends on GENERATE_PIRQ_TABLE
821 help
822 If unsure, say N.
823
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000824config HAVE_DEBUG_SMBUS
825 def_bool n
826
Uwe Hermann01ce6012010-03-05 10:03:50 +0000827config DEBUG_SMBUS
828 bool "Output verbose SMBus debug messages"
829 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000830 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000831 help
832 This option enables additional SMBus (and SPD) debug messages.
833
834 Note: This option will increase the size of the coreboot image.
835
836 If unsure, say N.
837
838config DEBUG_SMI
839 bool "Output verbose SMI debug messages"
840 default n
841 depends on HAVE_SMI_HANDLER
Nico Huber9e53db42018-06-05 22:34:08 +0200842 select SPI_FLASH_SMM if SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +0000843 help
844 This option enables additional SMI related debug messages.
845
846 Note: This option will increase the size of the coreboot image.
847
848 If unsure, say N.
849
Kyösti Mälkki94464472020-06-13 13:45:42 +0300850config DEBUG_PERIODIC_SMI
851 bool "Trigger SMI periodically"
852 depends on DEBUG_SMI
853
Uwe Hermanna953f372010-11-10 00:14:32 +0000854# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
855# printk(BIOS_DEBUG, ...) calls.
856config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800857 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
858 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000859 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000860 help
861 This option enables additional malloc related debug messages.
862
863 Note: This option will increase the size of the coreboot image.
864
865 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300866
Kyösti Mälkki66277952018-12-31 15:22:34 +0200867config DEBUG_CONSOLE_INIT
868 bool "Debug console initialisation code"
869 default n
870 help
871 With this option printk()'s are attempted before console hardware
872 initialisation has been completed. Your mileage may vary.
873
874 Typically you will need to modify source in console_hw_init() such
875 that a working console appears before the one you want to debug.
876
877 If unsure, say N.
878
Uwe Hermanna953f372010-11-10 00:14:32 +0000879# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
880# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000881config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800882 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
883 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000884 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000885 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000886 help
887 This option enables additional x86emu related debug messages.
888
889 Note: This option will increase the time to emulate a ROM.
890
891 If unsure, say N.
892
Uwe Hermann01ce6012010-03-05 10:03:50 +0000893config X86EMU_DEBUG
894 bool "Output verbose x86emu debug messages"
895 default n
896 depends on PCI_OPTION_ROM_RUN_YABEL
897 help
898 This option enables additional x86emu related debug messages.
899
900 Note: This option will increase the size of the coreboot image.
901
902 If unsure, say N.
903
904config X86EMU_DEBUG_JMP
905 bool "Trace JMP/RETF"
906 default n
907 depends on X86EMU_DEBUG
908 help
909 Print information about JMP and RETF opcodes from x86emu.
910
911 Note: This option will increase the size of the coreboot image.
912
913 If unsure, say N.
914
915config X86EMU_DEBUG_TRACE
916 bool "Trace all opcodes"
917 default n
918 depends on X86EMU_DEBUG
919 help
920 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000921
Uwe Hermann01ce6012010-03-05 10:03:50 +0000922 WARNING: This will produce a LOT of output and take a long time.
923
924 Note: This option will increase the size of the coreboot image.
925
926 If unsure, say N.
927
928config X86EMU_DEBUG_PNP
929 bool "Log Plug&Play accesses"
930 default n
931 depends on X86EMU_DEBUG
932 help
933 Print Plug And Play accesses made by option ROMs.
934
935 Note: This option will increase the size of the coreboot image.
936
937 If unsure, say N.
938
939config X86EMU_DEBUG_DISK
940 bool "Log Disk I/O"
941 default n
942 depends on X86EMU_DEBUG
943 help
944 Print Disk I/O related messages.
945
946 Note: This option will increase the size of the coreboot image.
947
948 If unsure, say N.
949
950config X86EMU_DEBUG_PMM
951 bool "Log PMM"
952 default n
953 depends on X86EMU_DEBUG
954 help
955 Print messages related to POST Memory Manager (PMM).
956
957 Note: This option will increase the size of the coreboot image.
958
959 If unsure, say N.
960
961
962config X86EMU_DEBUG_VBE
963 bool "Debug VESA BIOS Extensions"
964 default n
965 depends on X86EMU_DEBUG
966 help
967 Print messages related to VESA BIOS Extension (VBE) functions.
968
969 Note: This option will increase the size of the coreboot image.
970
971 If unsure, say N.
972
973config X86EMU_DEBUG_INT10
974 bool "Redirect INT10 output to console"
975 default n
976 depends on X86EMU_DEBUG
977 help
978 Let INT10 (i.e. character output) calls print messages to debug output.
979
980 Note: This option will increase the size of the coreboot image.
981
982 If unsure, say N.
983
984config X86EMU_DEBUG_INTERRUPTS
985 bool "Log intXX calls"
986 default n
987 depends on X86EMU_DEBUG
988 help
989 Print messages related to interrupt handling.
990
991 Note: This option will increase the size of the coreboot image.
992
993 If unsure, say N.
994
995config X86EMU_DEBUG_CHECK_VMEM_ACCESS
996 bool "Log special memory accesses"
997 default n
998 depends on X86EMU_DEBUG
999 help
1000 Print messages related to accesses to certain areas of the virtual
1001 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1002
1003 Note: This option will increase the size of the coreboot image.
1004
1005 If unsure, say N.
1006
1007config X86EMU_DEBUG_MEM
1008 bool "Log all memory accesses"
1009 default n
1010 depends on X86EMU_DEBUG
1011 help
1012 Print memory accesses made by option ROM.
1013 Note: This also includes accesses to fetch instructions.
1014
1015 Note: This option will increase the size of the coreboot image.
1016
1017 If unsure, say N.
1018
1019config X86EMU_DEBUG_IO
1020 bool "Log IO accesses"
1021 default n
1022 depends on X86EMU_DEBUG
1023 help
1024 Print I/O accesses made by option ROM.
1025
1026 Note: This option will increase the size of the coreboot image.
1027
1028 If unsure, say N.
1029
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001030config X86EMU_DEBUG_TIMINGS
1031 bool "Output timing information"
1032 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001033 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001034 help
1035 Print timing information needed by i915tool.
1036
1037 If unsure, say N.
1038
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001039config DEBUG_SPI_FLASH
1040 bool "Output verbose SPI flash debug messages"
1041 default n
1042 depends on SPI_FLASH
1043 help
1044 This option enables additional SPI flash related debug messages.
1045
Stefan Reinauer8e073822012-04-04 00:07:22 +02001046if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1047# Only visible with the right southbridge and loglevel.
1048config DEBUG_INTEL_ME
1049 bool "Verbose logging for Intel Management Engine"
1050 default n
1051 help
1052 Enable verbose logging for Intel Management Engine driver that
1053 is present on Intel 6-series chipsets.
1054endif
1055
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001056config TRACE
1057 bool "Trace function calls"
1058 default n
1059 help
1060 If enabled, every function will print information to console once
1061 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1062 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001063 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001064 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001065
1066config DEBUG_COVERAGE
1067 bool "Debug code coverage"
1068 default n
1069 depends on COVERAGE
1070 help
1071 If enabled, the code coverage hooks in coreboot will output some
1072 information about the coverage data that is dumped.
1073
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001074config DEBUG_BOOT_STATE
1075 bool "Debug boot state machine"
1076 default n
1077 help
1078 Control debugging of the boot state machine. When selected displays
1079 the state boundaries in ramstage.
1080
Nico Hubere84e6252016-10-05 17:43:56 +02001081config DEBUG_ADA_CODE
1082 bool "Compile debug code in Ada sources"
1083 default n
1084 help
1085 Add the compiler switch `-gnata` to compile code guarded by
1086 `pragma Debug`.
1087
Simon Glass46255f72018-07-12 15:26:07 -06001088config HAVE_EM100_SUPPORT
1089 bool "Platform can support the Dediprog EM100 SPI emulator"
1090 help
1091 This is enabled by platforms which can support using the EM100.
1092
1093config EM100
1094 bool "Configure image for EM100 usage"
1095 depends on HAVE_EM100_SUPPORT
1096 help
1097 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1098 over USB. However it only supports a maximum SPI clock of 20MHz and
1099 single data output. Enable this option to use a 20MHz SPI clock and
1100 disable "Dual Output Fast Read" Support.
1101
1102 On AMD platforms this changes the SPI speed at run-time if the
1103 mainboard code supports this. On supported Intel platforms this works
1104 by changing the settings in the descriptor.bin file.
1105
Uwe Hermann168b11b2009-10-07 16:15:40 +00001106endmenu
1107
Martin Roth8e4aafb2016-12-15 15:25:15 -07001108
1109###############################################################################
1110# Set variables with no prompt - these can be set anywhere, and putting at
1111# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001112
1113source "src/lib/Kconfig"
1114
Myles Watson2e672732009-11-12 16:38:03 +00001115config WARNINGS_ARE_ERRORS
1116 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001117 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001118
Peter Stuge51eafde2010-10-13 06:23:02 +00001119# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1120# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1121# mutually exclusive. One of these options must be selected in the
1122# mainboard Kconfig if the chipset supports enabling and disabling of
1123# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1124# in mainboard/Kconfig to know if the button should be enabled or not.
1125
1126config POWER_BUTTON_DEFAULT_ENABLE
1127 def_bool n
1128 help
1129 Select when the board has a power button which can optionally be
1130 disabled by the user.
1131
1132config POWER_BUTTON_DEFAULT_DISABLE
1133 def_bool n
1134 help
1135 Select when the board has a power button which can optionally be
1136 enabled by the user, e.g. when the board ships with a jumper over
1137 the power switch contacts.
1138
1139config POWER_BUTTON_FORCE_ENABLE
1140 def_bool n
1141 help
1142 Select when the board requires that the power button is always
1143 enabled.
1144
1145config POWER_BUTTON_FORCE_DISABLE
1146 def_bool n
1147 help
1148 Select when the board requires that the power button is always
1149 disabled, e.g. when it has been hardwired to ground.
1150
1151config POWER_BUTTON_IS_OPTIONAL
1152 bool
1153 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1154 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1155 help
1156 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001157
1158config REG_SCRIPT
1159 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001160 default n
1161 help
1162 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001163
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001164config MAX_REBOOT_CNT
1165 int
1166 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001167 help
1168 Internal option that sets the maximum number of bootblock executions allowed
1169 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001170 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001171
Martin Roth8e4aafb2016-12-15 15:25:15 -07001172config UNCOMPRESSED_RAMSTAGE
1173 bool
1174
1175config NO_XIP_EARLY_STAGES
1176 bool
1177 default n if ARCH_X86
1178 default y
1179 help
1180 Identify if early stages are eXecute-In-Place(XIP).
1181
Martin Roth8e4aafb2016-12-15 15:25:15 -07001182config EARLY_CBMEM_LIST
1183 bool
1184 default n
1185 help
1186 Enable display of CBMEM during romstage and postcar.
1187
1188config RELOCATABLE_MODULES
1189 bool
1190 help
1191 If RELOCATABLE_MODULES is selected then support is enabled for
1192 building relocatable modules in the RAM stage. Those modules can be
1193 loaded anywhere and all the relocations are handled automatically.
1194
Martin Roth8e4aafb2016-12-15 15:25:15 -07001195config GENERIC_GPIO_LIB
1196 bool
1197 help
1198 If enabled, compile the generic GPIO library. A "generic" GPIO
1199 implies configurability usually found on SoCs, particularly the
1200 ability to control internal pull resistors.
1201
Martin Roth8e4aafb2016-12-15 15:25:15 -07001202config BOOTBLOCK_CUSTOM
1203 # To be selected by arch, SoC or mainboard if it does not want use the normal
1204 # src/lib/bootblock.c#main() C entry point.
1205 bool
1206
Furquan Shaikh46514c22020-06-11 11:59:07 -07001207config MEMLAYOUT_LD_FILE
1208 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001209 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001210 help
1211 This variable allows SoC/mainboard to supply in a custom linker file
1212 if required. This determines the linker file used for all the stages
1213 (bootblock, romstage, verstage, ramstage, postcar) in
1214 src/arch/${ARCH}/Makefile.inc.
1215
Martin Roth75e5cb72016-12-15 15:05:37 -07001216###############################################################################
1217# Set default values for symbols created before mainboards. This allows the
1218# option to be displayed in the general menu, but the default to be loaded in
1219# the mainboard if desired.
1220config COMPRESS_RAMSTAGE
1221 default y if !UNCOMPRESSED_RAMSTAGE
1222
1223config COMPRESS_PRERAM_STAGES
1224 depends on !ARCH_X86
1225 default y
1226
1227config INCLUDE_CONFIG_FILE
1228 default y
1229
Martin Roth75e5cb72016-12-15 15:05:37 -07001230config BOOTSPLASH_FILE
1231 depends on BOOTSPLASH_IMAGE
1232 default "bootsplash.jpg"
1233
1234config CBFS_SIZE
1235 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301236
1237config HAVE_BOOTBLOCK
1238 bool
1239 default y
1240
1241config HAVE_VERSTAGE
1242 bool
1243 depends on VBOOT_SEPARATE_VERSTAGE
1244 default y
1245
1246config HAVE_ROMSTAGE
1247 bool
1248 default y
1249
Subrata Banikb5962a92019-06-08 12:29:02 +05301250config HAVE_RAMSTAGE
1251 bool
1252 default n if RAMPAYLOAD
1253 default y