blob: 046fd233f430e2b867ffb29077466fe9fa949908 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010035 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080036 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070037 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010038 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010039 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040040 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010041 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010042 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020043 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060044 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010045 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080046 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010047 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060048 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080049 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020050 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010051 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070052 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010053 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060055 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060056 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060057 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010058 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070059 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010060 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080061 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010062 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010063 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010064 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070065 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010066 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010067 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070068 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020069 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050070 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060071 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050072 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Robert Zieba6998ee02022-09-19 10:26:51 -060073 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Heldcc975c52021-01-23 00:18:08 +010074 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010075 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060076 select USE_DDR4
77 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053078 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
79 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
80 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070081 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010082 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053083 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010084 help
85 AMD Cezanne support
86
87if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010088
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080089config CHIPSET_DEVICETREE
90 string
91 default "soc/amd/cezanne/chipset.cb"
92
Felix Held44e4bf22021-08-27 23:32:56 +020093config FSP_M_FILE
94 string "FSP-M (memory init) binary path and filename"
95 depends on ADD_FSP_BINARIES
96 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
97 help
98 The path and filename of the FSP-M binary for this platform.
99
100config FSP_S_FILE
101 string "FSP-S (silicon init) binary path and filename"
102 depends on ADD_FSP_BINARIES
103 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
104 help
105 The path and filename of the FSP-S binary for this platform.
106
Felix Helddc2d3562020-12-02 14:38:53 +0100107config EARLY_RESERVED_DRAM_BASE
108 hex
109 default 0x2000000
110 help
111 This variable defines the base address of the DRAM which is reserved
112 for usage by coreboot in early stages (i.e. before ramstage is up).
113 This memory gets reserved in BIOS tables to ensure that the OS does
114 not use it, thus preventing corruption of OS memory in case of S3
115 resume.
116
117config EARLYRAM_BSP_STACK_SIZE
118 hex
119 default 0x1000
120
121config PSP_APOB_DRAM_ADDRESS
122 hex
123 default 0x2001000
124 help
125 Location in DRAM where the PSP will copy the AGESA PSP Output
126 Block.
127
Fred Reitberger475e2822022-07-14 11:06:30 -0400128config PSP_APOB_DRAM_SIZE
129 hex
130 default 0x10000
131
Kangheui Won66c5f252021-04-20 17:30:29 +1000132config PSP_SHAREDMEM_BASE
133 hex
134 default 0x2011000 if VBOOT
135 default 0x0
136 help
137 This variable defines the base address in DRAM memory where PSP copies
138 the vboot workbuf. This is used in the linker script to have a static
139 allocation for the buffer as well as for adding relevant entries in
140 the BIOS directory table for the PSP.
141
142config PSP_SHAREDMEM_SIZE
143 hex
144 default 0x8000 if VBOOT
145 default 0x0
146 help
147 Sets the maximum size for the PSP to pass the vboot workbuf and
148 any logs or timestamps back to coreboot. This will be copied
149 into main memory by the PSP and will be available when the x86 is
150 started. The workbuf's base depends on the address of the reset
151 vector.
152
Raul E Rangel86302a82022-01-18 15:29:54 -0700153config PRE_X86_CBMEM_CONSOLE_SIZE
154 hex
155 default 0x1600
156 help
157 Size of the CBMEM console used in PSP verstage.
158
Felix Helddc2d3562020-12-02 14:38:53 +0100159config PRERAM_CBMEM_CONSOLE_SIZE
160 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700161 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100162 help
163 Increase this value if preram cbmem console is getting truncated
164
Kangheui Won4020aa72021-05-20 09:56:39 +1000165config CBFS_MCACHE_SIZE
166 hex
167 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
168
Felix Helddc2d3562020-12-02 14:38:53 +0100169config C_ENV_BOOTBLOCK_SIZE
170 hex
171 default 0x10000
172 help
173 Sets the size of the bootblock stage that should be loaded in DRAM.
174 This variable controls the DRAM allocation size in linker script
175 for bootblock stage.
176
Felix Helddc2d3562020-12-02 14:38:53 +0100177config ROMSTAGE_ADDR
178 hex
179 default 0x2040000
180 help
181 Sets the address in DRAM where romstage should be loaded.
182
183config ROMSTAGE_SIZE
184 hex
185 default 0x80000
186 help
187 Sets the size of DRAM allocation for romstage in linker script.
188
189config FSP_M_ADDR
190 hex
191 default 0x20C0000
192 help
193 Sets the address in DRAM where FSP-M should be loaded. cbfstool
194 performs relocation of FSP-M to this address.
195
196config FSP_M_SIZE
197 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600198 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100199 help
200 Sets the size of DRAM allocation for FSP-M in linker script.
201
Felix Held8d0a6092021-01-14 01:40:50 +0100202config FSP_TEMP_RAM_SIZE
203 hex
204 default 0x40000
205 help
206 The amount of coreboot-allocated heap and stack usage by the FSP.
207
Raul E Rangel72616b32021-02-05 16:48:42 -0700208config VERSTAGE_ADDR
209 hex
210 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600211 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700212 help
213 Sets the address in DRAM where verstage should be loaded if running
214 as a separate stage on x86.
215
216config VERSTAGE_SIZE
217 hex
218 depends on VBOOT_SEPARATE_VERSTAGE
219 default 0x80000
220 help
221 Sets the size of DRAM allocation for verstage in linker script if
222 running as a separate stage on x86.
223
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600224config ASYNC_FILE_LOADING
225 bool "Loads files from SPI asynchronously"
226 select COOP_MULTITASKING
227 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600228 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600229 help
230 When enabled, the platform will use the LPC SPI DMA controller to
231 asynchronously load contents from the SPI ROM. This will improve
232 boot time because the CPUs can be performing useful work while the
233 SPI contents are being preloaded.
234
Raul E Rangeldcd81142021-11-02 11:51:48 -0600235config CBFS_CACHE_SIZE
236 hex
237 default 0x40000 if CBFS_PRELOAD
238
Raul E Rangel72616b32021-02-05 16:48:42 -0700239config RO_REGION_ONLY
240 string
241 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
242 default "apu/amdfw"
243
Shelley Chen4e9bb332021-10-20 15:43:45 -0700244config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100245 default 0xF8000000
246
Shelley Chen4e9bb332021-10-20 15:43:45 -0700247config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100248 default 64
249
Felix Held88615622021-01-19 23:51:45 +0100250config MAX_CPUS
251 int
252 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200253 help
254 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100255
Felix Held30abfe52023-02-14 22:39:29 +0100256config VGA_BIOS_ID
257 string
258 default "1002,1638"
259 help
260 The default VGA BIOS PCI vendor/device ID should be set to the
261 result of the map_oprom_vendev() function in grapthics.c.
262
263config VGA_BIOS_FILE
264 string
265 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
266
Felix Held8a3d4d52021-01-13 03:06:21 +0100267config CONSOLE_UART_BASE_ADDRESS
268 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
269 hex
270 default 0xfedc9000 if UART_FOR_CONSOLE = 0
271 default 0xfedca000 if UART_FOR_CONSOLE = 1
272
Felix Heldee2a3652021-02-09 23:43:17 +0100273config SMM_TSEG_SIZE
274 hex
Felix Helde22eef72021-02-10 22:22:07 +0100275 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100276 default 0x0
277
278config SMM_RESERVED_SIZE
279 hex
280 default 0x180000
281
282config SMM_MODULE_STACK_SIZE
283 hex
284 default 0x800
285
Felix Held90b07012021-04-15 20:23:56 +0200286config ACPI_BERT
287 bool "Build ACPI BERT Table"
288 default y
289 depends on HAVE_ACPI_TABLES
290 help
291 Report Machine Check errors identified in POST to the OS in an
292 ACPI Boot Error Record Table.
293
294config ACPI_BERT_SIZE
295 hex
296 default 0x4000 if ACPI_BERT
297 default 0x0
298 help
299 Specify the amount of DRAM reserved for gathering the data used to
300 generate the ACPI table.
301
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800302config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
303 int
304 default 150
305
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600306config DISABLE_SPI_FLASH_ROM_SHARING
307 def_bool n
308 help
309 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
310 which indicates a board level ROM transaction request. This
311 removes arbitration with board and assumes the chipset controls
312 the SPI flash bus entirely.
313
Felix Held27b295b2021-03-25 01:20:41 +0100314config DISABLE_KEYBOARD_RESET_PIN
315 bool
316 help
317 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
318 signal. When this pin is used as GPIO and the keyboard reset
319 functionality isn't disabled, configuring it as an output and driving
320 it as 0 will cause a reset.
321
Zheng Baof51738d2021-01-20 16:43:52 +0800322menu "PSP Configuration Options"
323
324config AMD_FWM_POSITION_INDEX
325 int "Firmware Directory Table location (0 to 5)"
326 range 0 5
327 default 0 if BOARD_ROMSIZE_KB_512
328 default 1 if BOARD_ROMSIZE_KB_1024
329 default 2 if BOARD_ROMSIZE_KB_2048
330 default 3 if BOARD_ROMSIZE_KB_4096
331 default 4 if BOARD_ROMSIZE_KB_8192
332 default 5 if BOARD_ROMSIZE_KB_16384
333 help
334 Typically this is calculated by the ROM size, but there may
335 be situations where you want to put the firmware directory
336 table in a different location.
337 0: 512 KB - 0xFFFA0000
338 1: 1 MB - 0xFFF20000
339 2: 2 MB - 0xFFE20000
340 3: 4 MB - 0xFFC20000
341 4: 8 MB - 0xFF820000
342 5: 16 MB - 0xFF020000
343
344comment "AMD Firmware Directory Table set to location for 512KB ROM"
345 depends on AMD_FWM_POSITION_INDEX = 0
346comment "AMD Firmware Directory Table set to location for 1MB ROM"
347 depends on AMD_FWM_POSITION_INDEX = 1
348comment "AMD Firmware Directory Table set to location for 2MB ROM"
349 depends on AMD_FWM_POSITION_INDEX = 2
350comment "AMD Firmware Directory Table set to location for 4MB ROM"
351 depends on AMD_FWM_POSITION_INDEX = 3
352comment "AMD Firmware Directory Table set to location for 8MB ROM"
353 depends on AMD_FWM_POSITION_INDEX = 4
354comment "AMD Firmware Directory Table set to location for 16MB ROM"
355 depends on AMD_FWM_POSITION_INDEX = 5
356
357config AMDFW_CONFIG_FILE
358 string
359 default "src/soc/amd/cezanne/fw.cfg"
360
Rob Barnese09b6812021-04-15 17:21:19 -0600361config PSP_DISABLE_POSTCODES
362 bool "Disable PSP post codes"
363 help
364 Disables the output of port80 post codes from PSP.
365
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600366config PSP_POSTCODES_ON_ESPI
367 bool "Use eSPI bus for PSP post codes"
368 depends on !PSP_DISABLE_POSTCODES
369 default y
370 help
371 Select to send PSP port80 post codes on eSPI bus.
372 If not selected, PSP port80 codes will be sent on LPC bus.
373
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700374config PSP_INIT_ESPI
375 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600376 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700377 Select to initialize the eSPI controller in the PSP Stage 2 Boot
378 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600379
Zheng Baof51738d2021-01-20 16:43:52 +0800380config PSP_LOAD_MP2_FW
381 bool
382 default n
383 help
384 Include the MP2 firmwares and configuration into the PSP build.
385
386 If unsure, answer 'n'
387
Zheng Baof51738d2021-01-20 16:43:52 +0800388config PSP_UNLOCK_SECURE_DEBUG
389 bool "Unlock secure debug"
390 default y
391 help
392 Select this item to enable secure debug options in PSP.
393
Raul E Rangel97b8b172021-02-24 16:59:32 -0700394config HAVE_PSP_WHITELIST_FILE
395 bool "Include a debug whitelist file in PSP build"
396 default n
397 help
398 Support secured unlock prior to reset using a whitelisted
399 serial number. This feature requires a signed whitelist image
400 and bootloader from AMD.
401
402 If unsure, answer 'n'
403
404config PSP_WHITELIST_FILE
405 string "Debug whitelist file path"
406 depends on HAVE_PSP_WHITELIST_FILE
407 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
408
Zheng Baoc5b912f72022-02-11 11:53:32 +0800409config HAVE_SPL_FILE
410 bool "Have a mainboard specific SPL table file"
411 default n
412 help
413 Have a mainboard specific SPL table file, which is created by AMD
414 and put to 3rdparty/blobs.
415
416 If unsure, answer 'n'
417
418config SPL_TABLE_FILE
419 string "SPL table file"
420 depends on HAVE_SPL_FILE
421 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
422
Martin Rothfdad5ad2021-04-16 11:36:01 -0600423config PSP_SOFTFUSE_BITS
424 string "PSP Soft Fuse bits to enable"
425 default "28 6"
426 help
427 Space separated list of Soft Fuse bits to enable.
428 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
429 Bit 7: Disable PSP postcodes on Renoir and newer chips only
430 (Set by PSP_DISABLE_PORT80)
431 Bit 15: PSP post code destination: 0=LPC 1=eSPI
432 (Set by PSP_INITIALIZE_ESPI)
433 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
434
435 See #55758 (NDA) for additional bit definitions.
436
Kangheui Won66c5f252021-04-20 17:30:29 +1000437config PSP_VERSTAGE_FILE
438 string "Specify the PSP_verstage file path"
439 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600440 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000441 help
442 Add psp_verstage file to the build & PSP Directory Table
443
444config PSP_VERSTAGE_SIGNING_TOKEN
445 string "Specify the PSP_verstage Signature Token file path"
446 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
447 default ""
448 help
449 Add psp_verstage signature token to the build & PSP Directory Table
450
Zheng Baof51738d2021-01-20 16:43:52 +0800451endmenu
452
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600453config VBOOT
454 select VBOOT_VBNV_CMOS
455 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
456
Kangheui Won66c5f252021-04-20 17:30:29 +1000457config VBOOT_STARTS_BEFORE_BOOTBLOCK
458 def_bool n
459 depends on VBOOT
460 select ARCH_VERSTAGE_ARMV7
461 help
462 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600463 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000464
465config VBOOT_HASH_BLOCK_SIZE
466 hex
467 default 0x9000
468 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
469 help
470 Because the bulk of the time in psp_verstage to hash the RO cbfs is
471 spent in the overhead of doing svc calls, increasing the hash block
472 size significantly cuts the verstage hashing time as seen below.
473
474 4k takes 180ms
475 16k takes 44ms
476 32k takes 33.7ms
477 36k takes 32.5ms
478 There's actually still room for an even bigger stack, but we've
479 reached a point of diminishing returns.
480
481config CMOS_RECOVERY_BYTE
482 hex
483 default 0x51
484 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
485 help
486 If the workbuf is not passed from the PSP to coreboot, set the
487 recovery flag and reboot. The PSP will read this byte, mark the
488 recovery request in VBNV, and reset the system into recovery mode.
489
490 This is the byte before the default first byte used by VBNV
491 (0x26 + 0x0E - 1)
492
Matt DeVillierf9fea862022-10-04 16:41:28 -0500493if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000494
495config RWA_REGION_ONLY
496 string
497 default "apu/amdfw_a"
498 help
499 Add a space-delimited list of filenames that should only be in the
500 RW-A section.
501
Matt DeVillierf9fea862022-10-04 16:41:28 -0500502endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
503
504if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
505
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000506config RWB_REGION_ONLY
507 string
508 default "apu/amdfw_b"
509 help
510 Add a space-delimited list of filenames that should only be in the
511 RW-B section.
512
513endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
514
Felix Helddc2d3562020-12-02 14:38:53 +0100515endif # SOC_AMD_CEZANNE