blob: f9c3e6afc8cb15fdcd5fecaf1e02aa1a20b69aa7 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070073 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
Martin Rotha5a628e82016-01-19 12:01:09 -070075 Use LLVM/clang to build coreboot. To use this, you must build the
76 coreboot version of the clang compiler. Run the command
77 make clang
78 Note that this option is not currently working correctly and should
79 really only be selected if you're trying to work on getting clang
80 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020081
82 For details see http://clang.llvm.org.
83
Patrick Georgi23d89cc2010-03-16 01:17:19 +000084endchoice
85
Patrick Georgi9b0de712013-12-29 18:45:23 +010086config ANY_TOOLCHAIN
87 bool "Allow building with any toolchain"
88 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +010089 help
90 Many toolchains break when building coreboot since it uses quite
91 unusual linker features. Unless developers explicitely request it,
92 we'll have to assume that they use their distro compiler by mistake.
93 Make sure that using patched compilers is a conscious decision.
94
Patrick Georgi516a2a72010-03-25 21:45:25 +000095config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000097 default n
98 help
99 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200100
101 Requires the ccache utility in your system $PATH.
102
103 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000104
Sol Boucher69b88bf2015-02-26 11:47:19 -0800105config FMD_GENPARSER
106 bool "Generate flashmap descriptor parser using flex and bison"
107 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800108 help
109 Enable this option if you are working on the flashmap descriptor
110 parser and made changes to fmd_scanner.l or fmd_parser.y.
111
112 Otherwise, say N to use the provided pregenerated scanner/parser.
113
Martin Rothf411b702017-04-09 19:12:42 -0600114config UTIL_GENPARSER
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100115 bool "Generate SCONFIG & BINCFG parser using flex and bison"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000116 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000117 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200118 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100119 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120
Sol Boucher69b88bf2015-02-26 11:47:19 -0800121 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000122
Joe Korty6d772522010-05-19 18:41:15 +0000123config USE_OPTION_TABLE
124 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000125 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000126 help
127 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200128 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000129
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600130config STATIC_OPTION_TABLE
131 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600132 depends on USE_OPTION_TABLE
133 help
134 Enable this option to reset "CMOS" NVRAM values to default on
135 every boot. Use this if you want the NVRAM configuration to
136 never be modified from its default values.
137
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000138config COMPRESS_RAMSTAGE
139 bool "Compress ramstage with LZMA"
Subrata Banikb5962a92019-06-08 12:29:02 +0530140 depends on HAVE_RAMSTAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700141 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000142 help
Arthur Heymans7f229332019-11-08 11:59:25 +0100143 Compress ramstage to save memory in the flash image.
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000144
Julius Werner09f29212015-09-29 13:51:35 -0700145config COMPRESS_PRERAM_STAGES
146 bool "Compress romstage and verstage with LZ4"
Subrata Banikb5962a92019-06-08 12:29:02 +0530147 depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE)
Martin Roth75e5cb72016-12-15 15:05:37 -0700148 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700149 help
150 Compress romstage and (if it exists) verstage with LZ4 to save flash
151 space and speed up boot, since the time for reading the image from SPI
152 (and in the vboot case verifying it) is usually much greater than the
153 time spent decompressing. Doesn't work for XIP stages (assume all
154 ARCH_X86 for now) for obvious reasons.
155
Julius Werner99f46832018-05-16 14:14:04 -0700156config COMPRESS_BOOTBLOCK
157 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530158 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700159 help
160 This option can be used to compress the bootblock with LZ4 and attach
161 a small self-decompression stub to its front. This can drastically
162 reduce boot time on platforms where the bootblock is loaded over a
163 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200164 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700165 SoC memlayout and possibly extra support code, it should not be
166 user-selectable. (There's no real point in offering this to the user
167 anyway... if it works and saves boot time, you would always want it.)
168
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200169config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200170 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700171 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200172 help
173 Include the .config file that was used to compile coreboot
174 in the (CBFS) ROM image. This is useful if you want to know which
175 options were used to build a specific coreboot.rom image.
176
Daniele Forsi53847a22014-07-22 18:00:56 +0200177 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200178
179 You can use the following command to easily list the options:
180
181 grep -a CONFIG_ coreboot.rom
182
183 Alternatively, you can also use cbfstool to print the image
184 contents (including the raw 'config' item we're looking for).
185
186 Example:
187
188 $ cbfstool coreboot.rom print
189 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
190 offset 0x0
191 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600192
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200193 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100194 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200195 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200196 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200197 fallback/payload 0x80dc0 payload 51526
198 config 0x8d740 raw 3324
199 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200200
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700201config COLLECT_TIMESTAMPS
202 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200203 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700204 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200205 Make coreboot create a table of timer-ID/timer-value pairs to
206 allow measuring time spent at different phases of the boot process.
207
Martin Rothb22bbe22018-03-07 15:32:16 -0700208config TIMESTAMPS_ON_CONSOLE
209 bool "Print the timestamp values on the console"
210 default n
211 depends on COLLECT_TIMESTAMPS
212 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200213 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700214
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200215config USE_BLOBS
216 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100217 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200218 help
219 This draws in the blobs repository, which contains binary files that
220 might be required for some chipsets or boards.
221 This flag ensures that a "Free" option remains available for users.
222
Marshall Dawson20ce4002019-10-28 15:55:03 -0600223config USE_AMD_BLOBS
224 bool "Allow AMD blobs repository (with license agreement)"
225 depends on USE_BLOBS
226 help
227 This draws in the amd_blobs repository, which contains binary files
228 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
229 etc. Selecting this item to download or clone the repo implies your
230 agreement to the AMD license agreement. A copy of the license text
231 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
232 and your copy of the license is present in the repo once downloaded.
233
234 Note that for some products, omitting PSP, SMU images, or other items
235 may result in a nonbooting coreboot.rom.
236
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800237config COVERAGE
238 bool "Code coverage support"
239 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800240 help
241 Add code coverage support for coreboot. This will store code
242 coverage information in CBMEM for extraction from user space.
243 If unsure, say N.
244
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700245config UBSAN
246 bool "Undefined behavior sanitizer support"
247 default n
248 help
249 Instrument the code with checks for undefined behavior. If unsure,
250 say N because it adds a small performance penalty and may abort
251 on code that happens to work in spite of the UB.
252
Stefan Reinauer58470e32014-10-17 13:08:36 +0200253config RELOCATABLE_RAMSTAGE
Kyösti Mälkki730df3c2016-06-18 07:39:31 +0300254 bool
Nico Huberd83bd532019-12-08 12:05:21 +0100255 default y if ARCH_X86
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200256 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200257 help
258 The reloctable ramstage support allows for the ramstage to be built
259 as a relocatable module. The stage loader can identify a place
260 out of the OS way so that copying memory is unnecessary during an S3
261 wake. When selecting this option the romstage is responsible for
262 determing a stack location to use for loading the ramstage.
263
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200264choice
265 prompt "Stage Cache for ACPI S3 resume"
266 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME || !RELOCATABLE_RAMSTAGE
267 default TSEG_STAGE_CACHE if SMM_TSEG
268
269config NO_STAGE_CACHE
270 bool "Disabled"
271 help
272 Do not save any component in stage cache for resume path. On resume,
273 all components would be read back from CBFS again.
274
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300275config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200276 bool "TSEG"
277 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200278 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300279 The option enables stage cache support for platform. Platform
280 can stash copies of postcar, ramstage and raw runtime data
281 inside SMM TSEG, to be restored on S3 resume path.
282
283config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200284 bool "CBMEM"
285 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300286 help
287 The option enables stage cache support for platform. Platform
288 can stash copies of postcar, ramstage and raw runtime data
289 inside CBMEM.
290
291 While the approach is faster than reloading stages from boot media
292 it is also a possible attack scenario via which OS can possibly
293 circumvent SMM locks and SPI write protections.
294
295 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200296
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200297endchoice
298
Stefan Reinauer58470e32014-10-17 13:08:36 +0200299config UPDATE_IMAGE
300 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200301 help
302 If this option is enabled, no new coreboot.rom file
303 is created. Instead it is expected that there already
304 is a suitable file for further processing.
305 The bootblock will not be modified.
306
Martin Roth5942e062016-01-20 14:59:21 -0700307 If unsure, select 'N'
308
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400309config BOOTSPLASH_IMAGE
310 bool "Add a bootsplash image"
311 help
312 Select this option if you have a bootsplash image that you would
313 like to add to your ROM.
314
315 This will only add the image to the ROM. To actually run it check
316 options under 'Display' section.
317
318config BOOTSPLASH_FILE
319 string "Bootsplash path and filename"
320 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700321 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400322 help
323 The path and filename of the file to use as graphical bootsplash
324 screen. The file format has to be jpg.
325
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700326config FW_CONFIG
327 bool "Firmware Configuration Probing"
328 default n
329 help
330 Enable support for probing devices with fw_config. This is a simple
331 bitmask broken into fields and options for probing.
332
333config FW_CONFIG_SOURCE_CBFS
334 bool "Obtain Firmware Configuration value from CBFS"
335 depends on FW_CONFIG
336 default n
337 help
338 With this option enabled coreboot will look for the 32bit firmware
339 configuration value in CBFS at the selected prefix with the file name
340 "fw_config". This option will override other sources and allow the
341 local image to preempt the mainboard selected source.
342
343config FW_CONFIG_SOURCE_CHROMEEC_CBI
344 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
345 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
346 default n
347 help
348 This option tells coreboot to read the firmware configuration value
349 from the Google Chrome Embedded Controller CBI interface. This source
350 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
351 found in CBFS.
352
Nico Huber94cdec62019-06-06 19:36:02 +0200353config HAVE_RAMPAYLOAD
354 bool
355
Subrata Banik7e893a02019-05-06 14:17:41 +0530356config RAMPAYLOAD
357 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530358 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200359 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530360 help
361 If this option is enabled, coreboot flow will skip ramstage
362 loading and execution of ramstage to load payload.
363
364 Instead it is expected to load payload from postcar stage itself.
365
366 In this flow coreboot will perform basic x86 initialization
367 (DRAM resource allocation), MTRR programming,
368 Skip PCI enumeration logic and only allocate BAR for fixed devices
369 (bootable devices, TPM over GSPI).
370
Subrata Banik37bead62020-02-09 19:13:52 +0530371config HAVE_CONFIGURABLE_RAMSTAGE
372 bool
373
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000374config CONFIGURABLE_RAMSTAGE
375 bool "Enable a configurable ramstage."
376 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530377 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000378 help
379 A configurable ramstage allows you to select which parts of the ramstage
380 to run. Currently, we can only select a minimal PCI scanning step.
381 The minimal PCI scanning will only check those parts that are enabled
382 in the devicetree.cb. By convention none of those devices should be bridges.
383
384config MINIMAL_PCI_SCANNING
385 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530386 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000387 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530388 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000389 marked as mandatory in devicetree.cb
Uwe Hermannc04be932009-10-05 13:55:28 +0000390endmenu
391
Martin Roth026e4dc2015-06-19 23:17:15 -0600392menu "Mainboard"
393
Stefan Reinauera48ca842015-04-04 01:58:28 +0200394source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000395
Marshall Dawsone9375132016-09-04 08:38:33 -0600396config DEVICETREE
397 string
398 default "devicetree.cb"
399 help
400 This symbol allows mainboards to select a different file under their
401 mainboard directory for the devicetree.cb file. This allows the board
402 variants that need different devicetrees to be in the same directory.
403
404 Examples: "devicetree.variant.cb"
405 "variant/devicetree.cb"
406
Furquan Shaikhf2419982018-06-21 18:50:48 -0700407config OVERRIDE_DEVICETREE
408 string
409 default ""
410 help
411 This symbol allows variants to provide an override devicetree file to
412 override the registers and/or add new devices on top of the ones
413 provided by baseboard devicetree using CONFIG_DEVICETREE.
414
415 Examples: "devicetree.variant-override.cb"
416 "variant/devicetree-override.cb"
417
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200418config FMDFILE
419 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200420 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200421 default ""
422 help
423 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
424 but in some cases more complex setups are required.
425 When an fmd is specified, it overrides the default format.
426
Arthur Heymans965881b2019-09-25 13:18:52 +0200427config CBFS_SIZE
428 hex "Size of CBFS filesystem in ROM"
429 depends on FMDFILE = ""
430 # Default value set at the end of the file
431 help
432 This is the part of the ROM actually managed by CBFS, located at the
433 end of the ROM (passed through cbfstool -o) on x86 and at at the start
434 of the ROM (passed through cbfstool -s) everywhere else. It defaults
435 to span the whole ROM on all but Intel systems that use an Intel Firmware
436 Descriptor. It can be overridden to make coreboot live alongside other
437 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
438 binaries. This symbol should only be used to generate a default FMAP and
439 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
440
Martin Rothda1ca202015-12-26 16:51:16 -0700441endmenu
442
Martin Rothb09a5692016-01-24 19:38:33 -0700443# load site-local kconfig to allow user specific defaults and overrides
444source "site-local/Kconfig"
445
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200446config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600447 default n
448 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200449
Duncan Laurie8312df42019-02-01 11:33:57 -0800450config SYSTEM_TYPE_TABLET
451 default n
452 bool
453
454config SYSTEM_TYPE_DETACHABLE
455 default n
456 bool
457
458config SYSTEM_TYPE_CONVERTIBLE
459 default n
460 bool
461
Werner Zehc0fb3612016-01-14 15:08:36 +0100462config CBFS_AUTOGEN_ATTRIBUTES
463 default n
464 bool
465 help
466 If this option is selected, every file in cbfs which has a constraint
467 regarding position or alignment will get an additional file attribute
468 which describes this constraint.
469
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000470menu "Chipset"
471
Duncan Lauried2119762015-06-08 18:11:56 -0700472comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600473source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000474comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200475source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000476comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200477source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000478comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200479source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000480comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200481source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000482comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200483source "src/ec/acpi/Kconfig"
484source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000485
Martin Roth59aa2b12015-06-20 16:17:12 -0600486source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600487source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600488
Martin Rothe1523ec2015-06-19 22:30:43 -0600489source "src/arch/*/Kconfig"
490
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000491endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000492
Stefan Reinauera48ca842015-04-04 01:58:28 +0200493source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800494
Rudolf Marekd9c25492010-05-16 15:31:53 +0000495menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200496source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800497source "src/drivers/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700498source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000499endmenu
500
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200501menu "Security"
502
503source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100504source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200505
506endmenu
507
Martin Roth09210a12016-05-17 11:28:23 -0600508source "src/acpi/Kconfig"
509
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500510# This option is for the current boards/chipsets where SPI flash
511# is not the boot device. Currently nearly all boards/chipsets assume
512# SPI flash is the boot device.
513config BOOT_DEVICE_NOT_SPI_FLASH
514 bool
515 default n
516
517config BOOT_DEVICE_SPI_FLASH
518 bool
519 default y if !BOOT_DEVICE_NOT_SPI_FLASH
520 default n
521
Aaron Durbin16c173f2016-08-11 14:04:10 -0500522config BOOT_DEVICE_MEMORY_MAPPED
523 bool
524 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
525 default n
526 help
527 Inform system if SPI is memory-mapped or not.
528
Aaron Durbine8e118d2016-08-12 15:00:10 -0500529config BOOT_DEVICE_SUPPORTS_WRITES
530 bool
531 default n
532 help
533 Indicate that the platform has writable boot device
534 support.
535
Patrick Georgi0770f252015-04-22 13:28:21 +0200536config RTC
537 bool
538 default n
539
Patrick Georgi0588d192009-08-12 15:00:51 +0000540config HEAP_SIZE
541 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500542 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000543 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000544
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700545config STACK_SIZE
546 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700547 default 0x1000 if ARCH_X86
548 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700549
Patrick Georgi0588d192009-08-12 15:00:51 +0000550config MAX_CPUS
551 int
552 default 1
553
Stefan Reinauera48ca842015-04-04 01:58:28 +0200554source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000555
556config HAVE_ACPI_RESUME
557 bool
558 default n
Kyösti Mälkki7cd2c072018-06-03 23:04:28 +0300559 depends on RELOCATABLE_RAMSTAGE
Patrick Georgi0588d192009-08-12 15:00:51 +0000560
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100561config DISABLE_ACPI_HIBERNATE
562 bool
563 default n
564 help
565 Removes S4 from the available sleepstates
566
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600567config RESUME_PATH_SAME_AS_BOOT
568 bool
569 default y if ARCH_X86
570 depends on HAVE_ACPI_RESUME
571 help
572 This option indicates that when a system resumes it takes the
573 same path as a regular boot. e.g. an x86 system runs from the
574 reset vector at 0xfffffff0 on both resume and warm/cold boot.
575
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300576config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500577 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300578
579config HAVE_MONOTONIC_TIMER
580 bool
581 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300582 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500583 help
584 The board/chipset provides a monotonic timer.
585
Aaron Durbine5e36302014-09-25 10:05:15 -0500586config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300587 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500588 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300589 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500590 help
591 The board/chipset uses a generic udelay function utilizing the
592 monotonic timer.
593
Aaron Durbin340ca912013-04-30 09:58:12 -0500594config TIMER_QUEUE
595 def_bool n
596 depends on HAVE_MONOTONIC_TIMER
597 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300598 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500599
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500600config COOP_MULTITASKING
601 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500602 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500603 help
604 Cooperative multitasking allows callbacks to be multiplexed on the
605 main thread of ramstage. With this enabled it allows for multiple
606 execution paths to take place when they have udelay() calls within
607 their code.
608
609config NUM_THREADS
610 int
611 default 4
612 depends on COOP_MULTITASKING
613 help
614 How many execution threads to cooperatively multitask with.
615
Patrick Georgi0588d192009-08-12 15:00:51 +0000616config HAVE_OPTION_TABLE
617 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000618 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000619 help
620 This variable specifies whether a given board has a cmos.layout
621 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000622 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000623
Patrick Georgi0588d192009-08-12 15:00:51 +0000624config PCI_IO_CFG_EXT
625 bool
626 default n
627
628config IOAPIC
629 bool
630 default n
631
Myles Watson45bb25f2009-09-22 18:49:08 +0000632config USE_WATCHDOG_ON_BOOT
633 bool
634 default n
635
Myles Watson45bb25f2009-09-22 18:49:08 +0000636config GFXUMA
637 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000638 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000639 help
640 Enable Unified Memory Architecture for graphics.
641
Myles Watsonb8e20272009-10-15 13:35:47 +0000642config HAVE_MP_TABLE
643 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000644 help
645 This variable specifies whether a given board has MP table support.
646 It is usually set in mainboard/*/Kconfig.
647 Whether or not the MP table is actually generated by coreboot
648 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000649
650config HAVE_PIRQ_TABLE
651 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000652 help
653 This variable specifies whether a given board has PIRQ table support.
654 It is usually set in mainboard/*/Kconfig.
655 Whether or not the PIRQ table is actually generated by coreboot
656 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000657
Aaron Durbin9420a522015-11-17 16:31:00 -0600658config ACPI_NHLT
659 bool
660 default n
661 help
662 Build support for NHLT (non HD Audio) ACPI table generation.
663
Myles Watsond73c1b52009-10-26 15:14:07 +0000664#These Options are here to avoid "undefined" warnings.
665#The actual selection and help texts are in the following menu.
666
Uwe Hermann168b11b2009-10-07 16:15:40 +0000667menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000668
Myles Watsonb8e20272009-10-15 13:35:47 +0000669config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800670 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
671 bool
672 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000673 help
674 Generate an MP table (conforming to the Intel MultiProcessor
675 specification 1.4) for this board.
676
677 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000678
Myles Watsonb8e20272009-10-15 13:35:47 +0000679config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800680 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
681 bool
682 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000683 help
684 Generate a PIRQ table for this board.
685
686 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000687
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200688config GENERATE_SMBIOS_TABLES
689 depends on ARCH_X86
690 bool "Generate SMBIOS tables"
691 default y
692 help
693 Generate SMBIOS tables for this board.
694
695 If unsure, say Y.
696
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200697config SMBIOS_PROVIDED_BY_MOBO
698 bool
699 default n
700
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200701config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100702 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
703 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200704 depends on GENERATE_SMBIOS_TABLES
705 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600706 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200707 The Serial Number to store in SMBIOS structures.
708
709config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100710 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
711 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200712 depends on GENERATE_SMBIOS_TABLES
713 default "1.0"
714 help
715 The Version Number to store in SMBIOS structures.
716
717config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100718 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
719 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200720 depends on GENERATE_SMBIOS_TABLES
721 default MAINBOARD_VENDOR
722 help
723 Override the default Manufacturer stored in SMBIOS structures.
724
725config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100726 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
727 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200728 depends on GENERATE_SMBIOS_TABLES
729 default MAINBOARD_PART_NUMBER
730 help
731 Override the default Product name stored in SMBIOS structures.
732
Johnny Linc746a742020-06-03 11:44:22 +0800733config VPD_SMBIOS_VERSION
734 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
735 default n
736 depends on VPD && GENERATE_SMBIOS_TABLES
737 help
738 Selecting this option will read firmware_version from
739 VPD_RO and override SMBIOS type 0 version. One special
740 scenario of using this feature is to assign a BIOS version
741 to a coreboot image without the need to rebuild from source.
742
Myles Watson45bb25f2009-09-22 18:49:08 +0000743endmenu
744
Martin Roth21c06502016-02-04 19:52:27 -0700745source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000746
Uwe Hermann168b11b2009-10-07 16:15:40 +0000747menu "Debugging"
748
Nico Huberd67edca2018-11-13 19:28:07 +0100749comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100750source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100751
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200752comment "BLOB Debug Settings"
753source "src/drivers/intel/fsp*/Kconfig.debug_blob"
754
Nico Huberd67edca2018-11-13 19:28:07 +0100755comment "General Debug Settings"
756
Uwe Hermann168b11b2009-10-07 16:15:40 +0000757# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000758config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000759 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200760 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100761 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000762 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000763 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000764 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000765
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200766config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100767 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200768 default n
769 depends on GDB_STUB
770 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100771 If enabled, coreboot will wait for a GDB connection in the ramstage.
772
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200773
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800774config FATAL_ASSERTS
775 bool "Halt when hitting a BUG() or assertion error"
776 default n
777 help
778 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
779
Nico Huber371a6672018-11-13 22:06:40 +0100780config HAVE_DEBUG_GPIO
781 bool
782
783config DEBUG_GPIO
784 bool "Output verbose GPIO debug messages"
785 depends on HAVE_DEBUG_GPIO
786
Stefan Reinauerfe422182012-05-02 16:33:18 -0700787config DEBUG_CBFS
788 bool "Output verbose CBFS debug messages"
789 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700790 help
791 This option enables additional CBFS related debug messages.
792
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000793config HAVE_DEBUG_RAM_SETUP
794 def_bool n
795
Uwe Hermann01ce6012010-03-05 10:03:50 +0000796config DEBUG_RAM_SETUP
797 bool "Output verbose RAM init debug messages"
798 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000799 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000800 help
801 This option enables additional RAM init related debug messages.
802 It is recommended to enable this when debugging issues on your
803 board which might be RAM init related.
804
805 Note: This option will increase the size of the coreboot image.
806
807 If unsure, say N.
808
Myles Watson80e914ff2010-06-01 19:25:31 +0000809config DEBUG_PIRQ
810 bool "Check PIRQ table consistency"
811 default n
812 depends on GENERATE_PIRQ_TABLE
813 help
814 If unsure, say N.
815
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000816config HAVE_DEBUG_SMBUS
817 def_bool n
818
Uwe Hermann01ce6012010-03-05 10:03:50 +0000819config DEBUG_SMBUS
820 bool "Output verbose SMBus debug messages"
821 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000822 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000823 help
824 This option enables additional SMBus (and SPD) debug messages.
825
826 Note: This option will increase the size of the coreboot image.
827
828 If unsure, say N.
829
830config DEBUG_SMI
831 bool "Output verbose SMI debug messages"
832 default n
833 depends on HAVE_SMI_HANDLER
Nico Huber9e53db42018-06-05 22:34:08 +0200834 select SPI_FLASH_SMM if SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +0000835 help
836 This option enables additional SMI related debug messages.
837
838 Note: This option will increase the size of the coreboot image.
839
840 If unsure, say N.
841
Kyösti Mälkki94464472020-06-13 13:45:42 +0300842config DEBUG_PERIODIC_SMI
843 bool "Trigger SMI periodically"
844 depends on DEBUG_SMI
845
Uwe Hermanna953f372010-11-10 00:14:32 +0000846# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
847# printk(BIOS_DEBUG, ...) calls.
848config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800849 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
850 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000851 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000852 help
853 This option enables additional malloc related debug messages.
854
855 Note: This option will increase the size of the coreboot image.
856
857 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300858
Kyösti Mälkki66277952018-12-31 15:22:34 +0200859config DEBUG_CONSOLE_INIT
860 bool "Debug console initialisation code"
861 default n
862 help
863 With this option printk()'s are attempted before console hardware
864 initialisation has been completed. Your mileage may vary.
865
866 Typically you will need to modify source in console_hw_init() such
867 that a working console appears before the one you want to debug.
868
869 If unsure, say N.
870
Uwe Hermanna953f372010-11-10 00:14:32 +0000871# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
872# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000873config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800874 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
875 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000876 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000877 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000878 help
879 This option enables additional x86emu related debug messages.
880
881 Note: This option will increase the time to emulate a ROM.
882
883 If unsure, say N.
884
Uwe Hermann01ce6012010-03-05 10:03:50 +0000885config X86EMU_DEBUG
886 bool "Output verbose x86emu debug messages"
887 default n
888 depends on PCI_OPTION_ROM_RUN_YABEL
889 help
890 This option enables additional x86emu related debug messages.
891
892 Note: This option will increase the size of the coreboot image.
893
894 If unsure, say N.
895
896config X86EMU_DEBUG_JMP
897 bool "Trace JMP/RETF"
898 default n
899 depends on X86EMU_DEBUG
900 help
901 Print information about JMP and RETF opcodes from x86emu.
902
903 Note: This option will increase the size of the coreboot image.
904
905 If unsure, say N.
906
907config X86EMU_DEBUG_TRACE
908 bool "Trace all opcodes"
909 default n
910 depends on X86EMU_DEBUG
911 help
912 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000913
Uwe Hermann01ce6012010-03-05 10:03:50 +0000914 WARNING: This will produce a LOT of output and take a long time.
915
916 Note: This option will increase the size of the coreboot image.
917
918 If unsure, say N.
919
920config X86EMU_DEBUG_PNP
921 bool "Log Plug&Play accesses"
922 default n
923 depends on X86EMU_DEBUG
924 help
925 Print Plug And Play accesses made by option ROMs.
926
927 Note: This option will increase the size of the coreboot image.
928
929 If unsure, say N.
930
931config X86EMU_DEBUG_DISK
932 bool "Log Disk I/O"
933 default n
934 depends on X86EMU_DEBUG
935 help
936 Print Disk I/O related messages.
937
938 Note: This option will increase the size of the coreboot image.
939
940 If unsure, say N.
941
942config X86EMU_DEBUG_PMM
943 bool "Log PMM"
944 default n
945 depends on X86EMU_DEBUG
946 help
947 Print messages related to POST Memory Manager (PMM).
948
949 Note: This option will increase the size of the coreboot image.
950
951 If unsure, say N.
952
953
954config X86EMU_DEBUG_VBE
955 bool "Debug VESA BIOS Extensions"
956 default n
957 depends on X86EMU_DEBUG
958 help
959 Print messages related to VESA BIOS Extension (VBE) functions.
960
961 Note: This option will increase the size of the coreboot image.
962
963 If unsure, say N.
964
965config X86EMU_DEBUG_INT10
966 bool "Redirect INT10 output to console"
967 default n
968 depends on X86EMU_DEBUG
969 help
970 Let INT10 (i.e. character output) calls print messages to debug output.
971
972 Note: This option will increase the size of the coreboot image.
973
974 If unsure, say N.
975
976config X86EMU_DEBUG_INTERRUPTS
977 bool "Log intXX calls"
978 default n
979 depends on X86EMU_DEBUG
980 help
981 Print messages related to interrupt handling.
982
983 Note: This option will increase the size of the coreboot image.
984
985 If unsure, say N.
986
987config X86EMU_DEBUG_CHECK_VMEM_ACCESS
988 bool "Log special memory accesses"
989 default n
990 depends on X86EMU_DEBUG
991 help
992 Print messages related to accesses to certain areas of the virtual
993 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
994
995 Note: This option will increase the size of the coreboot image.
996
997 If unsure, say N.
998
999config X86EMU_DEBUG_MEM
1000 bool "Log all memory accesses"
1001 default n
1002 depends on X86EMU_DEBUG
1003 help
1004 Print memory accesses made by option ROM.
1005 Note: This also includes accesses to fetch instructions.
1006
1007 Note: This option will increase the size of the coreboot image.
1008
1009 If unsure, say N.
1010
1011config X86EMU_DEBUG_IO
1012 bool "Log IO accesses"
1013 default n
1014 depends on X86EMU_DEBUG
1015 help
1016 Print I/O accesses made by option ROM.
1017
1018 Note: This option will increase the size of the coreboot image.
1019
1020 If unsure, say N.
1021
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001022config X86EMU_DEBUG_TIMINGS
1023 bool "Output timing information"
1024 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001025 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001026 help
1027 Print timing information needed by i915tool.
1028
1029 If unsure, say N.
1030
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001031config DEBUG_SPI_FLASH
1032 bool "Output verbose SPI flash debug messages"
1033 default n
1034 depends on SPI_FLASH
1035 help
1036 This option enables additional SPI flash related debug messages.
1037
Stefan Reinauer8e073822012-04-04 00:07:22 +02001038if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1039# Only visible with the right southbridge and loglevel.
1040config DEBUG_INTEL_ME
1041 bool "Verbose logging for Intel Management Engine"
1042 default n
1043 help
1044 Enable verbose logging for Intel Management Engine driver that
1045 is present on Intel 6-series chipsets.
1046endif
1047
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001048config TRACE
1049 bool "Trace function calls"
1050 default n
1051 help
1052 If enabled, every function will print information to console once
1053 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1054 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001055 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001056 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001057
1058config DEBUG_COVERAGE
1059 bool "Debug code coverage"
1060 default n
1061 depends on COVERAGE
1062 help
1063 If enabled, the code coverage hooks in coreboot will output some
1064 information about the coverage data that is dumped.
1065
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001066config DEBUG_BOOT_STATE
1067 bool "Debug boot state machine"
1068 default n
1069 help
1070 Control debugging of the boot state machine. When selected displays
1071 the state boundaries in ramstage.
1072
Nico Hubere84e6252016-10-05 17:43:56 +02001073config DEBUG_ADA_CODE
1074 bool "Compile debug code in Ada sources"
1075 default n
1076 help
1077 Add the compiler switch `-gnata` to compile code guarded by
1078 `pragma Debug`.
1079
Simon Glass46255f72018-07-12 15:26:07 -06001080config HAVE_EM100_SUPPORT
1081 bool "Platform can support the Dediprog EM100 SPI emulator"
1082 help
1083 This is enabled by platforms which can support using the EM100.
1084
1085config EM100
1086 bool "Configure image for EM100 usage"
1087 depends on HAVE_EM100_SUPPORT
1088 help
1089 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1090 over USB. However it only supports a maximum SPI clock of 20MHz and
1091 single data output. Enable this option to use a 20MHz SPI clock and
1092 disable "Dual Output Fast Read" Support.
1093
1094 On AMD platforms this changes the SPI speed at run-time if the
1095 mainboard code supports this. On supported Intel platforms this works
1096 by changing the settings in the descriptor.bin file.
1097
Uwe Hermann168b11b2009-10-07 16:15:40 +00001098endmenu
1099
Martin Roth8e4aafb2016-12-15 15:25:15 -07001100
1101###############################################################################
1102# Set variables with no prompt - these can be set anywhere, and putting at
1103# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001104
1105source "src/lib/Kconfig"
1106
Myles Watson2e672732009-11-12 16:38:03 +00001107config WARNINGS_ARE_ERRORS
1108 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001109 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001110
Peter Stuge51eafde2010-10-13 06:23:02 +00001111# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1112# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1113# mutually exclusive. One of these options must be selected in the
1114# mainboard Kconfig if the chipset supports enabling and disabling of
1115# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1116# in mainboard/Kconfig to know if the button should be enabled or not.
1117
1118config POWER_BUTTON_DEFAULT_ENABLE
1119 def_bool n
1120 help
1121 Select when the board has a power button which can optionally be
1122 disabled by the user.
1123
1124config POWER_BUTTON_DEFAULT_DISABLE
1125 def_bool n
1126 help
1127 Select when the board has a power button which can optionally be
1128 enabled by the user, e.g. when the board ships with a jumper over
1129 the power switch contacts.
1130
1131config POWER_BUTTON_FORCE_ENABLE
1132 def_bool n
1133 help
1134 Select when the board requires that the power button is always
1135 enabled.
1136
1137config POWER_BUTTON_FORCE_DISABLE
1138 def_bool n
1139 help
1140 Select when the board requires that the power button is always
1141 disabled, e.g. when it has been hardwired to ground.
1142
1143config POWER_BUTTON_IS_OPTIONAL
1144 bool
1145 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1146 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1147 help
1148 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001149
1150config REG_SCRIPT
1151 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001152 default n
1153 help
1154 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001155
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001156config MAX_REBOOT_CNT
1157 int
1158 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001159 help
1160 Internal option that sets the maximum number of bootblock executions allowed
1161 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001162 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001163
Martin Roth8e4aafb2016-12-15 15:25:15 -07001164config UNCOMPRESSED_RAMSTAGE
1165 bool
1166
1167config NO_XIP_EARLY_STAGES
1168 bool
1169 default n if ARCH_X86
1170 default y
1171 help
1172 Identify if early stages are eXecute-In-Place(XIP).
1173
Martin Roth8e4aafb2016-12-15 15:25:15 -07001174config EARLY_CBMEM_LIST
1175 bool
1176 default n
1177 help
1178 Enable display of CBMEM during romstage and postcar.
1179
1180config RELOCATABLE_MODULES
1181 bool
1182 help
1183 If RELOCATABLE_MODULES is selected then support is enabled for
1184 building relocatable modules in the RAM stage. Those modules can be
1185 loaded anywhere and all the relocations are handled automatically.
1186
Martin Roth8e4aafb2016-12-15 15:25:15 -07001187config GENERIC_GPIO_LIB
1188 bool
1189 help
1190 If enabled, compile the generic GPIO library. A "generic" GPIO
1191 implies configurability usually found on SoCs, particularly the
1192 ability to control internal pull resistors.
1193
Martin Roth8e4aafb2016-12-15 15:25:15 -07001194config BOOTBLOCK_CUSTOM
1195 # To be selected by arch, SoC or mainboard if it does not want use the normal
1196 # src/lib/bootblock.c#main() C entry point.
1197 bool
1198
Furquan Shaikh46514c22020-06-11 11:59:07 -07001199config MEMLAYOUT_LD_FILE
1200 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001201 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001202 help
1203 This variable allows SoC/mainboard to supply in a custom linker file
1204 if required. This determines the linker file used for all the stages
1205 (bootblock, romstage, verstage, ramstage, postcar) in
1206 src/arch/${ARCH}/Makefile.inc.
1207
Martin Roth75e5cb72016-12-15 15:05:37 -07001208###############################################################################
1209# Set default values for symbols created before mainboards. This allows the
1210# option to be displayed in the general menu, but the default to be loaded in
1211# the mainboard if desired.
1212config COMPRESS_RAMSTAGE
1213 default y if !UNCOMPRESSED_RAMSTAGE
1214
1215config COMPRESS_PRERAM_STAGES
1216 depends on !ARCH_X86
1217 default y
1218
1219config INCLUDE_CONFIG_FILE
1220 default y
1221
Martin Roth75e5cb72016-12-15 15:05:37 -07001222config BOOTSPLASH_FILE
1223 depends on BOOTSPLASH_IMAGE
1224 default "bootsplash.jpg"
1225
1226config CBFS_SIZE
1227 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301228
1229config HAVE_BOOTBLOCK
1230 bool
1231 default y
1232
1233config HAVE_VERSTAGE
1234 bool
1235 depends on VBOOT_SEPARATE_VERSTAGE
1236 default y
1237
1238config HAVE_ROMSTAGE
1239 bool
1240 default y
1241
Subrata Banikb5962a92019-06-08 12:29:02 +05301242config HAVE_RAMSTAGE
1243 bool
1244 default n if RAMPAYLOAD
1245 default y