blob: 170bc49e39bcd3f71a51ecf2b0d4369a6dcddec3 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010035 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080036 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070037 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010038 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010039 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040040 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010041 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010042 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020043 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060044 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010045 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080046 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010047 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060048 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080049 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020050 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010051 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070052 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010053 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060055 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060056 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060057 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010058 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070059 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010060 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080061 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010062 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010063 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010064 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070065 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010066 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010067 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070068 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020069 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050070 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060071 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050072 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Felix Heldcc975c52021-01-23 00:18:08 +010073 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010074 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060075 select USE_DDR4
76 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053077 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
78 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
79 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070080 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010081 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053082 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010083 help
84 AMD Cezanne support
85
86if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010087
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080088config CHIPSET_DEVICETREE
89 string
90 default "soc/amd/cezanne/chipset.cb"
91
Felix Held44e4bf22021-08-27 23:32:56 +020092config FSP_M_FILE
93 string "FSP-M (memory init) binary path and filename"
94 depends on ADD_FSP_BINARIES
95 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
96 help
97 The path and filename of the FSP-M binary for this platform.
98
99config FSP_S_FILE
100 string "FSP-S (silicon init) binary path and filename"
101 depends on ADD_FSP_BINARIES
102 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
103 help
104 The path and filename of the FSP-S binary for this platform.
105
Felix Helddc2d3562020-12-02 14:38:53 +0100106config EARLY_RESERVED_DRAM_BASE
107 hex
108 default 0x2000000
109 help
110 This variable defines the base address of the DRAM which is reserved
111 for usage by coreboot in early stages (i.e. before ramstage is up).
112 This memory gets reserved in BIOS tables to ensure that the OS does
113 not use it, thus preventing corruption of OS memory in case of S3
114 resume.
115
116config EARLYRAM_BSP_STACK_SIZE
117 hex
118 default 0x1000
119
120config PSP_APOB_DRAM_ADDRESS
121 hex
122 default 0x2001000
123 help
124 Location in DRAM where the PSP will copy the AGESA PSP Output
125 Block.
126
Fred Reitberger475e2822022-07-14 11:06:30 -0400127config PSP_APOB_DRAM_SIZE
128 hex
129 default 0x10000
130
Kangheui Won66c5f252021-04-20 17:30:29 +1000131config PSP_SHAREDMEM_BASE
132 hex
133 default 0x2011000 if VBOOT
134 default 0x0
135 help
136 This variable defines the base address in DRAM memory where PSP copies
137 the vboot workbuf. This is used in the linker script to have a static
138 allocation for the buffer as well as for adding relevant entries in
139 the BIOS directory table for the PSP.
140
141config PSP_SHAREDMEM_SIZE
142 hex
143 default 0x8000 if VBOOT
144 default 0x0
145 help
146 Sets the maximum size for the PSP to pass the vboot workbuf and
147 any logs or timestamps back to coreboot. This will be copied
148 into main memory by the PSP and will be available when the x86 is
149 started. The workbuf's base depends on the address of the reset
150 vector.
151
Raul E Rangel86302a82022-01-18 15:29:54 -0700152config PRE_X86_CBMEM_CONSOLE_SIZE
153 hex
154 default 0x1600
155 help
156 Size of the CBMEM console used in PSP verstage.
157
Felix Helddc2d3562020-12-02 14:38:53 +0100158config PRERAM_CBMEM_CONSOLE_SIZE
159 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700160 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100161 help
162 Increase this value if preram cbmem console is getting truncated
163
Kangheui Won4020aa72021-05-20 09:56:39 +1000164config CBFS_MCACHE_SIZE
165 hex
166 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
167
Felix Helddc2d3562020-12-02 14:38:53 +0100168config C_ENV_BOOTBLOCK_SIZE
169 hex
170 default 0x10000
171 help
172 Sets the size of the bootblock stage that should be loaded in DRAM.
173 This variable controls the DRAM allocation size in linker script
174 for bootblock stage.
175
Felix Helddc2d3562020-12-02 14:38:53 +0100176config ROMSTAGE_ADDR
177 hex
178 default 0x2040000
179 help
180 Sets the address in DRAM where romstage should be loaded.
181
182config ROMSTAGE_SIZE
183 hex
184 default 0x80000
185 help
186 Sets the size of DRAM allocation for romstage in linker script.
187
188config FSP_M_ADDR
189 hex
190 default 0x20C0000
191 help
192 Sets the address in DRAM where FSP-M should be loaded. cbfstool
193 performs relocation of FSP-M to this address.
194
195config FSP_M_SIZE
196 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600197 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100198 help
199 Sets the size of DRAM allocation for FSP-M in linker script.
200
Felix Held8d0a6092021-01-14 01:40:50 +0100201config FSP_TEMP_RAM_SIZE
202 hex
203 default 0x40000
204 help
205 The amount of coreboot-allocated heap and stack usage by the FSP.
206
Raul E Rangel72616b32021-02-05 16:48:42 -0700207config VERSTAGE_ADDR
208 hex
209 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600210 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700211 help
212 Sets the address in DRAM where verstage should be loaded if running
213 as a separate stage on x86.
214
215config VERSTAGE_SIZE
216 hex
217 depends on VBOOT_SEPARATE_VERSTAGE
218 default 0x80000
219 help
220 Sets the size of DRAM allocation for verstage in linker script if
221 running as a separate stage on x86.
222
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600223config ASYNC_FILE_LOADING
224 bool "Loads files from SPI asynchronously"
225 select COOP_MULTITASKING
226 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600227 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600228 help
229 When enabled, the platform will use the LPC SPI DMA controller to
230 asynchronously load contents from the SPI ROM. This will improve
231 boot time because the CPUs can be performing useful work while the
232 SPI contents are being preloaded.
233
Raul E Rangeldcd81142021-11-02 11:51:48 -0600234config CBFS_CACHE_SIZE
235 hex
236 default 0x40000 if CBFS_PRELOAD
237
Raul E Rangel72616b32021-02-05 16:48:42 -0700238config RO_REGION_ONLY
239 string
240 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
241 default "apu/amdfw"
242
Shelley Chen4e9bb332021-10-20 15:43:45 -0700243config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100244 default 0xF8000000
245
Shelley Chen4e9bb332021-10-20 15:43:45 -0700246config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100247 default 64
248
Felix Held88615622021-01-19 23:51:45 +0100249config MAX_CPUS
250 int
251 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200252 help
253 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100254
Felix Held30abfe52023-02-14 22:39:29 +0100255config VGA_BIOS_ID
256 string
257 default "1002,1638"
258 help
259 The default VGA BIOS PCI vendor/device ID should be set to the
260 result of the map_oprom_vendev() function in grapthics.c.
261
262config VGA_BIOS_FILE
263 string
264 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
265
Felix Held8a3d4d52021-01-13 03:06:21 +0100266config CONSOLE_UART_BASE_ADDRESS
267 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
268 hex
269 default 0xfedc9000 if UART_FOR_CONSOLE = 0
270 default 0xfedca000 if UART_FOR_CONSOLE = 1
271
Felix Heldee2a3652021-02-09 23:43:17 +0100272config SMM_TSEG_SIZE
273 hex
Felix Helde22eef72021-02-10 22:22:07 +0100274 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100275 default 0x0
276
277config SMM_RESERVED_SIZE
278 hex
279 default 0x180000
280
281config SMM_MODULE_STACK_SIZE
282 hex
283 default 0x800
284
Felix Held90b07012021-04-15 20:23:56 +0200285config ACPI_BERT
286 bool "Build ACPI BERT Table"
287 default y
288 depends on HAVE_ACPI_TABLES
289 help
290 Report Machine Check errors identified in POST to the OS in an
291 ACPI Boot Error Record Table.
292
293config ACPI_BERT_SIZE
294 hex
295 default 0x4000 if ACPI_BERT
296 default 0x0
297 help
298 Specify the amount of DRAM reserved for gathering the data used to
299 generate the ACPI table.
300
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800301config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
302 int
303 default 150
304
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600305config DISABLE_SPI_FLASH_ROM_SHARING
306 def_bool n
307 help
308 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
309 which indicates a board level ROM transaction request. This
310 removes arbitration with board and assumes the chipset controls
311 the SPI flash bus entirely.
312
Felix Held27b295b2021-03-25 01:20:41 +0100313config DISABLE_KEYBOARD_RESET_PIN
314 bool
315 help
316 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
317 signal. When this pin is used as GPIO and the keyboard reset
318 functionality isn't disabled, configuring it as an output and driving
319 it as 0 will cause a reset.
320
Zheng Baof51738d2021-01-20 16:43:52 +0800321menu "PSP Configuration Options"
322
323config AMD_FWM_POSITION_INDEX
324 int "Firmware Directory Table location (0 to 5)"
325 range 0 5
326 default 0 if BOARD_ROMSIZE_KB_512
327 default 1 if BOARD_ROMSIZE_KB_1024
328 default 2 if BOARD_ROMSIZE_KB_2048
329 default 3 if BOARD_ROMSIZE_KB_4096
330 default 4 if BOARD_ROMSIZE_KB_8192
331 default 5 if BOARD_ROMSIZE_KB_16384
332 help
333 Typically this is calculated by the ROM size, but there may
334 be situations where you want to put the firmware directory
335 table in a different location.
336 0: 512 KB - 0xFFFA0000
337 1: 1 MB - 0xFFF20000
338 2: 2 MB - 0xFFE20000
339 3: 4 MB - 0xFFC20000
340 4: 8 MB - 0xFF820000
341 5: 16 MB - 0xFF020000
342
343comment "AMD Firmware Directory Table set to location for 512KB ROM"
344 depends on AMD_FWM_POSITION_INDEX = 0
345comment "AMD Firmware Directory Table set to location for 1MB ROM"
346 depends on AMD_FWM_POSITION_INDEX = 1
347comment "AMD Firmware Directory Table set to location for 2MB ROM"
348 depends on AMD_FWM_POSITION_INDEX = 2
349comment "AMD Firmware Directory Table set to location for 4MB ROM"
350 depends on AMD_FWM_POSITION_INDEX = 3
351comment "AMD Firmware Directory Table set to location for 8MB ROM"
352 depends on AMD_FWM_POSITION_INDEX = 4
353comment "AMD Firmware Directory Table set to location for 16MB ROM"
354 depends on AMD_FWM_POSITION_INDEX = 5
355
356config AMDFW_CONFIG_FILE
357 string
358 default "src/soc/amd/cezanne/fw.cfg"
359
Rob Barnese09b6812021-04-15 17:21:19 -0600360config PSP_DISABLE_POSTCODES
361 bool "Disable PSP post codes"
362 help
363 Disables the output of port80 post codes from PSP.
364
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600365config PSP_POSTCODES_ON_ESPI
366 bool "Use eSPI bus for PSP post codes"
367 depends on !PSP_DISABLE_POSTCODES
368 default y
369 help
370 Select to send PSP port80 post codes on eSPI bus.
371 If not selected, PSP port80 codes will be sent on LPC bus.
372
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700373config PSP_INIT_ESPI
374 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600375 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700376 Select to initialize the eSPI controller in the PSP Stage 2 Boot
377 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600378
Zheng Baof51738d2021-01-20 16:43:52 +0800379config PSP_LOAD_MP2_FW
380 bool
381 default n
382 help
383 Include the MP2 firmwares and configuration into the PSP build.
384
385 If unsure, answer 'n'
386
Zheng Baof51738d2021-01-20 16:43:52 +0800387config PSP_UNLOCK_SECURE_DEBUG
388 bool "Unlock secure debug"
389 default y
390 help
391 Select this item to enable secure debug options in PSP.
392
Raul E Rangel97b8b172021-02-24 16:59:32 -0700393config HAVE_PSP_WHITELIST_FILE
394 bool "Include a debug whitelist file in PSP build"
395 default n
396 help
397 Support secured unlock prior to reset using a whitelisted
398 serial number. This feature requires a signed whitelist image
399 and bootloader from AMD.
400
401 If unsure, answer 'n'
402
403config PSP_WHITELIST_FILE
404 string "Debug whitelist file path"
405 depends on HAVE_PSP_WHITELIST_FILE
406 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
407
Zheng Baoc5b912f72022-02-11 11:53:32 +0800408config HAVE_SPL_FILE
409 bool "Have a mainboard specific SPL table file"
410 default n
411 help
412 Have a mainboard specific SPL table file, which is created by AMD
413 and put to 3rdparty/blobs.
414
415 If unsure, answer 'n'
416
417config SPL_TABLE_FILE
418 string "SPL table file"
419 depends on HAVE_SPL_FILE
420 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
421
Martin Rothfdad5ad2021-04-16 11:36:01 -0600422config PSP_SOFTFUSE_BITS
423 string "PSP Soft Fuse bits to enable"
424 default "28 6"
425 help
426 Space separated list of Soft Fuse bits to enable.
427 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
428 Bit 7: Disable PSP postcodes on Renoir and newer chips only
429 (Set by PSP_DISABLE_PORT80)
430 Bit 15: PSP post code destination: 0=LPC 1=eSPI
431 (Set by PSP_INITIALIZE_ESPI)
432 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
433
434 See #55758 (NDA) for additional bit definitions.
435
Kangheui Won66c5f252021-04-20 17:30:29 +1000436config PSP_VERSTAGE_FILE
437 string "Specify the PSP_verstage file path"
438 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600439 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000440 help
441 Add psp_verstage file to the build & PSP Directory Table
442
443config PSP_VERSTAGE_SIGNING_TOKEN
444 string "Specify the PSP_verstage Signature Token file path"
445 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
446 default ""
447 help
448 Add psp_verstage signature token to the build & PSP Directory Table
449
Zheng Baof51738d2021-01-20 16:43:52 +0800450endmenu
451
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600452config VBOOT
453 select VBOOT_VBNV_CMOS
454 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
455
Kangheui Won66c5f252021-04-20 17:30:29 +1000456config VBOOT_STARTS_BEFORE_BOOTBLOCK
457 def_bool n
458 depends on VBOOT
459 select ARCH_VERSTAGE_ARMV7
460 help
461 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600462 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000463
464config VBOOT_HASH_BLOCK_SIZE
465 hex
466 default 0x9000
467 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
468 help
469 Because the bulk of the time in psp_verstage to hash the RO cbfs is
470 spent in the overhead of doing svc calls, increasing the hash block
471 size significantly cuts the verstage hashing time as seen below.
472
473 4k takes 180ms
474 16k takes 44ms
475 32k takes 33.7ms
476 36k takes 32.5ms
477 There's actually still room for an even bigger stack, but we've
478 reached a point of diminishing returns.
479
480config CMOS_RECOVERY_BYTE
481 hex
482 default 0x51
483 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
484 help
485 If the workbuf is not passed from the PSP to coreboot, set the
486 recovery flag and reboot. The PSP will read this byte, mark the
487 recovery request in VBNV, and reset the system into recovery mode.
488
489 This is the byte before the default first byte used by VBNV
490 (0x26 + 0x0E - 1)
491
Matt DeVillierf9fea862022-10-04 16:41:28 -0500492if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000493
494config RWA_REGION_ONLY
495 string
496 default "apu/amdfw_a"
497 help
498 Add a space-delimited list of filenames that should only be in the
499 RW-A section.
500
Matt DeVillierf9fea862022-10-04 16:41:28 -0500501endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
502
503if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
504
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000505config RWB_REGION_ONLY
506 string
507 default "apu/amdfw_b"
508 help
509 Add a space-delimited list of filenames that should only be in the
510 RW-B section.
511
512endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
513
Felix Helddc2d3562020-12-02 14:38:53 +0100514endif # SOC_AMD_CEZANNE