blob: 546ea20085d0437bfc1111086e6e20faedf985c2 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
20 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070021 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
22 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070023 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010032 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060033 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060034 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050038 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020042 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080043 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070044 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010045 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010046 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010047 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010048 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020049 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060050 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010051 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080052 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010053 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060054 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080055 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020056 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010057 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070058 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010059 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060060 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060061 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060062 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060063 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010064 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010065 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080066 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010067 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010068 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070069 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010070 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010071 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070072 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020073 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050074 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060075 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010076 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010077 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053078 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
79 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
80 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070081 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010082 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053083 select X86_INIT_NEED_1_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010084
Angel Pons6f5a6582021-06-22 15:18:07 +020085config ARCH_ALL_STAGES_X86
86 default n
87
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080088config CHIPSET_DEVICETREE
89 string
90 default "soc/amd/cezanne/chipset.cb"
91
Felix Held44e4bf22021-08-27 23:32:56 +020092config FSP_M_FILE
93 string "FSP-M (memory init) binary path and filename"
94 depends on ADD_FSP_BINARIES
95 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
96 help
97 The path and filename of the FSP-M binary for this platform.
98
99config FSP_S_FILE
100 string "FSP-S (silicon init) binary path and filename"
101 depends on ADD_FSP_BINARIES
102 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
103 help
104 The path and filename of the FSP-S binary for this platform.
105
Felix Helddc2d3562020-12-02 14:38:53 +0100106config EARLY_RESERVED_DRAM_BASE
107 hex
108 default 0x2000000
109 help
110 This variable defines the base address of the DRAM which is reserved
111 for usage by coreboot in early stages (i.e. before ramstage is up).
112 This memory gets reserved in BIOS tables to ensure that the OS does
113 not use it, thus preventing corruption of OS memory in case of S3
114 resume.
115
116config EARLYRAM_BSP_STACK_SIZE
117 hex
118 default 0x1000
119
120config PSP_APOB_DRAM_ADDRESS
121 hex
122 default 0x2001000
123 help
124 Location in DRAM where the PSP will copy the AGESA PSP Output
125 Block.
126
Fred Reitberger475e2822022-07-14 11:06:30 -0400127config PSP_APOB_DRAM_SIZE
128 hex
129 default 0x10000
130
Kangheui Won66c5f252021-04-20 17:30:29 +1000131config PSP_SHAREDMEM_BASE
132 hex
133 default 0x2011000 if VBOOT
134 default 0x0
135 help
136 This variable defines the base address in DRAM memory where PSP copies
137 the vboot workbuf. This is used in the linker script to have a static
138 allocation for the buffer as well as for adding relevant entries in
139 the BIOS directory table for the PSP.
140
141config PSP_SHAREDMEM_SIZE
142 hex
143 default 0x8000 if VBOOT
144 default 0x0
145 help
146 Sets the maximum size for the PSP to pass the vboot workbuf and
147 any logs or timestamps back to coreboot. This will be copied
148 into main memory by the PSP and will be available when the x86 is
149 started. The workbuf's base depends on the address of the reset
150 vector.
151
Raul E Rangel86302a82022-01-18 15:29:54 -0700152config PRE_X86_CBMEM_CONSOLE_SIZE
153 hex
154 default 0x1600
155 help
156 Size of the CBMEM console used in PSP verstage.
157
Felix Helddc2d3562020-12-02 14:38:53 +0100158config PRERAM_CBMEM_CONSOLE_SIZE
159 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700160 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100161 help
162 Increase this value if preram cbmem console is getting truncated
163
Kangheui Won4020aa72021-05-20 09:56:39 +1000164config CBFS_MCACHE_SIZE
165 hex
166 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
167
Felix Helddc2d3562020-12-02 14:38:53 +0100168config C_ENV_BOOTBLOCK_SIZE
169 hex
170 default 0x10000
171 help
172 Sets the size of the bootblock stage that should be loaded in DRAM.
173 This variable controls the DRAM allocation size in linker script
174 for bootblock stage.
175
Felix Helddc2d3562020-12-02 14:38:53 +0100176config ROMSTAGE_ADDR
177 hex
178 default 0x2040000
179 help
180 Sets the address in DRAM where romstage should be loaded.
181
182config ROMSTAGE_SIZE
183 hex
184 default 0x80000
185 help
186 Sets the size of DRAM allocation for romstage in linker script.
187
188config FSP_M_ADDR
189 hex
190 default 0x20C0000
191 help
192 Sets the address in DRAM where FSP-M should be loaded. cbfstool
193 performs relocation of FSP-M to this address.
194
195config FSP_M_SIZE
196 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600197 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100198 help
199 Sets the size of DRAM allocation for FSP-M in linker script.
200
Felix Held8d0a6092021-01-14 01:40:50 +0100201config FSP_TEMP_RAM_SIZE
202 hex
203 default 0x40000
204 help
205 The amount of coreboot-allocated heap and stack usage by the FSP.
206
Raul E Rangel72616b32021-02-05 16:48:42 -0700207config VERSTAGE_ADDR
208 hex
209 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600210 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700211 help
212 Sets the address in DRAM where verstage should be loaded if running
213 as a separate stage on x86.
214
215config VERSTAGE_SIZE
216 hex
217 depends on VBOOT_SEPARATE_VERSTAGE
218 default 0x80000
219 help
220 Sets the size of DRAM allocation for verstage in linker script if
221 running as a separate stage on x86.
222
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600223config ASYNC_FILE_LOADING
224 bool "Loads files from SPI asynchronously"
225 select COOP_MULTITASKING
226 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600227 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600228 help
229 When enabled, the platform will use the LPC SPI DMA controller to
230 asynchronously load contents from the SPI ROM. This will improve
231 boot time because the CPUs can be performing useful work while the
232 SPI contents are being preloaded.
233
Raul E Rangeldcd81142021-11-02 11:51:48 -0600234config CBFS_CACHE_SIZE
235 hex
236 default 0x40000 if CBFS_PRELOAD
237
Raul E Rangel72616b32021-02-05 16:48:42 -0700238config RO_REGION_ONLY
239 string
240 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
241 default "apu/amdfw"
242
Shelley Chen4e9bb332021-10-20 15:43:45 -0700243config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100244 default 0xF8000000
245
Shelley Chen4e9bb332021-10-20 15:43:45 -0700246config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100247 default 64
248
Felix Held88615622021-01-19 23:51:45 +0100249config MAX_CPUS
250 int
251 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200252 help
253 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100254
Felix Held8a3d4d52021-01-13 03:06:21 +0100255config CONSOLE_UART_BASE_ADDRESS
256 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
257 hex
258 default 0xfedc9000 if UART_FOR_CONSOLE = 0
259 default 0xfedca000 if UART_FOR_CONSOLE = 1
260
Felix Heldee2a3652021-02-09 23:43:17 +0100261config SMM_TSEG_SIZE
262 hex
Felix Helde22eef72021-02-10 22:22:07 +0100263 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100264 default 0x0
265
266config SMM_RESERVED_SIZE
267 hex
268 default 0x180000
269
270config SMM_MODULE_STACK_SIZE
271 hex
272 default 0x800
273
Felix Held90b07012021-04-15 20:23:56 +0200274config ACPI_BERT
275 bool "Build ACPI BERT Table"
276 default y
277 depends on HAVE_ACPI_TABLES
278 help
279 Report Machine Check errors identified in POST to the OS in an
280 ACPI Boot Error Record Table.
281
282config ACPI_BERT_SIZE
283 hex
284 default 0x4000 if ACPI_BERT
285 default 0x0
286 help
287 Specify the amount of DRAM reserved for gathering the data used to
288 generate the ACPI table.
289
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800290config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
291 int
292 default 150
293
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600294config DISABLE_SPI_FLASH_ROM_SHARING
295 def_bool n
296 help
297 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
298 which indicates a board level ROM transaction request. This
299 removes arbitration with board and assumes the chipset controls
300 the SPI flash bus entirely.
301
Felix Held27b295b2021-03-25 01:20:41 +0100302config DISABLE_KEYBOARD_RESET_PIN
303 bool
304 help
305 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
306 signal. When this pin is used as GPIO and the keyboard reset
307 functionality isn't disabled, configuring it as an output and driving
308 it as 0 will cause a reset.
309
Jason Glenesk79542fa2021-03-10 03:50:57 -0800310config ACPI_SSDT_PSD_INDEPENDENT
311 bool "Allow core p-state independent transitions"
312 default y
313 help
314 AMD recommends the ACPI _PSD object to be configured to cause
315 cores to transition between p-states independently. A vendor may
316 choose to generate _PSD object to allow cores to transition together.
317
Zheng Baof51738d2021-01-20 16:43:52 +0800318menu "PSP Configuration Options"
319
320config AMD_FWM_POSITION_INDEX
321 int "Firmware Directory Table location (0 to 5)"
322 range 0 5
323 default 0 if BOARD_ROMSIZE_KB_512
324 default 1 if BOARD_ROMSIZE_KB_1024
325 default 2 if BOARD_ROMSIZE_KB_2048
326 default 3 if BOARD_ROMSIZE_KB_4096
327 default 4 if BOARD_ROMSIZE_KB_8192
328 default 5 if BOARD_ROMSIZE_KB_16384
329 help
330 Typically this is calculated by the ROM size, but there may
331 be situations where you want to put the firmware directory
332 table in a different location.
333 0: 512 KB - 0xFFFA0000
334 1: 1 MB - 0xFFF20000
335 2: 2 MB - 0xFFE20000
336 3: 4 MB - 0xFFC20000
337 4: 8 MB - 0xFF820000
338 5: 16 MB - 0xFF020000
339
340comment "AMD Firmware Directory Table set to location for 512KB ROM"
341 depends on AMD_FWM_POSITION_INDEX = 0
342comment "AMD Firmware Directory Table set to location for 1MB ROM"
343 depends on AMD_FWM_POSITION_INDEX = 1
344comment "AMD Firmware Directory Table set to location for 2MB ROM"
345 depends on AMD_FWM_POSITION_INDEX = 2
346comment "AMD Firmware Directory Table set to location for 4MB ROM"
347 depends on AMD_FWM_POSITION_INDEX = 3
348comment "AMD Firmware Directory Table set to location for 8MB ROM"
349 depends on AMD_FWM_POSITION_INDEX = 4
350comment "AMD Firmware Directory Table set to location for 16MB ROM"
351 depends on AMD_FWM_POSITION_INDEX = 5
352
353config AMDFW_CONFIG_FILE
354 string
355 default "src/soc/amd/cezanne/fw.cfg"
356
Rob Barnese09b6812021-04-15 17:21:19 -0600357config PSP_DISABLE_POSTCODES
358 bool "Disable PSP post codes"
359 help
360 Disables the output of port80 post codes from PSP.
361
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600362config PSP_POSTCODES_ON_ESPI
363 bool "Use eSPI bus for PSP post codes"
364 depends on !PSP_DISABLE_POSTCODES
365 default y
366 help
367 Select to send PSP port80 post codes on eSPI bus.
368 If not selected, PSP port80 codes will be sent on LPC bus.
369
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700370config PSP_INIT_ESPI
371 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600372 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700373 Select to initialize the eSPI controller in the PSP Stage 2 Boot
374 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600375
Zheng Baof51738d2021-01-20 16:43:52 +0800376config PSP_LOAD_MP2_FW
377 bool
378 default n
379 help
380 Include the MP2 firmwares and configuration into the PSP build.
381
382 If unsure, answer 'n'
383
Zheng Baof51738d2021-01-20 16:43:52 +0800384config PSP_UNLOCK_SECURE_DEBUG
385 bool "Unlock secure debug"
386 default y
387 help
388 Select this item to enable secure debug options in PSP.
389
Raul E Rangel97b8b172021-02-24 16:59:32 -0700390config HAVE_PSP_WHITELIST_FILE
391 bool "Include a debug whitelist file in PSP build"
392 default n
393 help
394 Support secured unlock prior to reset using a whitelisted
395 serial number. This feature requires a signed whitelist image
396 and bootloader from AMD.
397
398 If unsure, answer 'n'
399
400config PSP_WHITELIST_FILE
401 string "Debug whitelist file path"
402 depends on HAVE_PSP_WHITELIST_FILE
403 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
404
Zheng Baoc5b912f72022-02-11 11:53:32 +0800405config HAVE_SPL_FILE
406 bool "Have a mainboard specific SPL table file"
407 default n
408 help
409 Have a mainboard specific SPL table file, which is created by AMD
410 and put to 3rdparty/blobs.
411
412 If unsure, answer 'n'
413
414config SPL_TABLE_FILE
415 string "SPL table file"
416 depends on HAVE_SPL_FILE
417 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
418
Martin Rothfdad5ad2021-04-16 11:36:01 -0600419config PSP_SOFTFUSE_BITS
420 string "PSP Soft Fuse bits to enable"
421 default "28 6"
422 help
423 Space separated list of Soft Fuse bits to enable.
424 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
425 Bit 7: Disable PSP postcodes on Renoir and newer chips only
426 (Set by PSP_DISABLE_PORT80)
427 Bit 15: PSP post code destination: 0=LPC 1=eSPI
428 (Set by PSP_INITIALIZE_ESPI)
429 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
430
431 See #55758 (NDA) for additional bit definitions.
432
Kangheui Won66c5f252021-04-20 17:30:29 +1000433config PSP_VERSTAGE_FILE
434 string "Specify the PSP_verstage file path"
435 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600436 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000437 help
438 Add psp_verstage file to the build & PSP Directory Table
439
440config PSP_VERSTAGE_SIGNING_TOKEN
441 string "Specify the PSP_verstage Signature Token file path"
442 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
443 default ""
444 help
445 Add psp_verstage signature token to the build & PSP Directory Table
446
Zheng Baof51738d2021-01-20 16:43:52 +0800447endmenu
448
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600449config VBOOT
450 select VBOOT_VBNV_CMOS
451 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
452
Kangheui Won66c5f252021-04-20 17:30:29 +1000453config VBOOT_STARTS_BEFORE_BOOTBLOCK
454 def_bool n
455 depends on VBOOT
456 select ARCH_VERSTAGE_ARMV7
457 help
458 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600459 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000460
461config VBOOT_HASH_BLOCK_SIZE
462 hex
463 default 0x9000
464 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
465 help
466 Because the bulk of the time in psp_verstage to hash the RO cbfs is
467 spent in the overhead of doing svc calls, increasing the hash block
468 size significantly cuts the verstage hashing time as seen below.
469
470 4k takes 180ms
471 16k takes 44ms
472 32k takes 33.7ms
473 36k takes 32.5ms
474 There's actually still room for an even bigger stack, but we've
475 reached a point of diminishing returns.
476
477config CMOS_RECOVERY_BYTE
478 hex
479 default 0x51
480 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
481 help
482 If the workbuf is not passed from the PSP to coreboot, set the
483 recovery flag and reboot. The PSP will read this byte, mark the
484 recovery request in VBNV, and reset the system into recovery mode.
485
486 This is the byte before the default first byte used by VBNV
487 (0x26 + 0x0E - 1)
488
Matt DeVillierf9fea862022-10-04 16:41:28 -0500489if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000490
491config RWA_REGION_ONLY
492 string
493 default "apu/amdfw_a"
494 help
495 Add a space-delimited list of filenames that should only be in the
496 RW-A section.
497
Matt DeVillierf9fea862022-10-04 16:41:28 -0500498endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
499
500if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
501
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000502config RWB_REGION_ONLY
503 string
504 default "apu/amdfw_b"
505 help
506 Add a space-delimited list of filenames that should only be in the
507 RW-B section.
508
509endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
510
Felix Helddc2d3562020-12-02 14:38:53 +0100511endif # SOC_AMD_CEZANNE