blob: 7c325c292b12491d592739b4639e28d2e67b54d3 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Patrick Georgi0588d192009-08-12 15:00:51 +000019##
20
Uwe Hermannad8c95f2012-04-12 22:00:03 +020021mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Uwe Hermannc04be932009-10-05 13:55:28 +000023menu "General setup"
24
Uwe Hermanna29ad5c2009-10-18 18:35:50 +000025config EXPERT
26 bool "Expert mode"
27 help
28 This allows you to select certain advanced configuration options.
29
30 Warning: Only enable this option if you really know what you are
31 doing! You have been warned!
32
Uwe Hermannc04be932009-10-05 13:55:28 +000033config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000034 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000035 help
36 Append an extra string to the end of the coreboot version.
37
Uwe Hermann168b11b2009-10-07 16:15:40 +000038 This can be useful if, for instance, you want to append the
39 respective board's hostname or some other identifying string to
40 the coreboot version number, so that you can easily distinguish
41 boot logs of different boards from each other.
42
Patrick Georgi4b8a2412010-02-09 19:35:16 +000043config CBFS_PREFIX
44 string "CBFS prefix to use"
45 default "fallback"
46 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Vadim Bendeburyadcb0952014-05-01 12:23:09 -070050config COMMON_CBFS_SPI_WRAPPER
51 bool
52 default n
53 depends on SPI_FLASH
54 depends on !ARCH_X86
55 help
56 Use common wrapper to interface CBFS to SPI bootrom.
57
Patrick Georgi23d89cc2010-03-16 01:17:19 +000058choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000060 default COMPILER_GCC
61 help
62 This option allows you to select the compiler used for building
63 coreboot.
64
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
73 bool "LLVM/clang"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
75 Use LLVM/clang to build coreboot.
76
77 For details see http://clang.llvm.org.
78
Patrick Georgi23d89cc2010-03-16 01:17:19 +000079endchoice
80
Patrick Georgi9b0de712013-12-29 18:45:23 +010081config ANY_TOOLCHAIN
82 bool "Allow building with any toolchain"
83 default n
84 depends on COMPILER_GCC
85 help
86 Many toolchains break when building coreboot since it uses quite
87 unusual linker features. Unless developers explicitely request it,
88 we'll have to assume that they use their distro compiler by mistake.
89 Make sure that using patched compilers is a conscious decision.
90
Patrick Georgi516a2a72010-03-25 21:45:25 +000091config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020092 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000093 default n
94 help
95 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096
97 Requires the ccache utility in your system $PATH.
98
99 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000100
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000101config SCONFIG_GENPARSER
102 bool "Generate SCONFIG parser using flex and bison"
103 default n
104 depends on EXPERT
105 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200106 Enable this option if you are working on the sconfig device tree
107 parser and made changes to sconfig.l and sconfig.y.
108
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000109 Otherwise, say N.
110
Joe Korty6d772522010-05-19 18:41:15 +0000111config USE_OPTION_TABLE
112 bool "Use CMOS for configuration values"
113 default n
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000114 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000115 help
116 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200117 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000118
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600119config STATIC_OPTION_TABLE
120 bool "Load default configuration values into CMOS on each boot"
121 default n
122 depends on USE_OPTION_TABLE
123 help
124 Enable this option to reset "CMOS" NVRAM values to default on
125 every boot. Use this if you want the NVRAM configuration to
126 never be modified from its default values.
127
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000128config COMPRESS_RAMSTAGE
129 bool "Compress ramstage with LZMA"
130 default y
131 help
132 Compress ramstage to save memory in the flash image. Note
133 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200134 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000135
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200136config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 bool "Include the coreboot .config file into the ROM image"
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200138 default y
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200139 help
140 Include the .config file that was used to compile coreboot
141 in the (CBFS) ROM image. This is useful if you want to know which
142 options were used to build a specific coreboot.rom image.
143
Daniele Forsi53847a22014-07-22 18:00:56 +0200144 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200145
146 You can use the following command to easily list the options:
147
148 grep -a CONFIG_ coreboot.rom
149
150 Alternatively, you can also use cbfstool to print the image
151 contents (including the raw 'config' item we're looking for).
152
153 Example:
154
155 $ cbfstool coreboot.rom print
156 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
157 offset 0x0
158 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200160 Name Offset Type Size
161 cmos_layout.bin 0x0 cmos layout 1159
162 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200163 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200164 fallback/payload 0x80dc0 payload 51526
165 config 0x8d740 raw 3324
166 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200167
Kyösti Mälkkif8bf5a12013-10-11 22:08:02 +0300168config EARLY_CBMEM_INIT
Kyösti Mälkki3bf38542014-12-18 22:22:04 +0200169 def_bool !LATE_CBMEM_INIT
170
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700171config COLLECT_TIMESTAMPS
172 bool "Create a table of timestamps collected during boot"
Kyösti Mälkki26447932013-10-11 21:14:59 +0300173 default n
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700174 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200175 Make coreboot create a table of timer-ID/timer-value pairs to
176 allow measuring time spent at different phases of the boot process.
177
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200178config USE_BLOBS
179 bool "Allow use of binary-only repository"
180 default n
181 help
182 This draws in the blobs repository, which contains binary files that
183 might be required for some chipsets or boards.
184 This flag ensures that a "Free" option remains available for users.
185
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800186config COVERAGE
187 bool "Code coverage support"
188 depends on COMPILER_GCC
189 default n
190 help
191 Add code coverage support for coreboot. This will store code
192 coverage information in CBMEM for extraction from user space.
193 If unsure, say N.
194
Stefan Reinauer58470e32014-10-17 13:08:36 +0200195config RELOCATABLE_MODULES
196 bool "Relocatable Modules"
197 default n
198 help
199 If RELOCATABLE_MODULES is selected then support is enabled for
200 building relocatable modules in the RAM stage. Those modules can be
201 loaded anywhere and all the relocations are handled automatically.
202
203config RELOCATABLE_RAMSTAGE
Kyösti Mälkkiae98e832014-11-28 11:24:19 +0200204 depends on (RELOCATABLE_MODULES && EARLY_CBMEM_INIT)
Stefan Reinauer58470e32014-10-17 13:08:36 +0200205 bool "Build the ramstage to be relocatable in 32-bit address space."
206 default n
207 help
208 The reloctable ramstage support allows for the ramstage to be built
209 as a relocatable module. The stage loader can identify a place
210 out of the OS way so that copying memory is unnecessary during an S3
211 wake. When selecting this option the romstage is responsible for
212 determing a stack location to use for loading the ramstage.
213
214config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
215 depends on RELOCATABLE_RAMSTAGE
216 bool "Cache the relocated ramstage outside of cbmem."
217 default n
218 help
219 The relocated ramstage is saved in an area specified by the
220 by the board and/or chipset.
221
222choice
223 prompt "Bootblock behaviour"
224 default BOOTBLOCK_SIMPLE
225
226config BOOTBLOCK_SIMPLE
227 bool "Always load fallback"
228
229config BOOTBLOCK_NORMAL
230 bool "Switch to normal if CMOS says so"
231
232endchoice
233
234config BOOTBLOCK_SOURCE
235 string
236 default "bootblock_simple.c" if BOOTBLOCK_SIMPLE
237 default "bootblock_normal.c" if BOOTBLOCK_NORMAL
238
Timothy Pearson44724082015-03-16 11:47:45 -0500239config SKIP_MAX_REBOOT_CNT_CLEAR
240 bool "Do not clear reboot count after successful boot"
241 default n
242 depends on EXPERT
243 help
244 Do not clear the reboot count immediately after successful boot.
245 Set to allow the payload to control normal/fallback image recovery.
246
Stefan Reinauer58470e32014-10-17 13:08:36 +0200247config UPDATE_IMAGE
248 bool "Update existing coreboot.rom image"
249 default n
250 help
251 If this option is enabled, no new coreboot.rom file
252 is created. Instead it is expected that there already
253 is a suitable file for further processing.
254 The bootblock will not be modified.
255
Uwe Hermannc04be932009-10-05 13:55:28 +0000256endmenu
257
Stefan Reinauera48ca842015-04-04 01:58:28 +0200258source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000259
Stefan Reinauera48ca842015-04-04 01:58:28 +0200260source "src/arch/*/Kconfig"
Ronald G. Minnich78a16672012-11-29 16:28:21 -0800261
Stefan Reinauera48ca842015-04-04 01:58:28 +0200262source "src/vendorcode/*/Kconfig"
Peter Stuge4d77ed92014-02-07 03:58:24 +0100263
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200264config SYSTEM_TYPE_LAPTOP
265 default n
266 bool
267
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000268menu "Chipset"
269
270comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200271source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000272comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200273source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000274comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200275source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000276comment "Super I/O"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200277source "src/superio/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000278comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200279source "src/ec/acpi/Kconfig"
280source "src/ec/*/*/Kconfig"
Aaron Durbin9a7d7bc2013-09-07 00:41:48 -0500281comment "SoC"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200282source "src/soc/*/*/Kconfig"
283source "src/drivers/intel/fsp/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000284
285endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000286
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700287config CPU_HAS_BOOTBLOCK_INIT
288 bool
289 default n
290
291config MAINBOARD_HAS_BOOTBLOCK_INIT
292 bool
293 default n
294
Stefan Reinauera48ca842015-04-04 01:58:28 +0200295source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800296
Rudolf Marekd9c25492010-05-16 15:31:53 +0000297menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200298source "src/drivers/*/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000299endmenu
300
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700301config TPM
302 bool
303 default n
304 select LPC_TPM if ARCH_X86
Gabe Black51edd542013-09-30 23:00:33 -0700305 select I2C_TPM if ARCH_ARM
Furquan Shaikh2af76f42014-04-28 16:39:40 -0700306 select I2C_TPM if ARCH_ARM64
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700307 help
308 Enable this option to enable TPM support in coreboot.
309
310 If unsure, say N.
311
Kyösti Mälkkieaee6e22014-04-30 01:35:29 +0300312config RAMTOP
313 hex
314 default 0x200000
315 depends on ARCH_X86
316
Patrick Georgi0588d192009-08-12 15:00:51 +0000317config HEAP_SIZE
318 hex
Myles Watson04000f42009-10-16 19:12:49 +0000319 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000320
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700321config STACK_SIZE
322 hex
323 default 0x1000
324
Patrick Georgi0588d192009-08-12 15:00:51 +0000325config MAX_CPUS
326 int
327 default 1
328
329config MMCONF_SUPPORT_DEFAULT
330 bool
331 default n
332
333config MMCONF_SUPPORT
334 bool
335 default n
336
Kyösti Mälkki5687fc92013-11-28 18:11:49 +0200337config BOOTMODE_STRAPS
338 bool
339 default n
340
Stefan Reinauera48ca842015-04-04 01:58:28 +0200341source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000342
343config HAVE_ACPI_RESUME
344 bool
345 default n
346
Stefan Reinauerc4f1a772010-06-05 10:03:08 +0000347config HAVE_ACPI_SLIC
348 bool
349 default n
350
Patrick Georgi0588d192009-08-12 15:00:51 +0000351config HAVE_HARD_RESET
352 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000353 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000354 help
355 This variable specifies whether a given board has a hard_reset
356 function, no matter if it's provided by board code or chipset code.
357
Aaron Durbina4217912013-04-29 22:31:51 -0500358config HAVE_MONOTONIC_TIMER
359 def_bool n
360 help
361 The board/chipset provides a monotonic timer.
362
Aaron Durbine5e36302014-09-25 10:05:15 -0500363config GENERIC_UDELAY
364 def_bool n
365 depends on HAVE_MONOTONIC_TIMER
366 help
367 The board/chipset uses a generic udelay function utilizing the
368 monotonic timer.
369
Aaron Durbin340ca912013-04-30 09:58:12 -0500370config TIMER_QUEUE
371 def_bool n
372 depends on HAVE_MONOTONIC_TIMER
373 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300374 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500375
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500376config COOP_MULTITASKING
377 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500378 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500379 help
380 Cooperative multitasking allows callbacks to be multiplexed on the
381 main thread of ramstage. With this enabled it allows for multiple
382 execution paths to take place when they have udelay() calls within
383 their code.
384
385config NUM_THREADS
386 int
387 default 4
388 depends on COOP_MULTITASKING
389 help
390 How many execution threads to cooperatively multitask with.
391
Patrick Georgi0588d192009-08-12 15:00:51 +0000392config HAVE_OPTION_TABLE
393 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000394 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000395 help
396 This variable specifies whether a given board has a cmos.layout
397 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000398 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000399
Patrick Georgi0588d192009-08-12 15:00:51 +0000400config PIRQ_ROUTE
401 bool
402 default n
403
404config HAVE_SMI_HANDLER
405 bool
406 default n
407
408config PCI_IO_CFG_EXT
409 bool
410 default n
411
412config IOAPIC
413 bool
414 default n
415
Stefan Reinauer5b635792012-08-16 14:05:42 -0700416config CBFS_SIZE
417 hex
418 default ROM_SIZE
419
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200420config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700421 hex
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200422 default 0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700423
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000424# TODO: Can probably be removed once all chipsets have kconfig options for it.
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000425config VIDEO_MB
426 int
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000427 default 0
Uwe Hermann70b0cf22009-10-04 17:15:39 +0000428
Myles Watson45bb25f2009-09-22 18:49:08 +0000429config USE_WATCHDOG_ON_BOOT
430 bool
431 default n
432
433config VGA
434 bool
435 default n
436 help
437 Build board-specific VGA code.
438
439config GFXUMA
440 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000441 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000442 help
443 Enable Unified Memory Architecture for graphics.
444
Myles Watsonb8e20272009-10-15 13:35:47 +0000445config HAVE_ACPI_TABLES
446 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000447 help
448 This variable specifies whether a given board has ACPI table support.
449 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000450
451config HAVE_MP_TABLE
452 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000453 help
454 This variable specifies whether a given board has MP table support.
455 It is usually set in mainboard/*/Kconfig.
456 Whether or not the MP table is actually generated by coreboot
457 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000458
459config HAVE_PIRQ_TABLE
460 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000461 help
462 This variable specifies whether a given board has PIRQ table support.
463 It is usually set in mainboard/*/Kconfig.
464 Whether or not the PIRQ table is actually generated by coreboot
465 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000466
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500467config MAX_PIRQ_LINKS
468 int
469 default 4
470 help
471 This variable specifies the number of PIRQ interrupt links which are
472 routable. On most chipsets, this is 4, INTA through INTD. Some
473 chipsets offer more than four links, commonly up to INTH. They may
474 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
475 table specifies links greater than 4, pirq_route_irqs will not
476 function properly, unless this variable is correctly set.
477
Vladimir Serbinenko2d7bd8a2014-08-30 19:28:05 +0200478config PER_DEVICE_ACPI_TABLES
479 bool
480 default n
481
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200482config COMMON_FADT
483 bool
484 default n
485
Myles Watsond73c1b52009-10-26 15:14:07 +0000486#These Options are here to avoid "undefined" warnings.
487#The actual selection and help texts are in the following menu.
488
Uwe Hermann168b11b2009-10-07 16:15:40 +0000489menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000490
Myles Watsonb8e20272009-10-15 13:35:47 +0000491config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800492 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
493 bool
494 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000495 help
496 Generate an MP table (conforming to the Intel MultiProcessor
497 specification 1.4) for this board.
498
499 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000500
Myles Watsonb8e20272009-10-15 13:35:47 +0000501config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800502 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
503 bool
504 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000505 help
506 Generate a PIRQ table for this board.
507
508 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000509
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200510config GENERATE_SMBIOS_TABLES
511 depends on ARCH_X86
512 bool "Generate SMBIOS tables"
513 default y
514 help
515 Generate SMBIOS tables for this board.
516
517 If unsure, say Y.
518
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200519config MAINBOARD_SERIAL_NUMBER
520 string "SMBIOS Serial Number"
521 depends on GENERATE_SMBIOS_TABLES
522 default "123456789"
523 help
524 The Serial Number to store in SMBIOS structures.
525
526config MAINBOARD_VERSION
527 string "SMBIOS Version Number"
528 depends on GENERATE_SMBIOS_TABLES
529 default "1.0"
530 help
531 The Version Number to store in SMBIOS structures.
532
533config MAINBOARD_SMBIOS_MANUFACTURER
534 string "SMBIOS Manufacturer"
535 depends on GENERATE_SMBIOS_TABLES
536 default MAINBOARD_VENDOR
537 help
538 Override the default Manufacturer stored in SMBIOS structures.
539
540config MAINBOARD_SMBIOS_PRODUCT_NAME
541 string "SMBIOS Product name"
542 depends on GENERATE_SMBIOS_TABLES
543 default MAINBOARD_PART_NUMBER
544 help
545 Override the default Product name stored in SMBIOS structures.
546
Myles Watson45bb25f2009-09-22 18:49:08 +0000547endmenu
548
Patrick Georgi0588d192009-08-12 15:00:51 +0000549menu "Payload"
550
Patrick Georgi0588d192009-08-12 15:00:51 +0000551choice
Uwe Hermann168b11b2009-10-07 16:15:40 +0000552 prompt "Add a payload"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000553 default PAYLOAD_NONE if !ARCH_X86
554 default PAYLOAD_SEABIOS if ARCH_X86
Patrick Georgi0588d192009-08-12 15:00:51 +0000555
Uwe Hermann168b11b2009-10-07 16:15:40 +0000556config PAYLOAD_NONE
557 bool "None"
558 help
559 Select this option if you want to create an "empty" coreboot
560 ROM image for a certain mainboard, i.e. a coreboot ROM image
561 which does not yet contain a payload.
562
563 For such an image to be useful, you have to use 'cbfstool'
564 to add a payload to the ROM image later.
565
Patrick Georgi0588d192009-08-12 15:00:51 +0000566config PAYLOAD_ELF
Uwe Hermann168b11b2009-10-07 16:15:40 +0000567 bool "An ELF executable payload"
Patrick Georgi0588d192009-08-12 15:00:51 +0000568 help
569 Select this option if you have a payload image (an ELF file)
570 which coreboot should run as soon as the basic hardware
571 initialization is completed.
572
573 You will be able to specify the location and file name of the
574 payload image later.
Patrick Georgi0588d192009-08-12 15:00:51 +0000575
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200576config PAYLOAD_LINUX
577 bool "A Linux payload"
578 help
579 Select this option if you have a Linux bzImage which coreboot
580 should run as soon as the basic hardware initialization
581 is completed.
582
583 You will be able to specify the location and file name of the
584 payload image later.
585
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000586config PAYLOAD_SEABIOS
587 bool "SeaBIOS"
588 depends on ARCH_X86
589 help
590 Select this option if you want to build a coreboot image
591 with a SeaBIOS payload. If you don't know what this is
592 about, just leave it enabled.
593
594 See http://coreboot.org/Payloads for more information.
595
Stefan Reinauere50952f2011-04-15 03:34:05 +0000596config PAYLOAD_FILO
597 bool "FILO"
598 help
599 Select this option if you want to build a coreboot image
600 with a FILO payload. If you don't know what this is
601 about, just leave it enabled.
602
603 See http://coreboot.org/Payloads for more information.
604
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100605config PAYLOAD_GRUB2
606 bool "GRUB2"
607 help
608 Select this option if you want to build a coreboot image
609 with a GRUB2 payload. If you don't know what this is
610 about, just leave it enabled.
611
612 See http://coreboot.org/Payloads for more information.
613
Stefan Reinauercc5b3442013-01-15 17:02:58 -0800614config PAYLOAD_TIANOCORE
615 bool "Tiano Core"
616 help
617 Select this option if you want to build a coreboot image
618 with a Tiano Core payload. If you don't know what this is
619 about, just leave it enabled.
620
621 See http://coreboot.org/Payloads for more information.
622
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000623endchoice
624
625choice
626 prompt "SeaBIOS version"
627 default SEABIOS_STABLE
628 depends on PAYLOAD_SEABIOS
629
630config SEABIOS_STABLE
Edward O'Callaghanaca67ed2014-09-13 20:43:45 +1000631 bool "1.7.5"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000632 help
633 Stable SeaBIOS version
634config SEABIOS_MASTER
635 bool "master"
636 help
637 Newest SeaBIOS version
Daniele Forsi53847a22014-07-22 18:00:56 +0200638
Patrick Georgi0588d192009-08-12 15:00:51 +0000639endchoice
640
Peter Stugef0408582013-07-09 19:43:09 +0200641config SEABIOS_PS2_TIMEOUT
642 prompt "PS/2 keyboard controller initialization timeout (milliseconds)" if PAYLOAD_SEABIOS
Patrick Georgi1e44c3f2013-08-16 10:14:38 +0200643 default 0
Peter Stugef0408582013-07-09 19:43:09 +0200644 depends on EXPERT
645 int
646 help
647 Some PS/2 keyboard controllers don't respond to commands immediately
648 after powering on. This specifies how long SeaBIOS will wait for the
649 keyboard controller to become ready before giving up.
650
Idwer Vollering7c1a49b2014-04-01 22:47:33 +0000651config SEABIOS_THREAD_OPTIONROMS
652 prompt "Hardware init during option ROM execution" if PAYLOAD_SEABIOS
653 default n
654 bool
655 help
656 Allow hardware init to run in parallel with optionrom execution.
657
658 This can reduce boot time, but can cause some timing
659 variations during option ROM code execution. It is not
660 known if all option ROMs will behave properly with this option.
661
Martin Roth4d7d25f2014-07-25 14:39:05 -0600662config SEABIOS_MALLOC_UPPERMEMORY
663 bool
664 default y
665 depends on PAYLOAD_SEABIOS
666 help
667 Use the "Upper Memory Block" area (0xc0000-0xf0000) for internal
668 "low memory" allocations. If this is not selected, the memory is
669 instead allocated from the "9-segment" (0x90000-0xa0000).
670 This is not typically needed, but may be required on some platforms
671 to allow USB and SATA buffers to be written correctly by the
672 hardware. In general, if this is desired, the option will be
673 set to 'N' by the chipset Kconfig.
674
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000675config SEABIOS_VGA_COREBOOT
676 prompt "Include generated option rom that implements legacy VGA BIOS compatibility" if PAYLOAD_SEABIOS
677 default n
Timothy Pearsonadb59082015-02-05 10:47:40 -0600678 depends on !VGA_BIOS && (MAINBOARD_DO_NATIVE_VGA_INIT || MAINBOARD_HAS_NATIVE_VGA_INIT_TEXTMODECFG)
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000679 bool
680 help
681 Coreboot can initialize the GPU of some mainboards.
682
683 After initializing the GPU, the information about it can be passed to the payload.
684 Provide an option rom that implements this legacy VGA BIOS compatibility requirement.
685
Stefan Reinauere50952f2011-04-15 03:34:05 +0000686choice
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100687 prompt "GRUB2 version"
688 default GRUB2_MASTER
689 depends on PAYLOAD_GRUB2
690
691config GRUB2_MASTER
692 bool "HEAD"
693 help
694 Newest GRUB2 version
Daniele Forsi53847a22014-07-22 18:00:56 +0200695
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100696endchoice
697
698choice
Stefan Reinauere50952f2011-04-15 03:34:05 +0000699 prompt "FILO version"
700 default FILO_STABLE
701 depends on PAYLOAD_FILO
702
703config FILO_STABLE
704 bool "0.6.0"
705 help
706 Stable FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200707
Stefan Reinauere50952f2011-04-15 03:34:05 +0000708config FILO_MASTER
709 bool "HEAD"
710 help
711 Newest FILO version
Daniele Forsi53847a22014-07-22 18:00:56 +0200712
Stefan Reinauere50952f2011-04-15 03:34:05 +0000713endchoice
714
Stefan Reinauerbccbbe62010-12-19 21:20:14 +0000715config PAYLOAD_FILE
Cristi Magherusanb5034d42009-08-17 14:47:32 +0000716 string "Payload path and filename"
Patrick Georgi0588d192009-08-12 15:00:51 +0000717 depends on PAYLOAD_ELF
718 default "payload.elf"
719 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000720 The path and filename of the ELF executable file to use as payload.
Patrick Georgi0588d192009-08-12 15:00:51 +0000721
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000722config PAYLOAD_FILE
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200723 string "Linux path and filename"
724 depends on PAYLOAD_LINUX
725 default "bzImage"
726 help
727 The path and filename of the bzImage kernel to use as payload.
728
729config PAYLOAD_FILE
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000730 depends on PAYLOAD_SEABIOS
Idwer Volleringab11a6a92014-08-11 16:09:07 +0200731 default "payloads/external/SeaBIOS/seabios/out/bios.bin.elf"
Stefan Reinauerf1939bb2010-12-30 17:39:50 +0000732
Edward O'Callaghana296f9e2014-09-13 03:43:49 +1000733config PAYLOAD_VGABIOS_FILE
734 string
735 depends on PAYLOAD_SEABIOS && SEABIOS_VGA_COREBOOT
736 default "payloads/external/SeaBIOS/seabios/out/vgabios.bin"
737
Stefan Reinauere50952f2011-04-15 03:34:05 +0000738config PAYLOAD_FILE
739 depends on PAYLOAD_FILO
740 default "payloads/external/FILO/filo/build/filo.elf"
741
Stefan Reinauer275fb632013-02-05 13:58:29 -0800742config PAYLOAD_FILE
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100743 depends on PAYLOAD_GRUB2
744 default "payloads/external/GRUB2/grub2/build/default_payload.elf"
745
746config PAYLOAD_FILE
Stefan Reinauer275fb632013-02-05 13:58:29 -0800747 string "Tianocore firmware volume"
748 depends on PAYLOAD_TIANOCORE
749 default "COREBOOT.fd"
750 help
751 The result of a corebootPkg build
752
Uwe Hermann168b11b2009-10-07 16:15:40 +0000753# TODO: Defined if no payload? Breaks build?
754config COMPRESSED_PAYLOAD_LZMA
755 bool "Use LZMA compression for payloads"
756 default y
Vladimir Serbinenko113a3662013-11-14 12:10:08 +0100757 depends on PAYLOAD_ELF || PAYLOAD_SEABIOS || PAYLOAD_FILO || PAYLOAD_TIANOCORE || PAYLOAD_GRUB2
Uwe Hermann168b11b2009-10-07 16:15:40 +0000758 help
759 In order to reduce the size payloads take up in the ROM chip
760 coreboot can compress them using the LZMA algorithm.
761
Patrick Georgi16ae95c2013-08-31 08:26:52 +0200762config LINUX_COMMAND_LINE
763 string "Linux command line"
764 depends on PAYLOAD_LINUX
765 default ""
766 help
767 A command line to add to the Linux kernel.
768
769config LINUX_INITRD
770 string "Linux initrd"
771 depends on PAYLOAD_LINUX
772 default ""
773 help
774 An initrd image to add to the Linux kernel.
775
Peter Stugea758ca22009-09-17 16:21:31 +0000776endmenu
777
Uwe Hermann168b11b2009-10-07 16:15:40 +0000778menu "Debugging"
779
780# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000781config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000782 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200783 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000784 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000785 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000786 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000787
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200788config GDB_WAIT
789 bool "Wait for a GDB connection"
790 default n
791 depends on GDB_STUB
792 help
793 If enabled, coreboot will wait for a GDB connection.
794
Stefan Reinauerfe422182012-05-02 16:33:18 -0700795config DEBUG_CBFS
796 bool "Output verbose CBFS debug messages"
797 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700798 help
799 This option enables additional CBFS related debug messages.
800
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000801config HAVE_DEBUG_RAM_SETUP
802 def_bool n
803
Uwe Hermann01ce6012010-03-05 10:03:50 +0000804config DEBUG_RAM_SETUP
805 bool "Output verbose RAM init debug messages"
806 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000807 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000808 help
809 This option enables additional RAM init related debug messages.
810 It is recommended to enable this when debugging issues on your
811 board which might be RAM init related.
812
813 Note: This option will increase the size of the coreboot image.
814
815 If unsure, say N.
816
Patrick Georgie82618d2010-10-01 14:50:12 +0000817config HAVE_DEBUG_CAR
818 def_bool n
819
Peter Stuge5015f792010-11-10 02:00:32 +0000820config DEBUG_CAR
821 def_bool n
822 depends on HAVE_DEBUG_CAR
823
824if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000825# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
826# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000827config DEBUG_CAR
828 bool "Output verbose Cache-as-RAM debug messages"
829 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000830 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000831 help
832 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000833endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000834
Myles Watson80e914ff2010-06-01 19:25:31 +0000835config DEBUG_PIRQ
836 bool "Check PIRQ table consistency"
837 default n
838 depends on GENERATE_PIRQ_TABLE
839 help
840 If unsure, say N.
841
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000842config HAVE_DEBUG_SMBUS
843 def_bool n
844
Uwe Hermann01ce6012010-03-05 10:03:50 +0000845config DEBUG_SMBUS
846 bool "Output verbose SMBus debug messages"
847 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000848 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000849 help
850 This option enables additional SMBus (and SPD) debug messages.
851
852 Note: This option will increase the size of the coreboot image.
853
854 If unsure, say N.
855
856config DEBUG_SMI
857 bool "Output verbose SMI debug messages"
858 default n
859 depends on HAVE_SMI_HANDLER
860 help
861 This option enables additional SMI related debug messages.
862
863 Note: This option will increase the size of the coreboot image.
864
865 If unsure, say N.
866
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000867config DEBUG_SMM_RELOCATION
868 bool "Debug SMM relocation code"
869 default n
870 depends on HAVE_SMI_HANDLER
871 help
872 This option enables additional SMM handler relocation related
873 debug messages.
874
875 Note: This option will increase the size of the coreboot image.
876
877 If unsure, say N.
878
Uwe Hermanna953f372010-11-10 00:14:32 +0000879# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
880# printk(BIOS_DEBUG, ...) calls.
881config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800882 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
883 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000884 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000885 help
886 This option enables additional malloc related debug messages.
887
888 Note: This option will increase the size of the coreboot image.
889
890 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300891
892# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
893# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300894config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800895 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
896 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300897 default n
898 help
899 This option enables additional ACPI related debug messages.
900
901 Note: This option will slightly increase the size of the coreboot image.
902
903 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300904
Uwe Hermanna953f372010-11-10 00:14:32 +0000905# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
906# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000907config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800908 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
909 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000910 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000911 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000912 help
913 This option enables additional x86emu related debug messages.
914
915 Note: This option will increase the time to emulate a ROM.
916
917 If unsure, say N.
918
Uwe Hermann01ce6012010-03-05 10:03:50 +0000919config X86EMU_DEBUG
920 bool "Output verbose x86emu debug messages"
921 default n
922 depends on PCI_OPTION_ROM_RUN_YABEL
923 help
924 This option enables additional x86emu related debug messages.
925
926 Note: This option will increase the size of the coreboot image.
927
928 If unsure, say N.
929
930config X86EMU_DEBUG_JMP
931 bool "Trace JMP/RETF"
932 default n
933 depends on X86EMU_DEBUG
934 help
935 Print information about JMP and RETF opcodes from x86emu.
936
937 Note: This option will increase the size of the coreboot image.
938
939 If unsure, say N.
940
941config X86EMU_DEBUG_TRACE
942 bool "Trace all opcodes"
943 default n
944 depends on X86EMU_DEBUG
945 help
946 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000947
Uwe Hermann01ce6012010-03-05 10:03:50 +0000948 WARNING: This will produce a LOT of output and take a long time.
949
950 Note: This option will increase the size of the coreboot image.
951
952 If unsure, say N.
953
954config X86EMU_DEBUG_PNP
955 bool "Log Plug&Play accesses"
956 default n
957 depends on X86EMU_DEBUG
958 help
959 Print Plug And Play accesses made by option ROMs.
960
961 Note: This option will increase the size of the coreboot image.
962
963 If unsure, say N.
964
965config X86EMU_DEBUG_DISK
966 bool "Log Disk I/O"
967 default n
968 depends on X86EMU_DEBUG
969 help
970 Print Disk I/O related messages.
971
972 Note: This option will increase the size of the coreboot image.
973
974 If unsure, say N.
975
976config X86EMU_DEBUG_PMM
977 bool "Log PMM"
978 default n
979 depends on X86EMU_DEBUG
980 help
981 Print messages related to POST Memory Manager (PMM).
982
983 Note: This option will increase the size of the coreboot image.
984
985 If unsure, say N.
986
987
988config X86EMU_DEBUG_VBE
989 bool "Debug VESA BIOS Extensions"
990 default n
991 depends on X86EMU_DEBUG
992 help
993 Print messages related to VESA BIOS Extension (VBE) functions.
994
995 Note: This option will increase the size of the coreboot image.
996
997 If unsure, say N.
998
999config X86EMU_DEBUG_INT10
1000 bool "Redirect INT10 output to console"
1001 default n
1002 depends on X86EMU_DEBUG
1003 help
1004 Let INT10 (i.e. character output) calls print messages to debug output.
1005
1006 Note: This option will increase the size of the coreboot image.
1007
1008 If unsure, say N.
1009
1010config X86EMU_DEBUG_INTERRUPTS
1011 bool "Log intXX calls"
1012 default n
1013 depends on X86EMU_DEBUG
1014 help
1015 Print messages related to interrupt handling.
1016
1017 Note: This option will increase the size of the coreboot image.
1018
1019 If unsure, say N.
1020
1021config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1022 bool "Log special memory accesses"
1023 default n
1024 depends on X86EMU_DEBUG
1025 help
1026 Print messages related to accesses to certain areas of the virtual
1027 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1028
1029 Note: This option will increase the size of the coreboot image.
1030
1031 If unsure, say N.
1032
1033config X86EMU_DEBUG_MEM
1034 bool "Log all memory accesses"
1035 default n
1036 depends on X86EMU_DEBUG
1037 help
1038 Print memory accesses made by option ROM.
1039 Note: This also includes accesses to fetch instructions.
1040
1041 Note: This option will increase the size of the coreboot image.
1042
1043 If unsure, say N.
1044
1045config X86EMU_DEBUG_IO
1046 bool "Log IO accesses"
1047 default n
1048 depends on X86EMU_DEBUG
1049 help
1050 Print I/O accesses made by option ROM.
1051
1052 Note: This option will increase the size of the coreboot image.
1053
1054 If unsure, say N.
1055
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001056config X86EMU_DEBUG_TIMINGS
1057 bool "Output timing information"
1058 default n
1059 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
1060 help
1061 Print timing information needed by i915tool.
1062
1063 If unsure, say N.
1064
Stefan Reinauerdfb098d2011-11-17 12:50:54 -08001065config DEBUG_TPM
1066 bool "Output verbose TPM debug messages"
1067 default n
1068 depends on TPM
1069 help
1070 This option enables additional TPM related debug messages.
1071
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001072config DEBUG_SPI_FLASH
1073 bool "Output verbose SPI flash debug messages"
1074 default n
1075 depends on SPI_FLASH
1076 help
1077 This option enables additional SPI flash related debug messages.
1078
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +03001079config DEBUG_USBDEBUG
1080 bool "Output verbose USB 2.0 EHCI debug dongle messages"
1081 default n
1082 depends on USBDEBUG
1083 help
1084 This option enables additional USB 2.0 debug dongle related messages.
1085
1086 Select this to debug the connection of usbdebug dongle. Note that
1087 you need some other working console to receive the messages.
1088
Stefan Reinauer8e073822012-04-04 00:07:22 +02001089if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1090# Only visible with the right southbridge and loglevel.
1091config DEBUG_INTEL_ME
1092 bool "Verbose logging for Intel Management Engine"
1093 default n
1094 help
1095 Enable verbose logging for Intel Management Engine driver that
1096 is present on Intel 6-series chipsets.
1097endif
1098
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001099config TRACE
1100 bool "Trace function calls"
1101 default n
1102 help
1103 If enabled, every function will print information to console once
1104 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1105 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
1106 of calling function. Please note some printk releated functions
1107 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001108
1109config DEBUG_COVERAGE
1110 bool "Debug code coverage"
1111 default n
1112 depends on COVERAGE
1113 help
1114 If enabled, the code coverage hooks in coreboot will output some
1115 information about the coverage data that is dumped.
1116
David Hendricks3b11de82014-11-05 14:05:56 -08001117config GENERIC_GPIO_LIB
1118 bool "Build generic GPIO library"
1119 default n
1120 help
1121 If enabled, compile the generic GPIO library. A "generic" GPIO
1122 implies configurability usually found on SoCs, particularly the
1123 ability to control internal pull resistors.
1124
Vadim Bendeburyb0c302f2014-07-28 16:03:07 -07001125config BOARD_ID_SUPPORT
1126 bool "Discover board ID and store it in coreboot table"
1127 default n
David Hendricks3b11de82014-11-05 14:05:56 -08001128 select GENERIC_GPIO_LIB
Vadim Bendeburyb0c302f2014-07-28 16:03:07 -07001129 help
1130 If enabled, coreboot discovers the board id of the hardware it is
1131 running on and reports it through the coreboot table to the rest of
1132 the system.
1133
Uwe Hermann168b11b2009-10-07 16:15:40 +00001134endmenu
1135
Myles Watsond73c1b52009-10-26 15:14:07 +00001136# These probably belong somewhere else, but they are needed somewhere.
Myles Watsond73c1b52009-10-26 15:14:07 +00001137config ENABLE_APIC_EXT_ID
1138 bool
1139 default n
Myles Watson2e672732009-11-12 16:38:03 +00001140
1141config WARNINGS_ARE_ERRORS
1142 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001143 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001144
Peter Stuge51eafde2010-10-13 06:23:02 +00001145# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1146# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1147# mutually exclusive. One of these options must be selected in the
1148# mainboard Kconfig if the chipset supports enabling and disabling of
1149# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1150# in mainboard/Kconfig to know if the button should be enabled or not.
1151
1152config POWER_BUTTON_DEFAULT_ENABLE
1153 def_bool n
1154 help
1155 Select when the board has a power button which can optionally be
1156 disabled by the user.
1157
1158config POWER_BUTTON_DEFAULT_DISABLE
1159 def_bool n
1160 help
1161 Select when the board has a power button which can optionally be
1162 enabled by the user, e.g. when the board ships with a jumper over
1163 the power switch contacts.
1164
1165config POWER_BUTTON_FORCE_ENABLE
1166 def_bool n
1167 help
1168 Select when the board requires that the power button is always
1169 enabled.
1170
1171config POWER_BUTTON_FORCE_DISABLE
1172 def_bool n
1173 help
1174 Select when the board requires that the power button is always
1175 disabled, e.g. when it has been hardwired to ground.
1176
1177config POWER_BUTTON_IS_OPTIONAL
1178 bool
1179 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1180 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1181 help
1182 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001183
1184config REG_SCRIPT
1185 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001186 default n
1187 help
1188 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001189
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001190config MAX_REBOOT_CNT
1191 int
1192 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001193 help
1194 Internal option that sets the maximum number of bootblock executions allowed
1195 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001196 and switching to the fallback image.