blob: 119eccd4736635d92f0d6e3159b5ed1f4e3335af [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Damien Zammit4b513a62015-08-20 00:37:05 +10002
Arthur Heymans1994e4482017-11-04 07:52:23 +01003#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10004#include <stdint.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02005#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Damien Zammit4b513a62015-08-20 00:37:05 +10007#include <console/console.h>
8#include <commonlib/helpers.h>
9#include <delay.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080010#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
Arthur Heymans97e13d82016-11-30 18:40:38 +010011#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020012#else
13#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010014#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010015#include <string.h>
Angel Pons41e66ac2020-09-15 13:17:23 +020016#include "raminit.h"
Martin Rothcbe38922016-01-05 19:40:41 -070017#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100018
Damien Zammit9fb08f52016-01-22 18:56:23 +110019#define ME_UMA_SIZEMB 0
20
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020021u32 fsb_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100022{
23 return (speed * 267) + 800;
24}
25
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020026u32 ddr_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100027{
28 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
29
Jacob Garber5033d6c2019-06-11 15:23:23 -060030 if (speed <= 1 || speed >= ARRAY_SIZE(mhz))
31 die("RAM init: invalid memory speed %u\n", speed);
Damien Zammit4b513a62015-08-20 00:37:05 +100032
33 return mhz[speed];
34}
35
Arthur Heymansa2cc2312017-05-15 10:13:36 +020036static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100037{
38 u8 i, j;
Arthur Heymans840c27e2017-05-15 10:21:37 +020039 u32 reg32;
Felix Held432575c2018-07-29 18:09:30 +020040 MCHBAR16_OR(0xc1c, (1 << 15));
Damien Zammit4b513a62015-08-20 00:37:05 +100041
Damien Zammit4b513a62015-08-20 00:37:05 +100042 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020043 /* MEMCLK 400 N/A */
44 {{}, {}, {} },
45 /* MEMCLK 533 N/A */
46 {{}, {}, {} },
47 /* MEMCLK 667
48 * FSB 800 */
Arthur Heymans840c27e2017-05-15 10:21:37 +020049 {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000,
Arthur Heymans8a3514d2016-10-27 23:56:08 +020050 0x20010208, 0x04080000, 0x10010002, 0x00000000,
51 0x00000000, 0x02000000, 0x04000100, 0x08000000,
52 0x10200204},
53 /* FSB 1067 */
54 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
55 0x80020410, 0x02040008, 0x10000100, 0x00000000,
56 0x00000000, 0x04000000, 0x08000102, 0x20000000,
57 0x40010208},
58 /* FSB 1333 */
59 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
60 0x08020000, 0x00000000, 0x00020001, 0x00000000,
61 0x00000000, 0x00000000, 0x08010204, 0x00000000,
62 0x04010000} },
63 /* MEMCLK 800
64 * FSB 800 */
65 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
66 0x08010204, 0x00000000, 0x08010204, 0x0000000,
67 0x00000000, 0x00000000, 0x00020001, 0x0000000,
68 0x04080102},
69 /* FSB 1067 */
70 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
71 0x08010200, 0x00000000, 0x04000102, 0x00000000,
Arthur Heymans840c27e2017-05-15 10:21:37 +020072 0x00000000, 0x00000000, 0x00020100, 0x00000000,
73 0x04080100},
Arthur Heymans8a3514d2016-10-27 23:56:08 +020074 /* FSB 1333 */
75 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
76 0x10020400, 0x02000000, 0x00040100, 0x00000000,
77 0x00000000, 0x04080000, 0x00100102, 0x00000000,
78 0x08100200} },
79 /* MEMCLK 1067 */
80 {{},
81 /* FSB 1067 */
82 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
83 0x04080102, 0x00000000, 0x08010204, 0x00000000,
84 0x00000000, 0x00000000, 0x00020001, 0x00000000,
85 0x02040801},
86 /* FSB 1333 */
87 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
88 0x08010204, 0x04000000, 0x00080102, 0x00000000,
89 0x00000000, 0x02000408, 0x00100001, 0x00000000,
90 0x04080102} },
91 /* MEMCLK 1333 */
92 {{}, {},
93 /* FSB 1333 */
94 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
95 0x04080102, 0x00000000, 0x04080102, 0x00000000,
96 0x00000000, 0x00000000, 0x00000000, 0x00000000,
97 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +100098 };
99
100 i = (u8)s->selected_timings.mem_clk;
101 j = (u8)s->selected_timings.fsb_clk;
102
103 MCHBAR32(0xc04) = clkxtab[i][j][0];
Arthur Heymans840c27e2017-05-15 10:21:37 +0200104 reg32 = clkxtab[i][j][1];
105 if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz
106 && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
107 reg32 &= ~(0xff << 24);
108 reg32 |= 0x3d << 24;
109 }
110 MCHBAR32(0xc50) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +1000111 MCHBAR32(0xc54) = clkxtab[i][j][2];
Felix Held432575c2018-07-29 18:09:30 +0200112 MCHBAR8_OR(0xc08, (1 << 7));
Damien Zammit4b513a62015-08-20 00:37:05 +1000113 MCHBAR32(0x6d8) = clkxtab[i][j][3];
114 MCHBAR32(0x6e0) = clkxtab[i][j][3];
115 MCHBAR32(0x6dc) = clkxtab[i][j][4];
116 MCHBAR32(0x6e4) = clkxtab[i][j][4];
117 MCHBAR32(0x6e8) = clkxtab[i][j][5];
118 MCHBAR32(0x6f0) = clkxtab[i][j][5];
119 MCHBAR32(0x6ec) = clkxtab[i][j][6];
120 MCHBAR32(0x6f4) = clkxtab[i][j][6];
121 MCHBAR32(0x6f8) = clkxtab[i][j][7];
122 MCHBAR32(0x6fc) = clkxtab[i][j][8];
123 MCHBAR32(0x708) = clkxtab[i][j][11];
124 MCHBAR32(0x70c) = clkxtab[i][j][12];
125}
126
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200127static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000128{
129 MCHBAR32(0x1bc) = 0x08060402;
Felix Held432575c2018-07-29 18:09:30 +0200130 MCHBAR16_OR(0x1c0, 0x200);
131 MCHBAR16_OR(0x1c0, 0x100);
132 MCHBAR16_OR(0x1c0, 0x20);
133 MCHBAR16_AND(0x1c0, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000134 switch (s->selected_timings.mem_clk) {
135 default:
136 case MEM_CLOCK_800MHz:
137 case MEM_CLOCK_1066MHz:
Felix Held432575c2018-07-29 18:09:30 +0200138 MCHBAR8_AND_OR(0x5d9, ~0x2, 0x2);
139 MCHBAR8_AND_OR(0x9d9, ~0x2, 0x2);
140 MCHBAR8_AND_OR(0x189, ~0xf0, 0xc0);
141 MCHBAR8_AND_OR(0x189, ~0xf0, 0xe0);
142 MCHBAR8_AND_OR(0x189, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +1000143 break;
144 case MEM_CLOCK_667MHz:
145 case MEM_CLOCK_1333MHz:
Felix Held432575c2018-07-29 18:09:30 +0200146 MCHBAR8_AND(0x5d9, ~0x2);
147 MCHBAR8_AND(0x9d9, ~0x2);
148 MCHBAR8_AND_OR(0x189, ~0xf0, 0x40);
Damien Zammit4b513a62015-08-20 00:37:05 +1000149 break;
150 }
Felix Held432575c2018-07-29 18:09:30 +0200151 MCHBAR32_OR(0x594, 1 << 31);
152 MCHBAR32_OR(0x994, 1 << 31);
Damien Zammit4b513a62015-08-20 00:37:05 +1000153}
154
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200155static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000156{
157 u8 i;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200158 u32 launch1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000159 u32 launch2 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000160
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200161 static const u32 ddr3_launch1_tab[2][3] = {
162 /* 1N */
163 {0x58000007, /* DDR3 800 */
164 0x58000007, /* DDR3 1067 */
165 0x58100107}, /* DDR3 1333 */
166 /* 2N */
167 {0x58001117, /* DDR3 800 */
168 0x58001117, /* DDR3 1067 */
169 0x58001117} /* DDR3 1333 */
170 };
171
172 static const u32 ddr3_launch2_tab[2][3][6] = {
173 { /* 1N */
174 /* DDR3 800 */
175 {0x08030000, /* CL = 5 */
176 0x0C040100}, /* CL = 6 */
177 /* DDR3 1066 */
178 {0x00000000, /* CL = 5 */
179 0x00000000, /* CL = 6 */
180 0x10050100, /* CL = 7 */
181 0x14260200}, /* CL = 8 */
182 /* DDR3 1333 */
183 {0x00000000, /* CL = 5 */
184 0x00000000, /* CL = 6 */
185 0x00000000, /* CL = 7 */
186 0x14060000, /* CL = 8 */
187 0x18070100, /* CL = 9 */
188 0x1C280200}, /* CL = 10 */
189
190 },
191 { /* 2N */
192 /* DDR3 800 */
193 {0x00040101, /* CL = 5 */
194 0x00250201}, /* CL = 6 */
195 /* DDR3 1066 */
196 {0x00000000, /* CL = 5 */
197 0x00050101, /* CL = 6 */
198 0x04260201, /* CL = 7 */
199 0x08470301}, /* CL = 8 */
200 /* DDR3 1333 */
201 {0x00000000, /* CL = 5 */
202 0x00000000, /* CL = 6 */
203 0x00000000, /* CL = 7 */
204 0x08070100, /* CL = 8 */
205 0x0C280200, /* CL = 9 */
206 0x10490300} /* CL = 10 */
207 }
208 };
209
210 if (s->spd_type == DDR2) {
211 launch1 = 0x58001117;
212 if (s->selected_timings.CAS == 5)
213 launch2 = 0x00220201;
214 else if (s->selected_timings.CAS == 6)
215 launch2 = 0x00230302;
216 else
217 die("Unsupported CAS\n");
218 } else { /* DDR3 */
219 /* Default 2N mode */
220 s->nmode = 2;
221
222 if (s->selected_timings.mem_clk <= MEM_CLOCK_1066MHz)
223 s->nmode = 1;
Elyes HAOUAS6538d912021-01-16 15:01:23 +0100224 /* 2N on DDR3 1066 with 2 dimms per channel */
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200225 if ((s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) &&
226 (BOTH_DIMMS_ARE_POPULATED(s->dimms, 0) ||
227 BOTH_DIMMS_ARE_POPULATED(s->dimms, 1)))
228 s->nmode = 2;
229 launch1 = ddr3_launch1_tab[s->nmode - 1]
230 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz];
231 launch2 = ddr3_launch2_tab[s->nmode - 1]
232 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz]
233 [s->selected_timings.CAS - 5];
234 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000235
236 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
237 MCHBAR32(0x400*i + 0x220) = launch1;
238 MCHBAR32(0x400*i + 0x224) = launch2;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200239 MCHBAR32(0x400*i + 0x21c) = 0;
Felix Held432575c2018-07-29 18:09:30 +0200240 MCHBAR32_OR(0x400*i + 0x248, 1 << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000241 }
242
Felix Held432575c2018-07-29 18:09:30 +0200243 MCHBAR32_AND_OR(0x2c0, ~0x58000000, 0x48000000);
244 MCHBAR32_OR(0x2c0, 0x1e0);
245 MCHBAR32_AND_OR(0x2c4, ~0xf, 0xc);
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200246 if (s->spd_type == DDR3)
Felix Held432575c2018-07-29 18:09:30 +0200247 MCHBAR32_OR(0x2c4, 0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000248}
249
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200250static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000251{
Felix Held3a2f9002018-07-29 18:51:22 +0200252 MCHBAR16_AND_OR(0x400*ch + 0x5a0, ~0xc440,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200253 (setting->clk_delay << 14) |
254 (setting->db_sel << 6) |
Felix Held3a2f9002018-07-29 18:51:22 +0200255 (setting->db_en << 10));
256 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0x70, setting->pi << 4);
257 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000258}
259
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200260static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000261{
Felix Held3a2f9002018-07-29 18:51:22 +0200262 MCHBAR32_AND_OR(0x400*ch + 0x5a0, ~0x30880,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200263 (setting->clk_delay << 16) |
264 (setting->db_sel << 7) |
Felix Held3a2f9002018-07-29 18:51:22 +0200265 (setting->db_en << 11));
266 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0x70, setting->pi << 4);
267 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000268}
269
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200270static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000271{
Felix Held3a2f9002018-07-29 18:51:22 +0200272 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x3300000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200273 (setting->clk_delay << 24) |
274 (setting->db_sel << 20) |
Felix Held3a2f9002018-07-29 18:51:22 +0200275 (setting->db_en << 21));
276 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0x70, setting->pi << 4);
277 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000278}
279
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200280static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000281{
Felix Held3a2f9002018-07-29 18:51:22 +0200282 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200283 (setting->clk_delay << 27) |
284 (setting->db_sel << 22) |
Felix Held3a2f9002018-07-29 18:51:22 +0200285 (setting->db_en << 23));
286 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0x70, setting->pi << 4);
287 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000288}
289
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200290static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000291{
Felix Held3a2f9002018-07-29 18:51:22 +0200292 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200293 (setting->clk_delay << 14) |
294 (setting->db_sel << 12) |
Felix Held3a2f9002018-07-29 18:51:22 +0200295 (setting->db_en << 13));
296 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0x70, setting->pi << 4);
297 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000298}
299
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200300static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000301{
Felix Held3a2f9002018-07-29 18:51:22 +0200302 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200303 (setting->clk_delay << 10) |
304 (setting->db_sel << 8) |
Felix Held3a2f9002018-07-29 18:51:22 +0200305 (setting->db_en << 9));
306 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0x70, setting->pi << 4);
307 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000308}
309
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200310static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000311{
Felix Held3a2f9002018-07-29 18:51:22 +0200312 MCHBAR8_AND_OR(0x400*ch + 0x598, ~0x30, setting->clk_delay << 4);
313 MCHBAR8_AND_OR(0x400*ch + 0x594, ~0x60,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200314 (setting->db_sel << 5) |
Felix Held3a2f9002018-07-29 18:51:22 +0200315 (setting->db_en << 6));
316 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0x70, setting->pi << 4);
317 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000318}
319
Arthur Heymans3876f242017-06-09 22:55:22 +0200320/**
321 * All finer DQ and DQS DLL settings are set to the same value
322 * for each rank in a channel, while coarse is common.
323 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100324void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000325{
Arthur Heymans3876f242017-06-09 22:55:22 +0200326 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000327
Felix Held3a2f9002018-07-29 18:51:22 +0200328 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4 + 1)),
329 setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000330
Arthur Heymans3876f242017-06-09 22:55:22 +0200331 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200332 MCHBAR32_AND_OR(0x400 * ch + 0x5b4 + rank * 4, ~(0x201 << lane),
333 (setting->db_en << (9 + lane)) |
334 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000335
Felix Held3a2f9002018-07-29 18:51:22 +0200336 MCHBAR32_AND_OR(0x400*ch + 0x5c8 + rank * 4,
337 ~(0x3 << (16 + lane * 2)),
338 setting->clk_delay << (16+lane * 2));
Arthur Heymans3876f242017-06-09 22:55:22 +0200339
340 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
Felix Held3a2f9002018-07-29 18:51:22 +0200341 (MCHBAR8(0x400*ch + 0x520 + lane * 4) & ~0x7f) |
342 (setting->pi << 4) |
343 setting->tap;
Arthur Heymans3876f242017-06-09 22:55:22 +0200344 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000345}
346
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100347void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000348{
Arthur Heymans3876f242017-06-09 22:55:22 +0200349 int rank;
Felix Held3a2f9002018-07-29 18:51:22 +0200350 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4)),
351 setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000352
Arthur Heymans3876f242017-06-09 22:55:22 +0200353 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200354 MCHBAR32_AND_OR(0x400 * ch + 0x5a4 + rank * 4, ~(0x201 << lane),
355 (setting->db_en << (9 + lane)) |
356 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000357
Felix Held3a2f9002018-07-29 18:51:22 +0200358 MCHBAR32_AND_OR(0x400 * ch + 0x5c8 + rank * 4,
359 ~(0x3 << (lane * 2)), setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000360
Felix Held3a2f9002018-07-29 18:51:22 +0200361 MCHBAR8_AND_OR(0x400*ch + 0x500 + lane * 4 + rank, ~0x7f,
362 (setting->pi << 4) | setting->tap);
Arthur Heymans3876f242017-06-09 22:55:22 +0200363 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000364}
365
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100366void rt_set_dqs(u8 channel, u8 lane, u8 rank,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100367 struct rt_dqs_setting *dqs_setting)
368{
369 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
370 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100371 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100372 dqs_setting->tap,
373 dqs_setting->pi);
374
375 saved_tap &= ~(0xf << (rank * 4));
376 saved_tap |= dqs_setting->tap << (rank * 4);
377 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
378
379 saved_pi &= ~(0x7 << (rank * 3));
380 saved_pi |= dqs_setting->pi << (rank * 3);
381 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
382}
383
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200384static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000385{
386 u8 i;
387 u8 twl, ta1, ta2, ta3, ta4;
388 u8 reg8;
389 u8 flag1 = 0;
390 u8 flag2 = 0;
391 u16 reg16;
392 u32 reg32;
393 u16 ddr, fsb;
394 u8 trpmod = 0;
395 u8 bankmod = 1;
396 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100397 u8 adjusted_cas;
398
399 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000400
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200401 u16 fsb_to_ps[3] = {
Angel Pons9d20c842021-01-13 12:39:37 +0100402 5000, /* 800 */
403 3750, /* 1067 */
404 3000 /* 1333 */
Damien Zammit4b513a62015-08-20 00:37:05 +1000405 };
406
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200407 u16 ddr_to_ps[6] = {
Angel Pons9d20c842021-01-13 12:39:37 +0100408 5000, /* 400 */
409 3750, /* 533 */
410 3000, /* 667 */
411 2500, /* 800 */
412 1875, /* 1067 */
413 1500 /* 1333 */
Damien Zammit4b513a62015-08-20 00:37:05 +1000414 };
415
416 u16 lut1[6] = {
417 0,
418 0,
419 2600,
420 3120,
421 4171,
422 5200
423 };
424
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200425 static const u8 ddr3_turnaround_tab[3][6][4] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200426 { /* DDR3 800 */
427 {0x9, 0x7, 0x7, 0x9}, /* CL = 5 */
428 {0x9, 0x7, 0x8, 0x8}, /* CL = 6 */
429 },
430 { /* DDR3 1066 */
431 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
432 {0x9, 0x7, 0x7, 0x9}, /* CL = 6 */
433 {0x9, 0x7, 0x8, 0x8}, /* CL = 7 */
434 {0x9, 0x7, 0x9, 0x7} /* CL = 8 */
435 },
436 { /* DDR3 1333 */
437 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
438 {0x0, 0x0, 0x0, 0x0}, /* CL = 6 - Not supported */
439 {0x0, 0x0, 0x0, 0x0}, /* CL = 7 - Not supported */
440 {0x9, 0x7, 0x9, 0x8}, /* CL = 8 */
441 {0x9, 0x7, 0xA, 0x7}, /* CL = 9 */
442 {0x9, 0x7, 0xB, 0x6}, /* CL = 10 */
443 }
444 };
Damien Zammit4b513a62015-08-20 00:37:05 +1000445
Arthur Heymans66a0f552017-05-15 10:33:01 +0200446 /* [DDR freq][0x26F & 1][pagemod] */
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200447 static const u8 ddr2_x252_tab[2][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200448 { /* DDR2 667 */
449 {12, 16},
450 {14, 18}
451 },
452 { /* DDR2 800 */
453 {14, 18},
454 {16, 20}
455 }
456 };
457
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200458 static const u8 ddr3_x252_tab[3][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200459 { /* DDR3 800 */
460 {16, 20},
461 {18, 22}
462 },
463 { /* DDR3 1067 */
464 {20, 26},
465 {26, 26}
466 },
467 { /* DDR3 1333 */
468 {20, 30},
469 {22, 32},
470 }
471 };
472
473 if (s->spd_type == DDR2) {
474 ta1 = 6;
475 ta2 = 6;
476 ta3 = 5;
477 ta4 = 8;
478 } else {
479 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
480 int cas_idx = s->selected_timings.CAS - 5;
481 ta1 = ddr3_turnaround_tab[ddr3_idx][cas_idx][0];
482 ta2 = ddr3_turnaround_tab[ddr3_idx][cas_idx][1];
483 ta3 = ddr3_turnaround_tab[ddr3_idx][cas_idx][2];
484 ta4 = ddr3_turnaround_tab[ddr3_idx][cas_idx][3];
485 }
486
487 if (s->spd_type == DDR2)
488 twl = s->selected_timings.CAS - 1;
489 else /* DDR3 */
490 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
Damien Zammit4b513a62015-08-20 00:37:05 +1000491
492 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200493 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000494 trpmod = 1;
495 bankmod = 0;
496 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100497 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000498 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000499 }
500
501 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200502 MCHBAR8_OR(0x400*i + 0x26f, 0x3);
503 MCHBAR8_AND_OR(0x400*i + 0x228, ~0x7, 0x2);
504 /* tWL - x ?? */
505 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf0, 0 << 4);
Felix Held3a2f9002018-07-29 18:51:22 +0200506 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf, adjusted_cas);
507 MCHBAR16_AND_OR(0x400*i + 0x265, ~0x3f00,
508 (adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000509
510 reg16 = (s->selected_timings.tRAS << 11) |
511 ((twl + 4 + s->selected_timings.tWR) << 6) |
512 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
513 MCHBAR16(0x400*i + 0x250) = reg16;
514
515 reg32 = (bankmod << 21) |
516 (s->selected_timings.tRRD << 17) |
517 (s->selected_timings.tRP << 13) |
518 ((s->selected_timings.tRP + trpmod) << 9) |
519 s->selected_timings.tRFC;
Arthur Heymans66a0f552017-05-15 10:33:01 +0200520 if (bankmod == 0) {
521 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
522 if (s->spd_type == DDR2)
523 reg32 |= ddr2_x252_tab[s->selected_timings.mem_clk
524 - MEM_CLOCK_667MHz][reg8][pagemod]
525 << 22;
526 else
527 reg32 |= ddr3_x252_tab[s->selected_timings.mem_clk
528 - MEM_CLOCK_800MHz][reg8][pagemod]
529 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000530 }
531 MCHBAR32(0x400*i + 0x252) = reg32;
532
533 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
534 (0x4 << 8) | (ta2 << 4) | ta4;
535
536 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
537 ((twl + 4 + s->selected_timings.tWTR) << 12) |
538 (ta3 << 8) | (4 << 4) | ta1;
539
540 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
541 s->selected_timings.tRFC;
542
Felix Held3a2f9002018-07-29 18:51:22 +0200543 MCHBAR16_AND_OR(0x400*i + 0x260, ~0x3fe,
544 (s->spd_type == DDR2 ? 100 : 256) << 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000545 MCHBAR8(0x400*i + 0x264) = 0xff;
Felix Held3a2f9002018-07-29 18:51:22 +0200546 MCHBAR8_AND_OR(0x400*i + 0x25d, ~0x3f,
547 s->selected_timings.tRAS);
Damien Zammit4b513a62015-08-20 00:37:05 +1000548 MCHBAR16(0x400*i + 0x244) = 0x2310;
549
550 switch (s->selected_timings.mem_clk) {
551 case MEM_CLOCK_667MHz:
552 reg8 = 0;
553 break;
554 default:
555 reg8 = 1;
556 break;
557 }
558
Felix Held3a2f9002018-07-29 18:51:22 +0200559 MCHBAR8_AND_OR(0x400*i + 0x246, ~0x1f, (reg8 << 2) | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000560
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200561 fsb = fsb_to_ps[s->selected_timings.fsb_clk];
562 ddr = ddr_to_ps[s->selected_timings.mem_clk];
Arthur Heymans66a0f552017-05-15 10:33:01 +0200563 reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000564 reg32 = (u32)((reg32 / fsb) << 8);
565 reg32 |= 0x0e000000;
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200566 if ((fsb_to_mhz(s->selected_timings.fsb_clk) /
567 ddr_to_mhz(s->selected_timings.mem_clk)) > 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000568 reg32 |= 1 << 24;
569 }
Felix Held3a2f9002018-07-29 18:51:22 +0200570 MCHBAR32_AND_OR(0x400*i + 0x248, ~0x0f001f00, reg32);
Damien Zammit4b513a62015-08-20 00:37:05 +1000571
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100572 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000573 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100574
575 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000576 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100577
Damien Zammit4b513a62015-08-20 00:37:05 +1000578 reg16 = (u8)(twl - 1 - flag1 - flag2);
579 reg16 |= reg16 << 4;
580 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100581 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000582 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000583 }
584 reg16 |= flag1 << 8;
585 reg16 |= flag2 << 9;
Felix Held432575c2018-07-29 18:09:30 +0200586 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x1ff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000587 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
Felix Held432575c2018-07-29 18:09:30 +0200588 MCHBAR32_AND(0x400*i + 0x265, ~0x1f);
589 MCHBAR32_AND_OR(0x400*i + 0x269, ~0x000fffff,
590 (0x3f << 14) | lut1[s->selected_timings.mem_clk]);
591 MCHBAR8_OR(0x400*i + 0x274, 1);
592 MCHBAR8_AND(0x400*i + 0x24c, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000593
594 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100595 if (s->spd_type == DDR2) {
596 switch (s->selected_timings.mem_clk) {
597 default:
598 case MEM_CLOCK_667MHz:
599 reg16 = 0x99;
600 break;
601 case MEM_CLOCK_800MHz:
602 if (s->selected_timings.CAS == 5)
603 reg16 = 0x19a;
604 else if (s->selected_timings.CAS == 6)
605 reg16 = 0x9a;
606 break;
607 }
608 } else { /* DDR3 */
609 switch (s->selected_timings.mem_clk) {
610 default:
611 case MEM_CLOCK_800MHz:
612 case MEM_CLOCK_1066MHz:
613 reg16 = 1;
614 break;
615 case MEM_CLOCK_1333MHz:
616 reg16 = 2;
617 break;
618 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000619 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100620
Damien Zammit4b513a62015-08-20 00:37:05 +1000621 reg16 &= 0x7;
622 reg16 += twl + 9;
623 reg16 <<= 10;
Felix Held432575c2018-07-29 18:09:30 +0200624 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x7c00, reg16);
625 MCHBAR8_AND_OR(0x400*i + 0x267, ~0x3f, 0x13);
626 MCHBAR8_AND_OR(0x400*i + 0x268, ~0xff, 0x4a);
Damien Zammit4b513a62015-08-20 00:37:05 +1000627
628 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
629 reg16 += 2 << 12;
630 reg16 |= (0x15 << 6) | 0x1f;
Felix Held432575c2018-07-29 18:09:30 +0200631 MCHBAR16_AND_OR(0x400*i + 0x26d, ~0x7fff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000632
633 reg32 = (1 << 25) | (6 << 27);
Felix Held432575c2018-07-29 18:09:30 +0200634 MCHBAR32_AND_OR(0x400*i + 0x269, ~0xfa300000, reg32);
635 MCHBAR8_AND(0x400*i + 0x271, ~0x80);
636 MCHBAR8_AND(0x400*i + 0x274, ~0x6);
Angel Pons9d20c842021-01-13 12:39:37 +0100637 } /* END EACH POPULATED CHANNEL */
Damien Zammit4b513a62015-08-20 00:37:05 +1000638
639 reg16 = 0x1f << 5;
640 reg16 |= 0xe << 10;
Felix Held432575c2018-07-29 18:09:30 +0200641 MCHBAR16_AND_OR(0x125, ~0x3fe0, reg16);
642 MCHBAR16_AND_OR(0x127, ~0x7ff, 0x540);
643 MCHBAR8_OR(0x129, 0x1f);
644 MCHBAR8_OR(0x12c, 0xa0);
645 MCHBAR32_AND_OR(0x241, ~0x1ffff, 0x11);
646 MCHBAR32_AND_OR(0x641, ~0x1ffff, 0x11);
647 MCHBAR8_AND(0x246, ~0x10);
648 MCHBAR8_AND(0x646, ~0x10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000649 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
650 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
Felix Held432575c2018-07-29 18:09:30 +0200651 MCHBAR8_AND_OR(0x12d, ~0xf0, reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100652 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Felix Held432575c2018-07-29 18:09:30 +0200653 MCHBAR8_AND_OR(0x12d, ~0xf, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000654 MCHBAR8(0x12f) = 0x4c;
655 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
Arthur Heymans638240e2017-12-25 18:14:46 +0100656 if (s->spd_type == DDR3) {
657 MCHBAR8(0x114) = 0x42;
658 reg16 = (512 - MAX(5, s->selected_timings.tRFC + 10000
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200659 / ddr_to_ps[s->selected_timings.mem_clk]))
Arthur Heymans638240e2017-12-25 18:14:46 +0100660 / 2;
661 reg16 &= 0x1ff;
662 reg32 = (reg16 << 22) | (0x80 << 14) | (0xa << 9);
663 }
Felix Held432575c2018-07-29 18:09:30 +0200664 MCHBAR32_AND_OR(0x6c0, ~0xffffff00, reg32);
665 MCHBAR8_AND_OR(0x6c4, ~0x7, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000666}
667
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200668static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000669{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200670 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000671 u16 reg16 = 0;
672 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000673
Arthur Heymans638240e2017-12-25 18:14:46 +0100674 const u8 rank2clken[8] = { 0x04, 0x01, 0x20, 0x08, 0x01, 0x04,
675 0x08, 0x10 };
676
Felix Held432575c2018-07-29 18:09:30 +0200677 MCHBAR16_AND_OR(0x180, ~0x7e06, 0xc04);
678 MCHBAR16_AND_OR(0x182, ~0x3ff, 0xc8);
679 MCHBAR16_AND_OR(0x18a, ~0x1f1f, 0x0f0f);
680 MCHBAR16_AND_OR(0x1b4, ~0x8020, 0x100);
681 MCHBAR8_AND_OR(0x194, ~0x77, 0x33);
Damien Zammit4b513a62015-08-20 00:37:05 +1000682 switch (s->selected_timings.mem_clk) {
683 default:
684 case MEM_CLOCK_667MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100685 case MEM_CLOCK_1333MHz:
Damien Zammit4b513a62015-08-20 00:37:05 +1000686 reg16 = (0xa << 9) | 0xa;
687 break;
688 case MEM_CLOCK_800MHz:
689 reg16 = (0x9 << 9) | 0x9;
690 break;
Arthur Heymans638240e2017-12-25 18:14:46 +0100691 case MEM_CLOCK_1066MHz:
692 reg16 = (0x7 << 9) | 0x7;
693 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000694 }
Felix Held432575c2018-07-29 18:09:30 +0200695 MCHBAR16_AND_OR(0x19c, ~0x1e0f, reg16);
696 MCHBAR16_AND_OR(0x19c, ~0x2030, 0x2010);
Damien Zammit4b513a62015-08-20 00:37:05 +1000697 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200698 MCHBAR16_AND(0x198, ~0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000699
Felix Held432575c2018-07-29 18:09:30 +0200700 MCHBAR16_AND_OR(0x1c8, ~0x1f, 0xd);
Damien Zammit4b513a62015-08-20 00:37:05 +1000701
702 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200703 MCHBAR8_AND(0x190, ~1);
Angel Pons9d20c842021-01-13 12:39:37 +0100704 udelay(1); /* 533ns */
Felix Held432575c2018-07-29 18:09:30 +0200705 MCHBAR32_AND(0x198, ~0x11554000);
Damien Zammit4b513a62015-08-20 00:37:05 +1000706 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200707 MCHBAR32_AND(0x198, ~0x1455);
Damien Zammit4b513a62015-08-20 00:37:05 +1000708 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200709 MCHBAR8_AND(0x583, ~0x1c);
710 MCHBAR8_AND(0x983, ~0x1c);
Angel Pons9d20c842021-01-13 12:39:37 +0100711 udelay(1); /* 533ns */
Felix Held432575c2018-07-29 18:09:30 +0200712 MCHBAR8_AND(0x583, ~0x3);
713 MCHBAR8_AND(0x983, ~0x3);
Angel Pons9d20c842021-01-13 12:39:37 +0100714 udelay(1); /* 533ns */
Damien Zammit4b513a62015-08-20 00:37:05 +1000715
Angel Pons9d20c842021-01-13 12:39:37 +0100716 /* ME related */
Felix Held432575c2018-07-29 18:09:30 +0200717 MCHBAR32_AND_OR(0x1a0, ~0x7ffffff,
718 s->spd_type == DDR2 ? 0x551803 : 0x555801);
Damien Zammit4b513a62015-08-20 00:37:05 +1000719
Felix Held432575c2018-07-29 18:09:30 +0200720 MCHBAR16_AND(0x1b4, ~0x800);
Arthur Heymans638240e2017-12-25 18:14:46 +0100721 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200722 MCHBAR8_OR(0x1a8, 0xf0);
Arthur Heymans638240e2017-12-25 18:14:46 +0100723 } else { /* DDR3 */
724 reg8 = 0x9; /* 0x9 << 4 ?? */
725 if (s->dimms[0].ranks == 2)
726 reg8 &= ~0x80;
727 if (s->dimms[3].ranks == 2)
728 reg8 &= ~0x10;
Felix Held432575c2018-07-29 18:09:30 +0200729 MCHBAR8_AND_OR(0x1a8, ~0xf0, reg8);
Arthur Heymans638240e2017-12-25 18:14:46 +0100730 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000731
732 FOR_EACH_CHANNEL(i) {
733 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100734 if ((s->spd_type == DDR3) && (i == 0))
735 reg16 = (0x3 << 12);
Felix Held3a2f9002018-07-29 18:51:22 +0200736 MCHBAR16_AND_OR(0x400*i + 0x59c, ~0x3000, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000737
738 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100739 FOR_EACH_RANK_IN_CHANNEL(r) {
740 if (!RANK_IS_POPULATED(s->dimms, i, r))
741 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000742 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100743
Felix Held432575c2018-07-29 18:09:30 +0200744 MCHBAR32_AND_OR(0x400*i + 0x59c, ~0xfff, reg32);
745 MCHBAR8_AND(0x400*i + 0x594, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000746
Arthur Heymans638240e2017-12-25 18:14:46 +0100747 if (s->spd_type == DDR2) {
748 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
749 printk(BIOS_DEBUG,
750 "No dimms in channel %d\n", i);
751 reg8 = 0x3f;
752 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
753 printk(BIOS_DEBUG,
754 "DimmA populated only in channel %d\n",
755 i);
756 reg8 = 0x38;
757 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
758 printk(BIOS_DEBUG,
759 "DimmB populated only in channel %d\n",
760 i);
761 reg8 = 0x7;
762 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
763 printk(BIOS_DEBUG,
764 "Both dimms populated in channel %d\n",
765 i);
766 reg8 = 0;
767 } else {
768 die("Unhandled case\n");
769 }
Felix Held432575c2018-07-29 18:09:30 +0200770 MCHBAR32_AND_OR(0x400*i + 0x5a0, ~0x3f000000,
771 (u32)(reg8 << 24));
Arthur Heymans638240e2017-12-25 18:14:46 +0100772
773 } else { /* DDR3 */
774 FOR_EACH_POPULATED_RANK_IN_CHANNEL(s->dimms, i, r) {
Felix Held3a2f9002018-07-29 18:51:22 +0200775 MCHBAR8_AND(0x400 * i + 0x5a0 + 3,
776 ~rank2clken[r + i * 4]);
Arthur Heymans638240e2017-12-25 18:14:46 +0100777 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000778 }
Angel Pons9d20c842021-01-13 12:39:37 +0100779 } /* END EACH CHANNEL */
Damien Zammit4b513a62015-08-20 00:37:05 +1000780
Arthur Heymans638240e2017-12-25 18:14:46 +0100781 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200782 MCHBAR8_OR(0x1a8, 1);
783 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100784 } else { /* DDR3 */
Felix Held432575c2018-07-29 18:09:30 +0200785 MCHBAR8_AND(0x1a8, ~1);
786 MCHBAR8_OR(0x1a8, 0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100787 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000788
Angel Pons9d20c842021-01-13 12:39:37 +0100789 /* Update DLL timing */
Felix Held432575c2018-07-29 18:09:30 +0200790 MCHBAR8_AND(0x1a4, ~0x80);
791 MCHBAR8_OR(0x1a4, 0x40);
792 MCHBAR16_AND_OR(0x5f0, ~0x400, 0x400);
Damien Zammit4b513a62015-08-20 00:37:05 +1000793
Damien Zammit4b513a62015-08-20 00:37:05 +1000794 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200795 MCHBAR16_AND_OR(0x400*i + 0x5f0, ~0x3fc, 0x3fc);
796 MCHBAR32_AND(0x400*i + 0x5fc, ~0xcccccccc);
797 MCHBAR8_AND_OR(0x400*i + 0x5d9, ~0xf0,
798 s->spd_type == DDR2 ? 0x70 : 0x60);
799 MCHBAR16_AND_OR(0x400*i + 0x590, ~0xffff,
800 s->spd_type == DDR2 ? 0x5555 : 0xa955);
Damien Zammit4b513a62015-08-20 00:37:05 +1000801 }
802
803 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100804 const struct dll_setting *setting;
805
Elyes HAOUAS0ce41f12018-11-13 10:03:31 +0100806 switch (s->selected_timings.mem_clk) {
Arthur Heymans638240e2017-12-25 18:14:46 +0100807 default: /* Should not happen */
808 case MEM_CLOCK_667MHz:
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100809 setting = default_ddr2_667_ctrl;
Arthur Heymans638240e2017-12-25 18:14:46 +0100810 break;
811 case MEM_CLOCK_800MHz:
812 if (s->spd_type == DDR2)
813 setting = default_ddr2_800_ctrl;
814 else
815 setting = default_ddr3_800_ctrl[s->nmode - 1];
816 break;
817 case MEM_CLOCK_1066MHz:
818 setting = default_ddr3_1067_ctrl[s->nmode - 1];
819 break;
820 case MEM_CLOCK_1333MHz:
821 setting = default_ddr3_1333_ctrl[s->nmode - 1];
822 break;
823 }
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100824
825 clkset0(i, &setting[CLKSET0]);
826 clkset1(i, &setting[CLKSET1]);
827 ctrlset0(i, &setting[CTRL0]);
828 ctrlset1(i, &setting[CTRL1]);
829 ctrlset2(i, &setting[CTRL2]);
830 ctrlset3(i, &setting[CTRL3]);
831 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000832 }
833
Angel Pons9d20c842021-01-13 12:39:37 +0100834 /* XXX if not async mode */
Felix Held432575c2018-07-29 18:09:30 +0200835 MCHBAR16_AND(0x180, ~0x8200);
836 MCHBAR8_OR(0x180, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000837 j = 0;
838 for (i = 0; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200839 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
840 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100841 while (MCHBAR8(0x180) & 0x10)
842 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000843 if (MCHBAR32(0x184) == 0xffffffff) {
844 j++;
845 if (j >= 2)
846 break;
847
848 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
849 j = 2;
850 break;
851 }
852 } else {
853 j = 0;
854 }
855 }
856 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
857 j = 0;
858 i++;
859 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200860 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
861 MCHBAR8_OR(0x180, 0x4);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100862 while (MCHBAR8(0x180) & 0x10)
863 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000864 if (MCHBAR32(0x184) == 0) {
865 i++;
866 break;
867 }
868 }
869 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200870 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
871 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100872 while (MCHBAR8(0x180) & 0x10)
873 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000874 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100875 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000876 if (j >= 2)
877 break;
878 } else {
879 j = 0;
880 }
881 }
882 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200883 MCHBAR8_AND(0x1c8, ~0x1f);
884 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100885 while (MCHBAR8(0x180) & 0x10)
886 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000887 j = 2;
888 }
889 }
890
891 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200892 MCHBAR8_AND(0x1c8, ~0x1f);
Damien Zammit4b513a62015-08-20 00:37:05 +1000893 async = 1;
894 }
895
Arthur Heymans638240e2017-12-25 18:14:46 +0100896 switch (s->selected_timings.mem_clk) {
897 case MEM_CLOCK_667MHz:
898 clk = 0x1a;
899 if (async != 1) {
900 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
901 clk = 0x10;
Damien Zammit4b513a62015-08-20 00:37:05 +1000902 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100903 break;
904 case MEM_CLOCK_800MHz:
905 case MEM_CLOCK_1066MHz:
906 if (async != 1)
907 clk = 0x10;
908 else
909 clk = 0x1a;
910 break;
911 case MEM_CLOCK_1333MHz:
912 clk = 0x18;
913 break;
914 default:
915 clk = 0x1a;
916 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000917 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100918
Felix Held432575c2018-07-29 18:09:30 +0200919 MCHBAR8_AND(0x180, ~0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +1000920
Arthur Heymans638240e2017-12-25 18:14:46 +0100921 if ((s->spd_type == DDR3 && s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
922 || (s->spd_type == DDR2 && s->selected_timings.fsb_clk == FSB_CLOCK_800MHz
923 && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200924 i = MCHBAR8(0x1c8) & 0xf;
Arthur Heymans638240e2017-12-25 18:14:46 +0100925 if (s->spd_type == DDR2)
926 i = (i + 10) % 14;
927 else /* DDR3 */
928 i = (i + 3) % 12;
Felix Held432575c2018-07-29 18:09:30 +0200929 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
930 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100931 while (MCHBAR8(0x180) & 0x10)
932 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000933 }
934
935 reg8 = MCHBAR8(0x188) & ~1;
936 MCHBAR8(0x188) = reg8;
937 reg8 &= ~0x3e;
938 reg8 |= clk;
939 MCHBAR8(0x188) = reg8;
940 reg8 |= 1;
941 MCHBAR8(0x188) = reg8;
942
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100943 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Felix Held432575c2018-07-29 18:09:30 +0200944 MCHBAR8_OR(0x18c, 1);
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100945}
Damien Zammit4b513a62015-08-20 00:37:05 +1000946
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100947static void select_default_dq_dqs_settings(struct sysinfo *s)
948{
949 int ch, lane;
950
Arthur Heymans276049f2017-11-05 05:56:34 +0100951 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
952 switch (s->selected_timings.mem_clk) {
953 case MEM_CLOCK_667MHz:
954 memcpy(s->dqs_settings[ch],
955 default_ddr2_667_dqs,
956 sizeof(s->dqs_settings[ch]));
957 memcpy(s->dq_settings[ch],
958 default_ddr2_667_dq,
959 sizeof(s->dq_settings[ch]));
960 s->rt_dqs[ch][lane].tap = 7;
961 s->rt_dqs[ch][lane].pi = 2;
962 break;
963 case MEM_CLOCK_800MHz:
964 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100965 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100966 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100967 sizeof(s->dqs_settings[ch]));
968 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100969 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100970 sizeof(s->dq_settings[ch]));
971 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100972 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100973 } else { /* DDR3 */
Arthur Heymans638240e2017-12-25 18:14:46 +0100974 memcpy(s->dqs_settings[ch],
975 default_ddr3_800_dqs[s->nmode - 1],
976 sizeof(s->dqs_settings[ch]));
977 memcpy(s->dq_settings[ch],
978 default_ddr3_800_dq[s->nmode - 1],
979 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100980 s->rt_dqs[ch][lane].tap = 6;
Arthur Heymans638240e2017-12-25 18:14:46 +0100981 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100982 }
Arthur Heymans276049f2017-11-05 05:56:34 +0100983 break;
984 case MEM_CLOCK_1066MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100985 memcpy(s->dqs_settings[ch],
986 default_ddr3_1067_dqs[s->nmode - 1],
987 sizeof(s->dqs_settings[ch]));
988 memcpy(s->dq_settings[ch],
989 default_ddr3_1067_dq[s->nmode - 1],
990 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100991 s->rt_dqs[ch][lane].tap = 5;
Arthur Heymans638240e2017-12-25 18:14:46 +0100992 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans276049f2017-11-05 05:56:34 +0100993 break;
994 case MEM_CLOCK_1333MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100995 memcpy(s->dqs_settings[ch],
996 default_ddr3_1333_dqs[s->nmode - 1],
997 sizeof(s->dqs_settings[ch]));
998 memcpy(s->dq_settings[ch],
999 default_ddr3_1333_dq[s->nmode - 1],
1000 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +01001001 s->rt_dqs[ch][lane].tap = 7;
1002 s->rt_dqs[ch][lane].pi = 0;
1003 break;
1004 default: /* not supported */
1005 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001006 }
1007 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001008}
Damien Zammit4b513a62015-08-20 00:37:05 +10001009
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001010/*
1011 * It looks like only the RT DQS register for the first rank
1012 * is used for all ranks. Just set all the 'unused' RT DQS registers
1013 * to the same as rank 0, out of precaution.
1014 */
1015static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
1016{
Angel Pons9d20c842021-01-13 12:39:37 +01001017 /* Program DQ/DQS dll settings */
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001018 int ch, lane, rank;
1019
1020 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +01001021 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001022 FOR_EACH_RANK_IN_CHANNEL(rank) {
1023 rt_set_dqs(ch, lane, rank,
1024 &s->rt_dqs[ch][lane]);
1025 }
1026 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
1027 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001028 }
1029 }
1030}
1031
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001032static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001033{
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001034 u8 i, j, k, reg8;
1035 const u32 ddr2_x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001036 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001037 const u16 ddr2_x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1038 const u32 ddr2_x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1039 const u32 ddr2_x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1040 const u32 ddr2_x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1041 const u32 ddr2_x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1042 const u32 ddr2_x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1043 const u32 ddr2_x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1044 const u32 ddr2_x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1045 const u32 ddr2_x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1046
1047 const u32 ddr3_x32a[8] = {0x06060606, 0x06060606, 0x0b090807, 0x12110f0d,
1048 0x06060606, 0x08070606, 0x0d0b0a09, 0x16161511};
1049 const u16 ddr3_x378[6] = {0, 0xbbbb, 0x6666, 0x6666, 0x6666, 0x6666};
1050 const u32 ddr3_x382[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1051 const u32 ddr3_x386[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1052 const u32 ddr3_x38a[6] = {0, 0x06060605, 0x07060504, 0x07060504, 0x34343434, 0x34343434};
1053 const u32 ddr3_x38e[6] = {0, 0x09080707, 0x09090808, 0x09090808, 0x34343434, 0x34343434};
1054 const u32 ddr3_x392[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1055 const u32 ddr3_x396[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1056 const u32 ddr3_x39a[6] = {0, 0x07060606, 0x08070605, 0x08070605, 0x34343434, 0x34343434};
1057 const u32 ddr3_x39e[6] = {0, 0x09090807, 0x0b0b0a09, 0x0b0b0a09, 0x34343434, 0x34343434};
1058
1059 const u16 *x378;
1060 const u32 *x32a, *x382, *x386, *x38a, *x38e;
1061 const u32 *x392, *x396, *x39a, *x39e;
1062
1063 const u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
Damien Zammit4b513a62015-08-20 00:37:05 +10001064 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1065
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001066 if (s->spd_type == DDR2) {
1067 x32a = ddr2_x32a;
1068 x378 = ddr2_x378;
1069 x382 = ddr2_x382;
1070 x386 = ddr2_x386;
1071 x38a = ddr2_x38a;
1072 x38e = ddr2_x38e;
1073 x392 = ddr2_x392;
1074 x396 = ddr2_x396;
1075 x39a = ddr2_x39a;
1076 x39e = ddr2_x39e;
1077 } else { /* DDR3 */
1078 x32a = ddr3_x32a;
1079 x378 = ddr3_x378;
1080 x382 = ddr3_x382;
1081 x386 = ddr3_x386;
1082 x38a = ddr3_x38a;
1083 x38e = ddr3_x38e;
1084 x392 = ddr3_x392;
1085 x396 = ddr3_x396;
1086 x39a = ddr3_x39a;
1087 x39e = ddr3_x39e;
1088 }
1089
Damien Zammit4b513a62015-08-20 00:37:05 +10001090 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1091 for (j = 0; j < 6; j++) {
1092 if (j == 0) {
Felix Held3a2f9002018-07-29 18:51:22 +02001093 MCHBAR32_AND_OR(0x400*i + addr[j], ~0xff000,
1094 0xaa000);
Felix Held432575c2018-07-29 18:09:30 +02001095 MCHBAR16_AND_OR(0x400*i + 0x320, ~0xffff,
1096 0x6666);
Damien Zammit4b513a62015-08-20 00:37:05 +10001097 for (k = 0; k < 8; k++) {
Felix Held3a2f9002018-07-29 18:51:22 +02001098 MCHBAR32_AND_OR(0x400*i + addr[j] +
1099 0xe + (k << 2),
1100 ~0x3f3f3f3f, x32a[k]);
1101 MCHBAR32_AND_OR(0x400*i + addr[j] +
1102 0x2e + (k << 2),
1103 ~0x3f3f3f3f, x32a[k]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001104 }
1105 } else {
Felix Held3a2f9002018-07-29 18:51:22 +02001106 MCHBAR16_AND_OR(0x400*i + addr[j],
1107 ~0xf000, 0xa000);
1108 MCHBAR16_AND_OR(0x400*i + addr[j] + 4,
1109 ~0xffff, x378[j]);
1110 MCHBAR32_AND_OR(0x400*i + addr[j] + 0xe,
1111 ~0x3f3f3f3f, x382[j]);
1112 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x12,
1113 ~0x3f3f3f3f, x386[j]);
1114 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x16,
1115 ~0x3f3f3f3f, x38a[j]);
1116 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1a,
1117 ~0x3f3f3f3f, x38e[j]);
1118 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1e,
1119 ~0x3f3f3f3f, x392[j]);
1120 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x22,
1121 ~0x3f3f3f3f, x396[j]);
1122 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x26,
1123 ~0x3f3f3f3f, x39a[j]);
1124 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x2a,
1125 ~0x3f3f3f3f, x39e[j]);
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001126 }
Felix Held3a2f9002018-07-29 18:51:22 +02001127 if (s->spd_type == DDR3 &&
1128 BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
1129 MCHBAR16_AND_OR(0x378 + 0x400 * i,
1130 ~0xffff, 0xcccc);
Damien Zammit4b513a62015-08-20 00:37:05 +10001131 }
Felix Held3a2f9002018-07-29 18:51:22 +02001132 MCHBAR8_AND_OR(0x400*i + addr[j], ~1, bit[j]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001133 }
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001134 reg8 = (s->spd_type == DDR2) ? 0x12 : 0x36;
Felix Held432575c2018-07-29 18:09:30 +02001135 MCHBAR8_AND_OR(0x400*i + 0x45a, ~0x3f, reg8);
1136 MCHBAR8_AND_OR(0x400*i + 0x45e, ~0x3f, reg8);
1137 MCHBAR8_AND_OR(0x400*i + 0x462, ~0x3f, reg8);
1138 MCHBAR8_AND_OR(0x400*i + 0x466, ~0x3f, reg8);
Angel Pons9d20c842021-01-13 12:39:37 +01001139 } /* END EACH POPULATED CHANNEL */
Damien Zammit4b513a62015-08-20 00:37:05 +10001140
Felix Held432575c2018-07-29 18:09:30 +02001141 MCHBAR32_AND_OR(0x134, ~0x63c00, 0x63c00);
1142 MCHBAR16_AND_OR(0x174, ~0x63ff, 0x63ff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001143 MCHBAR16(0x178) = 0x0135;
Felix Held432575c2018-07-29 18:09:30 +02001144 MCHBAR32_AND_OR(0x130, ~0x7bdffe0, 0x7a9ffa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001145
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001146 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001147 MCHBAR32_AND(0x130, ~(1 << 27));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001148 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001149 MCHBAR32_AND(0x130, ~(1 << 28));
Damien Zammit4b513a62015-08-20 00:37:05 +10001150
Felix Held432575c2018-07-29 18:09:30 +02001151 MCHBAR8_OR(0x130, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001152}
1153
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001154static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001155{
1156 u8 i;
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001157 static u16 ddr2_odt[16][2] = {
Angel Pons9d20c842021-01-13 12:39:37 +01001158 { 0x0000, 0x0000 }, /* NC_NC */
1159 { 0x0000, 0x0001 }, /* x8SS_NC */
1160 { 0x0000, 0x0011 }, /* x8DS_NC */
1161 { 0x0000, 0x0001 }, /* x16SS_NC */
1162 { 0x0004, 0x0000 }, /* NC_x8SS */
1163 { 0x0101, 0x0404 }, /* x8SS_x8SS */
1164 { 0x0101, 0x4444 }, /* x8DS_x8SS */
1165 { 0x0101, 0x0404 }, /* x16SS_x8SS */
1166 { 0x0044, 0x0000 }, /* NC_x8DS */
1167 { 0x1111, 0x0404 }, /* x8SS_x8DS */
1168 { 0x1111, 0x4444 }, /* x8DS_x8DS */
1169 { 0x1111, 0x0404 }, /* x16SS_x8DS */
1170 { 0x0004, 0x0000 }, /* NC_x16SS */
1171 { 0x0101, 0x0404 }, /* x8SS_x16SS */
1172 { 0x0101, 0x4444 }, /* x8DS_x16SS */
1173 { 0x0101, 0x0404 }, /* x16SS_x16SS */
Damien Zammit4b513a62015-08-20 00:37:05 +10001174 };
1175
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001176 static const u16 ddr3_odt[16][2] = {
Angel Pons9d20c842021-01-13 12:39:37 +01001177 { 0x0000, 0x0000 }, /* NC_NC */
1178 { 0x0000, 0x0001 }, /* x8SS_NC */
1179 { 0x0000, 0x0021 }, /* x8DS_NC */
1180 { 0x0000, 0x0001 }, /* x16SS_NC */
1181 { 0x0004, 0x0000 }, /* NC_x8SS */
1182 { 0x0105, 0x0405 }, /* x8SS_x8SS */
1183 { 0x0105, 0x4465 }, /* x8DS_x8SS */
1184 { 0x0105, 0x0405 }, /* x16SS_x8SS */
1185 { 0x0084, 0x0000 }, /* NC_x8DS */
1186 { 0x1195, 0x0405 }, /* x8SS_x8DS */
1187 { 0x1195, 0x4465 }, /* x8DS_x8DS */
1188 { 0x1195, 0x0405 }, /* x16SS_x8DS */
1189 { 0x0004, 0x0000 }, /* NC_x16SS */
1190 { 0x0105, 0x0405 }, /* x8SS_x16SS */
1191 { 0x0105, 0x4465 }, /* x8DS_x16SS */
1192 { 0x0105, 0x0405 }, /* x16SS_x16SS */
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001193 };
1194
Damien Zammit4b513a62015-08-20 00:37:05 +10001195 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001196 if (s->spd_type == DDR2) {
1197 MCHBAR16(0x400 * i + 0x298) =
1198 ddr2_odt[s->dimm_config[i]][1];
1199 MCHBAR16(0x400 * i + 0x294) =
1200 ddr2_odt[s->dimm_config[i]][0];
1201 } else {
1202 MCHBAR16(0x400 * i + 0x298) =
1203 ddr3_odt[s->dimm_config[i]][1];
1204 MCHBAR16(0x400 * i + 0x294) =
1205 ddr3_odt[s->dimm_config[i]][0];
1206 }
1207 u16 reg16 = MCHBAR16(0x400*i + 0x29c);
1208 reg16 &= ~0xfff;
1209 reg16 |= (s->spd_type == DDR2 ? 0x66b : 0x778);
1210 MCHBAR16(0x400*i + 0x29c) = reg16;
Felix Held3a2f9002018-07-29 18:51:22 +02001211 MCHBAR32_AND_OR(0x400*i + 0x260, ~0x70e3c00, 0x3063c00);
Damien Zammit4b513a62015-08-20 00:37:05 +10001212 }
1213}
1214
Arthur Heymans1994e4482017-11-04 07:52:23 +01001215static void pre_jedec_memory_map(void)
1216{
1217 /*
1218 * Configure the memory mapping in stacked mode (channel 1 being mapped
1219 * above channel 0) and with 128M per rank.
1220 * This simplifies dram trainings a lot since those need a test address.
1221 *
1222 * +-------------+ => 0
1223 * | ch 0, rank 0|
1224 * +-------------+ => 0x8000000 (128M)
1225 * | ch 0, rank 1|
1226 * +-------------+ => 0x10000000 (256M)
1227 * | ch 0, rank 2|
1228 * +-------------+ => 0x18000000 (384M)
1229 * | ch 0, rank 3|
1230 * +-------------+ => 0x20000000 (512M)
1231 * | ch 1, rank 0|
1232 * +-------------+ => 0x28000000 (640M)
1233 * | ch 1, rank 1|
1234 * +-------------+ => 0x30000000 (768M)
1235 * | ch 1, rank 2|
1236 * +-------------+ => 0x38000000 (896M)
1237 * | ch 1, rank 3|
1238 * +-------------+
1239 *
1240 * After all trainings are done this is set to the real values specified
1241 * by the SPD.
1242 */
1243 /* Set rank 0-3 populated */
Felix Held432575c2018-07-29 18:09:30 +02001244 MCHBAR32_AND_OR(C0CKECTRL, ~1, 0xf00000);
1245 MCHBAR32_AND_OR(C1CKECTRL, ~1, 0xf00000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001246 /* Set size of each rank to 128M */
1247 MCHBAR16(C0DRA01) = 0x0101;
1248 MCHBAR16(C0DRA23) = 0x0101;
1249 MCHBAR16(C1DRA01) = 0x0101;
1250 MCHBAR16(C1DRA23) = 0x0101;
1251 MCHBAR16(C0DRB0) = 0x0002;
1252 MCHBAR16(C0DRB1) = 0x0004;
1253 MCHBAR16(C0DRB2) = 0x0006;
1254 MCHBAR16(C0DRB3) = 0x0008;
1255 MCHBAR16(C1DRB0) = 0x0002;
1256 MCHBAR16(C1DRB1) = 0x0004;
1257 MCHBAR16(C1DRB2) = 0x0006;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001258 /* In stacked mode the last present rank on ch1 needs to have its
1259 size doubled in c1drbx */
Arthur Heymans1994e4482017-11-04 07:52:23 +01001260 MCHBAR16(C1DRB3) = 0x0010;
Felix Held432575c2018-07-29 18:09:30 +02001261 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001262 MCHBAR32(0x104) = 0;
1263 MCHBAR16(0x102) = 0x400;
1264 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1265 MCHBAR16(0x10e) = 0;
1266 MCHBAR32(0x108) = 0;
Angel Ponsd1c590a2020-08-03 16:01:39 +02001267 pci_write_config16(HOST_BRIDGE, D0F0_TOLUD, 0x4000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001268 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
Angel Ponsd1c590a2020-08-03 16:01:39 +02001269 pci_write_config16(HOST_BRIDGE, D0F0_TOM, 0x10);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001270 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
Angel Ponsd1c590a2020-08-03 16:01:39 +02001271 pci_write_config16(HOST_BRIDGE, D0F0_TOUUD, 0x0400);
1272 pci_write_config32(HOST_BRIDGE, D0F0_GBSM, 0x40000000);
1273 pci_write_config32(HOST_BRIDGE, D0F0_BGSM, 0x40000000);
1274 pci_write_config32(HOST_BRIDGE, D0F0_TSEG, 0x40000000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001275}
1276
1277u32 test_address(int channel, int rank)
1278{
1279 ASSERT(channel <= 1 && rank < 4);
1280 return channel * 512 * MiB + rank * 128 * MiB;
1281}
1282
Arthur Heymansf1287262017-12-25 18:30:01 +01001283/* DDR3 Rank1 Address mirror
Angel Pons9d20c842021-01-13 12:39:37 +01001284 swap the following pins:
1285 A3<->A4, A5<->A6, A7<->A8, BA0<->BA1 */
Arthur Heymansf1287262017-12-25 18:30:01 +01001286static u32 mirror_shift_bit(const u32 data, u8 bit)
1287{
1288 u32 temp0 = data, temp1 = data;
1289 temp0 &= 1 << bit;
1290 temp0 <<= 1;
1291 temp1 &= 1 << (bit + 1);
1292 temp1 >>= 1;
1293 return (data & ~(3 << bit)) | temp0 | temp1;
1294}
1295
Arthur Heymansb5170c32017-12-25 20:13:28 +01001296void send_jedec_cmd(const struct sysinfo *s, u8 r, u8 ch, u8 cmd, u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +10001297{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001298 u32 addr = test_address(ch, r);
Arthur Heymansf1287262017-12-25 18:30:01 +01001299 u8 data8 = cmd;
1300 u32 data32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001301
Arthur Heymansf1287262017-12-25 18:30:01 +01001302 if (s->spd_type == DDR3 && (r & 1)
1303 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1304 data8 = (u8)mirror_shift_bit(data8, 4);
1305 }
1306
Felix Held432575c2018-07-29 18:09:30 +02001307 MCHBAR8_AND_OR(0x271, ~0x3e, data8);
1308 MCHBAR8_AND_OR(0x671, ~0x3e, data8);
Arthur Heymansf1287262017-12-25 18:30:01 +01001309 data32 = val;
1310 if (s->spd_type == DDR3 && (r & 1)
1311 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1312 data32 = mirror_shift_bit(data32, 3);
1313 data32 = mirror_shift_bit(data32, 5);
1314 data32 = mirror_shift_bit(data32, 7);
1315 }
1316 data32 <<= 3;
1317
Elyes HAOUASc53665c2019-05-22 20:06:30 +02001318 read32((void *)((data32 | addr)));
Damien Zammit4b513a62015-08-20 00:37:05 +10001319 udelay(10);
Felix Held432575c2018-07-29 18:09:30 +02001320 MCHBAR8_AND_OR(0x271, ~0x3e, NORMALOP_CMD);
1321 MCHBAR8_AND_OR(0x671, ~0x3e, NORMALOP_CMD);
Damien Zammit4b513a62015-08-20 00:37:05 +10001322}
1323
1324static void jedec_ddr2(struct sysinfo *s)
1325{
1326 u8 i;
1327 u16 mrsval, ch, r, v;
1328
1329 u8 odt[16][4] = {
1330 {0x00, 0x00, 0x00, 0x00},
1331 {0x01, 0x00, 0x00, 0x00},
1332 {0x01, 0x01, 0x00, 0x00},
1333 {0x01, 0x00, 0x00, 0x00},
1334 {0x00, 0x00, 0x01, 0x00},
1335 {0x11, 0x00, 0x11, 0x00},
1336 {0x11, 0x11, 0x11, 0x00},
1337 {0x11, 0x00, 0x11, 0x00},
1338 {0x00, 0x00, 0x01, 0x01},
1339 {0x11, 0x00, 0x11, 0x11},
1340 {0x11, 0x11, 0x11, 0x11},
1341 {0x11, 0x00, 0x11, 0x11},
1342 {0x00, 0x00, 0x01, 0x00},
1343 {0x11, 0x00, 0x11, 0x00},
1344 {0x11, 0x11, 0x11, 0x00},
1345 {0x11, 0x00, 0x11, 0x00}
1346 };
1347
1348 u16 jedec[12][2] = {
1349 {NOP_CMD, 0x0},
1350 {PRECHARGE_CMD, 0x0},
1351 {EMRS2_CMD, 0x0},
1352 {EMRS3_CMD, 0x0},
1353 {EMRS1_CMD, 0x0},
Angel Pons9d20c842021-01-13 12:39:37 +01001354 {MRS_CMD, 0x100}, /* DLL Reset */
Damien Zammit4b513a62015-08-20 00:37:05 +10001355 {PRECHARGE_CMD, 0x0},
1356 {CBR_CMD, 0x0},
1357 {CBR_CMD, 0x0},
Angel Pons9d20c842021-01-13 12:39:37 +01001358 {MRS_CMD, 0x0}, /* DLL out of reset */
1359 {EMRS1_CMD, 0x380}, /* OCD calib default */
Damien Zammit4b513a62015-08-20 00:37:05 +10001360 {EMRS1_CMD, 0x0}
1361 };
1362
1363 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1364
1365 printk(BIOS_DEBUG, "MRS...\n");
1366
1367 udelay(200);
1368
1369 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1370 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1371 for (i = 0; i < 12; i++) {
1372 v = jedec[i][1];
1373 switch (jedec[i][0]) {
1374 case EMRS1_CMD:
1375 v |= (odt[s->dimm_config[ch]][r] << 2);
1376 break;
1377 case MRS_CMD:
1378 v |= mrsval;
1379 break;
1380 default:
1381 break;
1382 }
Arthur Heymansf1287262017-12-25 18:30:01 +01001383 send_jedec_cmd(s, r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001384 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001385 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001386 }
1387 }
1388 printk(BIOS_DEBUG, "MRS done\n");
1389}
1390
Arthur Heymansf1287262017-12-25 18:30:01 +01001391static void jedec_ddr3(struct sysinfo *s)
1392{
1393 int ch, r, dimmconfig, cmd, ddr3_freq;
1394
1395 u8 ddr3_emrs2_rtt_wr_config[16][4] = { /* [config][Rank] */
1396 {0, 0, 0, 0}, /* NC_NC */
1397 {0, 0, 0, 0}, /* x8ss_NC */
1398 {0, 0, 0, 0}, /* x8ds_NC */
1399 {0, 0, 0, 0}, /* x16ss_NC */
1400 {0, 0, 0, 0}, /* NC_x8ss */
1401 {2, 0, 2, 0}, /* x8ss_x8ss */
1402 {2, 2, 2, 0}, /* x8ds_x8ss */
1403 {2, 0, 2, 0}, /* x16ss_x8ss */
1404 {0, 0, 0, 0}, /* NC_x8ss */
1405 {2, 0, 2, 2}, /* x8ss_x8ds */
1406 {2, 2, 2, 2}, /* x8ds_x8ds */
1407 {2, 0, 2, 2}, /* x16ss_x8ds */
1408 {0, 0, 0, 0}, /* NC_x16ss */
1409 {2, 0, 2, 0}, /* x8ss_x16ss */
1410 {2, 2, 2, 0}, /* x8ds_x16ss */
1411 {2, 0, 2, 0}, /* x16ss_x16ss */
1412 };
1413
1414 printk(BIOS_DEBUG, "MRS...\n");
1415
1416 ddr3_freq = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1417 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1418 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1419 send_jedec_cmd(s, r, ch, NOP_CMD, 0);
1420 udelay(200);
1421 dimmconfig = s->dimm_config[ch];
1422 cmd = ddr3_freq << 3; /* actually twl - 5 which is same */
1423 cmd |= ddr3_emrs2_rtt_wr_config[dimmconfig][r] << 9;
1424 send_jedec_cmd(s, r, ch, EMRS2_CMD, cmd);
1425 send_jedec_cmd(s, r, ch, EMRS3_CMD, 0);
1426 cmd = ddr3_emrs1_rtt_nom_config[dimmconfig][r] << 2;
1427 /* Hardcode output drive strength to 34 Ohm / RZQ/7 (why??) */
1428 cmd |= (1 << 1);
1429 send_jedec_cmd(s, r, ch, EMRS1_CMD, cmd);
1430 /* Burst type interleaved, burst length 8, Reset DLL,
Angel Pons9d20c842021-01-13 12:39:37 +01001431 Precharge PD: DLL on */
Arthur Heymansf1287262017-12-25 18:30:01 +01001432 send_jedec_cmd(s, r, ch, MRS_CMD, (1 << 3) | (1 << 8)
1433 | (1 << 12) | ((s->selected_timings.CAS - 4) << 4)
1434 | ((s->selected_timings.tWR - 4) << 9));
1435 send_jedec_cmd(s, r, ch, ZQCAL_CMD, (1 << 10));
1436 }
1437 printk(BIOS_DEBUG, "MRS done\n");
1438}
1439
Arthur Heymansadc571a2017-09-25 09:40:54 +02001440static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001441{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001442 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001443 u16 medium, coarse_offset;
1444 u8 pi_tap;
1445 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001446
Arthur Heymansadc571a2017-09-25 09:40:54 +02001447 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1448 medium = 0;
1449 coarse_offset = 0;
1450 reg32 = MCHBAR32(0x400 * channel + 0x248);
1451 reg32 &= ~0xf0000;
1452 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1453 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001454
Arthur Heymans276049f2017-11-05 05:56:34 +01001455 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001456 medium |= s->rcven_t[channel].medium[lane]
1457 << (lane * 2);
1458 coarse_offset |=
1459 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1460 << (lane * 2);
1461
1462 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1463 pi_tap &= ~0x7f;
1464 pi_tap |= s->rcven_t[channel].tap[lane];
1465 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1466 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001467 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001468 MCHBAR16(0x400 * channel + 0x58c) = medium;
1469 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001470 }
1471}
1472
Arthur Heymansadc571a2017-09-25 09:40:54 +02001473static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001474{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001475 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001476 if (fast_boot)
1477 sdram_recover_receive_enable(s);
1478 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001479 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001480}
1481
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001482static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001483{
Arthur Heymans0602ce62018-05-26 14:44:42 +02001484 u8 map, i, ch, r, rankpop0, rankpop1, lastrank_ch1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001485 u32 c0dra = 0;
1486 u32 c1dra = 0;
1487 u32 c0drb = 0;
1488 u32 c1drb = 0;
1489 u32 dra;
1490 u32 dra0;
1491 u32 dra1;
1492 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001493 u32 dual_channel_size, single_channel_size, single_channel_offset;
1494 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001495 u8 dratab[2][2][2][4] = {
1496 {
1497 {
1498 {0xff, 0xff, 0xff, 0xff},
1499 {0xff, 0x00, 0x02, 0xff}
1500 },
1501 {
1502 {0xff, 0x01, 0xff, 0xff},
1503 {0xff, 0x03, 0xff, 0xff}
1504 }
1505 },
1506 {
1507 {
1508 {0xff, 0xff, 0xff, 0xff},
1509 {0xff, 0x04, 0x06, 0x08}
1510 },
1511 {
1512 {0xff, 0xff, 0xff, 0xff},
1513 {0x05, 0x07, 0x09, 0xff}
1514 }
1515 }
1516 };
1517
1518 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1519
Angel Pons9d20c842021-01-13 12:39:37 +01001520 /* DRA */
Damien Zammit4b513a62015-08-20 00:37:05 +10001521 rankpop0 = 0;
1522 rankpop1 = 0;
1523 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001524 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1525 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001526 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001527 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001528 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001529
1530 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001531 [s->dimms[i].width]
1532 [s->dimms[i].cols-9]
1533 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001534 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001535 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001536 if (ch == 0) {
1537 c0dra |= dra << (r*8);
1538 rankpop0 |= 1 << r;
1539 } else {
1540 c1dra |= dra << (r*8);
1541 rankpop1 |= 1 << r;
1542 }
1543 }
1544 MCHBAR32(0x208) = c0dra;
1545 MCHBAR32(0x608) = c1dra;
1546
Felix Held432575c2018-07-29 18:09:30 +02001547 MCHBAR8_AND_OR(0x262, ~0xf0, (rankpop0 << 4) & 0xf0);
1548 MCHBAR8_AND_OR(0x662, ~0xf0, (rankpop1 << 4) & 0xf0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001549
Arthur Heymansb4a78042017-12-25 20:17:41 +01001550 if (s->spd_type == DDR3) {
1551 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1552 /* ZQCAL enable */
Felix Held432575c2018-07-29 18:09:30 +02001553 MCHBAR32_OR(0x269 + 0x400 * ch, 1 << 26);
Arthur Heymansb4a78042017-12-25 20:17:41 +01001554 }
1555 }
1556
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001557 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1558 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001559 MCHBAR8_OR(0x260, 1);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001560 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1561 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001562 MCHBAR8_OR(0x660, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001563
Angel Pons9d20c842021-01-13 12:39:37 +01001564 /* DRB */
Arthur Heymans0602ce62018-05-26 14:44:42 +02001565 lastrank_ch1 = 0;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001566 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001567 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001568 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1569 dra0 = (c0dra >> (8*r)) & 0x7f;
1570 c0drb = (u16)(c0drb + drbtab[dra0]);
1571 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001572 MCHBAR16(0x200 + 2*r) = c0drb;
1573 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001574 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001575 lastrank_ch1 = r;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001576 dra1 = (c1dra >> (8*r)) & 0x7f;
1577 c1drb = (u16)(c1drb + drbtab[dra1]);
1578 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001579 MCHBAR16(0x600 + 2*r) = c1drb;
1580 }
1581 }
1582
1583 s->channel_capacity[0] = c0drb << 6;
1584 s->channel_capacity[1] = c1drb << 6;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001585
1586 /*
1587 * In stacked mode the last present rank on ch1 needs to have its
1588 * size doubled in c1drbx. All subsequent ranks need the same setting
1589 * according to: "Intel 4 Series Chipset Family Datasheet"
1590 */
1591 if (s->stacked_mode) {
1592 for (r = lastrank_ch1; r < 4; r++)
1593 MCHBAR16(0x600 + 2*r) = 2 * c1drb;
1594 }
1595
Damien Zammit4b513a62015-08-20 00:37:05 +10001596 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1597 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1598 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1599
Damien Zammit9fb08f52016-01-22 18:56:23 +11001600 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001601 size_ch0 = s->channel_capacity[0];
1602 size_ch1 = s->channel_capacity[1];
1603 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001604
Arthur Heymans0602ce62018-05-26 14:44:42 +02001605 if (s->stacked_mode) {
Felix Held432575c2018-07-29 18:09:30 +02001606 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001607 } else {
Felix Held432575c2018-07-29 18:09:30 +02001608 MCHBAR8_AND(0x111, ~STACKED_MEM);
1609 MCHBAR8_OR(0x111, 1 << 4);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001610 }
Damien Zammit9fb08f52016-01-22 18:56:23 +11001611
Arthur Heymans0602ce62018-05-26 14:44:42 +02001612 if (s->stacked_mode) {
1613 dual_channel_size = 0;
1614 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001615 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1616 } else {
1617 if (size_ch0 == 0) {
Elyes HAOUASef906092020-02-20 19:41:17 +01001618 /* ME needs RAM on CH0 */
Arthur Heymans701da392017-12-16 22:56:19 +01001619 size_me = 0;
1620 /* TOTEST: bailout? */
1621 } else {
1622 /* Set ME UMA size in MiB */
1623 MCHBAR16(0x100) = size_me;
1624 /* Set ME UMA Present bit */
Felix Held432575c2018-07-29 18:09:30 +02001625 MCHBAR32_OR(0x111, 1);
Arthur Heymans701da392017-12-16 22:56:19 +01001626 }
1627 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1628 }
Arthur Heymans0602ce62018-05-26 14:44:42 +02001629
Arthur Heymans701da392017-12-16 22:56:19 +01001630 MCHBAR16(0x104) = dual_channel_size;
1631 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1632 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001633
Damien Zammit4b513a62015-08-20 00:37:05 +10001634 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001635 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001636 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001637 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001638 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001639 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001640 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001641
Arthur Heymans701da392017-12-16 22:56:19 +01001642 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001643 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001644 /* Enable flex mode, we hardcode this everywhere */
1645 if (size_me == 0) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001646 if (!(s->stacked_mode && size_ch0 != 0 && size_ch1 != 0)) {
1647 map |= 0x04;
1648 if (size_ch0 <= size_ch1)
1649 map |= 0x01;
1650 }
Arthur Heymans701da392017-12-16 22:56:19 +01001651 } else {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001652 if (s->stacked_mode == 0 && size_ch0 - size_me < size_ch1)
Arthur Heymans701da392017-12-16 22:56:19 +01001653 map |= 0x04;
1654 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001655
Damien Zammit4b513a62015-08-20 00:37:05 +10001656 MCHBAR8(0x110) = map;
1657 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001658
Arthur Heymans701da392017-12-16 22:56:19 +01001659 /*
1660 * "108h[15:0] Single Channel Offset for Ch0"
1661 * This is the 'limit' of the part on CH0 that cannot be matched
1662 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1663 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1664 * channel size on ch0.
1665 */
Arthur Heymans0602ce62018-05-26 14:44:42 +02001666 if (s->stacked_mode && size_ch1 != 0) {
1667 single_channel_offset = 0;
1668 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001669 if (size_ch0 > size_ch1)
1670 single_channel_offset = dual_channel_size / 2
1671 + single_channel_size;
1672 else
1673 single_channel_offset = dual_channel_size / 2;
1674 } else {
1675 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
1676 single_channel_offset = dual_channel_size / 2
1677 + single_channel_size;
1678 else
1679 single_channel_offset = dual_channel_size / 2
1680 + size_me;
1681 }
1682
1683 MCHBAR16(0x108) = single_channel_offset;
1684 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001685}
1686
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001687static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001688{
Damien Zammitd63115d2016-01-22 19:11:44 +11001689 bool reclaim;
1690 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1691 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001692 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001693 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001694 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1695 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001696 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
1697
Angel Ponsd1c590a2020-08-03 16:01:39 +02001698 ggc = pci_read_config16(HOST_BRIDGE, 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001699 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1700 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymansd522db02018-08-06 15:50:54 +02001701 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
1702 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
1703 tsegsize = 2;
Angel Pons9d20c842021-01-13 12:39:37 +01001704 mmiosize = 0x800; /* 2GB MMIO */
Arthur Heymans16a70a42017-09-22 12:22:24 +02001705 umasizem = gfxsize + gttsize + tsegsize;
1706 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001707 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001708 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001709
1710 reclaim = false;
1711 if ((tom - tolud) > 0x40)
1712 reclaim = true;
1713
1714 if (reclaim) {
1715 tolud = tolud & ~0x3f;
1716 tom = tom & ~0x3f;
1717 reclaimbase = MAX(0x1000, tom);
1718 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1719 }
1720
Damien Zammit4b513a62015-08-20 00:37:05 +10001721 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001722 if (reclaim)
1723 touud = reclaimlimit + 0x40;
1724
Damien Zammit4b513a62015-08-20 00:37:05 +10001725 gfxbase = tolud - gfxsize;
1726 gttbase = gfxbase - gttsize;
1727 tsegbase = gttbase - tsegsize;
1728
Angel Ponsd1c590a2020-08-03 16:01:39 +02001729 pci_write_config16(HOST_BRIDGE, 0xb0, tolud << 4);
1730 pci_write_config16(HOST_BRIDGE, 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001731 if (reclaim) {
Angel Ponsd1c590a2020-08-03 16:01:39 +02001732 pci_write_config16(HOST_BRIDGE, 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001733 (u16)(reclaimbase >> 6));
Angel Ponsd1c590a2020-08-03 16:01:39 +02001734 pci_write_config16(HOST_BRIDGE, 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001735 (u16)(reclaimlimit >> 6));
1736 }
Angel Ponsd1c590a2020-08-03 16:01:39 +02001737 pci_write_config16(HOST_BRIDGE, 0xa2, touud);
1738 pci_write_config32(HOST_BRIDGE, 0xa4, gfxbase << 20);
1739 pci_write_config32(HOST_BRIDGE, 0xa8, gttbase << 20);
Angel Pons4a9569a2020-06-08 01:39:25 +02001740 /* Enable and set TSEG size to 2M */
Angel Ponsd1c590a2020-08-03 16:01:39 +02001741 pci_update_config8(HOST_BRIDGE, D0F0_ESMRAMC, ~0x07, (1 << 1) | (1 << 0));
1742 pci_write_config32(HOST_BRIDGE, 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001743}
1744
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001745static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001746{
1747 u8 ch, reg8;
Arthur Heymans7345a172018-05-26 15:08:06 +02001748 u32 reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001749
1750 MCHBAR32(0xfb0) = 0x1000d024;
1751 MCHBAR32(0xfb4) = 0xc842;
1752 MCHBAR32(0xfbc) = 0xf;
1753 MCHBAR32(0xfc4) = 0xfe22244;
1754 MCHBAR8(0x12f) = 0x5c;
Felix Held432575c2018-07-29 18:09:30 +02001755 MCHBAR8_OR(0xfb0, 1);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001756 if (s->selected_timings.mem_clk <= MEM_CLOCK_800MHz)
Felix Held432575c2018-07-29 18:09:30 +02001757 MCHBAR8_OR(0x12f, 0x2);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001758 else
Felix Held432575c2018-07-29 18:09:30 +02001759 MCHBAR8_AND(0x12f, ~0x2);
1760 MCHBAR8_AND_OR(0x6c0, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001761 MCHBAR32(0xfa8) = 0x30d400;
1762
1763 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02001764 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001765 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1766 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1767 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02001768 MCHBAR16_OR(0x400*ch + 0x272, 0x100);
1769 MCHBAR8_AND_OR(0x400*ch + 0x243, ~0x2, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001770 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1771 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1772 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1773 }
1774
Angel Ponsd1c590a2020-08-03 16:01:39 +02001775 reg8 = pci_read_config8(HOST_BRIDGE, 0xf0);
1776 pci_write_config8(HOST_BRIDGE, 0xf0, reg8 | 1);
Felix Held3a2f9002018-07-29 18:51:22 +02001777 MCHBAR32_AND_OR(0xfa0, ~0x20002, 0x2 | (s->selected_timings.fsb_clk ==
1778 FSB_CLOCK_1333MHz ? 0x20000 : 0));
Arthur Heymans7345a172018-05-26 15:08:06 +02001779 reg32 = 0x219100c2;
1780 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz) {
1781 reg32 |= 1;
1782 if (s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
1783 reg32 &= ~0x10000;
1784 } else if (s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz) {
1785 reg32 &= ~0x10000;
1786 }
Felix Held432575c2018-07-29 18:09:30 +02001787 MCHBAR32_AND_OR(0xfa4, ~0x219100c3, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001788 reg32 = 0x44a00;
1789 switch (s->selected_timings.fsb_clk) {
1790 case FSB_CLOCK_1333MHz:
1791 reg32 |= 0x62;
1792 break;
1793 case FSB_CLOCK_1066MHz:
1794 reg32 |= 0x5a;
1795 break;
1796 default:
1797 case FSB_CLOCK_800MHz:
1798 reg32 |= 0x53;
1799 break;
1800 }
1801
1802 MCHBAR32(0x2c) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001803 MCHBAR32(0x30) = 0x1f5a86;
1804 MCHBAR32(0x34) = 0x1902810;
1805 MCHBAR32(0x38) = 0xf7000000;
Arthur Heymans7345a172018-05-26 15:08:06 +02001806 reg32 = 0x23014410;
1807 if (s->selected_timings.fsb_clk > FSB_CLOCK_800MHz)
1808 reg32 = (reg32 & ~0x2000000) | 0x44000000;
1809 MCHBAR32(0x3c) = reg32;
1810 reg32 = 0x8f038000;
1811 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz)
1812 reg32 &= ~0x4000000;
Felix Held432575c2018-07-29 18:09:30 +02001813 MCHBAR32_AND_OR(0x40, ~0x8f038000, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001814 reg32 = 0x00013001;
1815 if (s->selected_timings.fsb_clk < FSB_CLOCK_1333MHz)
1816 reg32 |= 0x20000;
1817 MCHBAR32(0x20) = reg32;
Angel Ponsd1c590a2020-08-03 16:01:39 +02001818 pci_write_config8(HOST_BRIDGE, 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001819}
1820
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001821static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001822{
1823 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1824 u8 lane, ch;
1825 u8 twl = 0;
1826 u16 x264, x23c;
1827
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001828 if (s->spd_type == DDR2) {
1829 twl = s->selected_timings.CAS - 1;
1830 x264 = 0x78;
1831
1832 switch (s->selected_timings.mem_clk) {
1833 default:
1834 case MEM_CLOCK_667MHz:
1835 reg1 = 0x99;
1836 reg2 = 0x1048a9;
1837 clkgate = 0x230000;
1838 x23c = 0x7a89;
1839 break;
1840 case MEM_CLOCK_800MHz:
1841 if (s->selected_timings.CAS == 5) {
1842 reg1 = 0x19a;
1843 reg2 = 0x1048aa;
1844 } else {
1845 reg1 = 0x9a;
1846 reg2 = 0x2158aa;
Damien Zammit4b513a62015-08-20 00:37:05 +10001847 x264 = 0x89;
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001848 }
1849 clkgate = 0x280000;
1850 x23c = 0x7b89;
1851 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001852 }
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001853 reg3 = 0x232;
1854 reg4 = 0x2864;
1855 } else { /* DDR3 */
1856 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1857 int cas_idx = s->selected_timings.CAS - 5;
1858
1859 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
1860 reg1 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][0];
1861 reg2 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][1];
1862 reg3 = 0x764;
1863 reg4 = 0x78c8;
1864 x264 = ddr3_c2_x264[ddr3_idx][cas_idx];
1865 x23c = ddr3_c2_x23c[ddr3_idx][cas_idx];
1866 switch (s->selected_timings.mem_clk) {
1867 case MEM_CLOCK_800MHz:
1868 default:
1869 clkgate = 0x280000;
1870 break;
1871 case MEM_CLOCK_1066MHz:
1872 clkgate = 0x350000;
1873 break;
1874 case MEM_CLOCK_1333MHz:
1875 clkgate = 0xff0000;
1876 break;
1877 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001878 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001879
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001880 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001881 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001882 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001883 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001884 MCHBAR32(0x18) = 0xdf6437f7;
1885 MCHBAR32(0x1c) = 0x0;
Felix Held432575c2018-07-29 18:09:30 +02001886 MCHBAR32_AND_OR(0x24, ~0xe0000000, 0x60000000);
1887 MCHBAR32_AND_OR(0x44, ~0x1fef0000, 0x6b0000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001888 MCHBAR16(0x115) = (u16) reg1;
Felix Held432575c2018-07-29 18:09:30 +02001889 MCHBAR32_AND_OR(0x117, ~0xffffff, reg2);
Damien Zammit4b513a62015-08-20 00:37:05 +10001890 MCHBAR8(0x124) = 0x7;
Angel Pons9d20c842021-01-13 12:39:37 +01001891 /* not sure if dummy reads are needed */
Felix Held432575c2018-07-29 18:09:30 +02001892 MCHBAR16_AND_OR(0x12a, 0, 0x80);
1893 MCHBAR8_AND_OR(0x12c, 0, 0xa0);
1894 MCHBAR16_AND(0x174, ~(1 << 15));
1895 MCHBAR16_AND_OR(0x188, ~0x1f00, 0x1f00);
1896 MCHBAR8_AND(0x18c, ~0x8);
1897 MCHBAR8_OR(0x192, 1);
1898 MCHBAR8_OR(0x193, 0xf);
1899 MCHBAR16_AND_OR(0x1b4, ~0x480, 0x80);
Angel Pons9d20c842021-01-13 12:39:37 +01001900 MCHBAR16_AND_OR(0x210, ~0x1fff, 0x3f); /* clockgating iii */
1901 /* non-aligned access: possible bug? */
Felix Held432575c2018-07-29 18:09:30 +02001902 MCHBAR32_AND_OR(0x6d1, ~0xff03ff, 0x100 | clkgate);
1903 MCHBAR8_AND_OR(0x212, ~0x7f, 0x7f);
1904 MCHBAR32_AND_OR(0x2c0, ~0xffff0, 0xcc5f0);
1905 MCHBAR8_AND_OR(0x2c4, ~0x70, 0x70);
Angel Pons9d20c842021-01-13 12:39:37 +01001906 /* non-aligned access: possible bug? */
1907 MCHBAR32_AND_OR(0x2d1, ~0xffffff, 0xff2831); /* clockgating i */
Damien Zammit4b513a62015-08-20 00:37:05 +10001908 MCHBAR32(0x2d4) = 0x40453600;
1909 MCHBAR32(0x300) = 0xc0b0a08;
1910 MCHBAR32(0x304) = 0x6040201;
Felix Held432575c2018-07-29 18:09:30 +02001911 MCHBAR32_AND_OR(0x30c, ~0x43c0f, 0x41405);
Arthur Heymans7345a172018-05-26 15:08:06 +02001912 MCHBAR16(0x610) = reg3;
1913 MCHBAR16(0x612) = reg4;
Felix Held432575c2018-07-29 18:09:30 +02001914 MCHBAR32_AND_OR(0x62c, ~0xc000000, 0x4000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001915 MCHBAR32(0xae4) = 0;
Felix Held432575c2018-07-29 18:09:30 +02001916 MCHBAR32_AND_OR(0xc00, ~0xf0000, 0x10000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001917 MCHBAR32(0xf00) = 0x393a3b3c;
1918 MCHBAR32(0xf04) = 0x3d3e3f40;
1919 MCHBAR32(0xf08) = 0x393a3b3c;
1920 MCHBAR32(0xf0c) = 0x3d3e3f40;
Felix Held432575c2018-07-29 18:09:30 +02001921 MCHBAR32_AND(0xf18, ~0xfff00001);
Damien Zammit4b513a62015-08-20 00:37:05 +10001922 MCHBAR32(0xf48) = 0xfff0ffe0;
1923 MCHBAR32(0xf4c) = 0xffc0ff00;
1924 MCHBAR32(0xf50) = 0xfc00f000;
1925 MCHBAR32(0xf54) = 0xc0008000;
Felix Held432575c2018-07-29 18:09:30 +02001926 MCHBAR32_AND_OR(0xf6c, ~0xffff0000, 0xffff0000);
1927 MCHBAR32_AND(0xfac, ~0x80000000);
1928 MCHBAR32_AND(0xfb8, ~0xff000000);
1929 MCHBAR32_AND_OR(0xfbc, ~0x7f800, 0xf000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001930 MCHBAR32(0x1104) = 0x3003232;
1931 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001932 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001933 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001934 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001935 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001936 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1937 MCHBAR32(0x1114) = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001938 x592 = 0xff;
Angel Ponsd1c590a2020-08-03 16:01:39 +02001939 if (pci_read_config8(HOST_BRIDGE, 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001940 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001941
Damien Zammit4b513a62015-08-20 00:37:05 +10001942 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1943 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1944 MCHBAR16(0x400*ch + 0x23c) = x23c;
Felix Held432575c2018-07-29 18:09:30 +02001945 MCHBAR32_AND_OR(0x400*ch + 0x248, ~0x706033, 0x406033);
1946 MCHBAR32_AND_OR(0x400*ch + 0x260, ~(1 << 16), 1 << 16);
Damien Zammit4b513a62015-08-20 00:37:05 +10001947 MCHBAR8(0x400*ch + 0x264) = x264;
Felix Held432575c2018-07-29 18:09:30 +02001948 MCHBAR8_AND_OR(0x400*ch + 0x592, ~0x3f, 0x3c & x592);
1949 MCHBAR8_AND_OR(0x400*ch + 0x593, ~0x1f, 0x1e);
Damien Zammit4b513a62015-08-20 00:37:05 +10001950 }
1951
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001952 for (lane = 0; lane < 8; lane++)
Felix Held432575c2018-07-29 18:09:30 +02001953 MCHBAR8_AND(0x561 + (lane << 2), ~(1 << 3));
Damien Zammit4b513a62015-08-20 00:37:05 +10001954}
1955
Arthur Heymansb5170c32017-12-25 20:13:28 +01001956static void software_ddr3_reset(struct sysinfo *s)
1957{
1958 printk(BIOS_DEBUG, "Software initiated DDR3 reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02001959 MCHBAR8_OR(0x1a8, 0x02);
1960 MCHBAR8_AND(0x5da, ~0x80);
1961 MCHBAR8_AND(0x1a8, ~0x02);
1962 MCHBAR8_AND_OR(0x5da, ~0x03, 1);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001963 udelay(200);
Felix Held432575c2018-07-29 18:09:30 +02001964 MCHBAR8_AND(0x1a8, ~0x02);
1965 MCHBAR8_OR(0x5da, 0x80);
1966 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001967 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02001968 MCHBAR8_OR(0x5da, 0x03);
1969 MCHBAR8_AND(0x5da, ~0x03);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001970 /* After write leveling the dram needs to be reset and reinitialised */
1971 jedec_ddr3(s);
1972}
1973
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001974void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001975{
1976 u8 ch;
1977 u8 r, bank;
1978 u32 reg32;
1979
Arthur Heymans97e13d82016-11-30 18:40:38 +01001980 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Angel Pons9d20c842021-01-13 12:39:37 +01001981 /* Clear self refresh */
Arthur Heymans97e13d82016-11-30 18:40:38 +01001982 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
1983 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10001984
Angel Pons9d20c842021-01-13 12:39:37 +01001985 /* Clear host clk gate reg */
Felix Held432575c2018-07-29 18:09:30 +02001986 MCHBAR32_OR(0x1c, 0xffffffff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001987
Angel Pons9d20c842021-01-13 12:39:37 +01001988 /* Select type */
Arthur Heymans840c27e2017-05-15 10:21:37 +02001989 if (s->spd_type == DDR2)
Felix Held432575c2018-07-29 18:09:30 +02001990 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans840c27e2017-05-15 10:21:37 +02001991 else
Felix Held432575c2018-07-29 18:09:30 +02001992 MCHBAR8_OR(0x1a8, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10001993
Angel Pons9d20c842021-01-13 12:39:37 +01001994 /* Set frequency */
Felix Held432575c2018-07-29 18:09:30 +02001995 MCHBAR32_AND_OR(0xc00, ~0x70,
1996 (s->selected_timings.mem_clk << 4) | (1 << 10));
Damien Zammit4b513a62015-08-20 00:37:05 +10001997
Angel Pons9d20c842021-01-13 12:39:37 +01001998 /* Overwrite value if chipset rejects it */
Arthur Heymans97e13d82016-11-30 18:40:38 +01001999 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
2000 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
2001 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002002 }
2003
Angel Pons9d20c842021-01-13 12:39:37 +01002004 /* Program clock crossing */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002005 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002006 printk(BIOS_DEBUG, "Done clk crossing\n");
2007
Arthur Heymans97e13d82016-11-30 18:40:38 +01002008 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002009 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002010 printk(BIOS_DEBUG, "Done I/O clk\n");
2011 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002012
Angel Pons9d20c842021-01-13 12:39:37 +01002013 /* Grant to launch */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002014 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002015 printk(BIOS_DEBUG, "Done launch\n");
2016
Angel Pons9d20c842021-01-13 12:39:37 +01002017 /* Program DRAM timings */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002018 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002019 printk(BIOS_DEBUG, "Done timings\n");
2020
Angel Pons9d20c842021-01-13 12:39:37 +01002021 /* Program DLL */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002022 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01002023 if (!fast_boot)
2024 select_default_dq_dqs_settings(s);
2025 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002026
Angel Pons9d20c842021-01-13 12:39:37 +01002027 /* RCOMP */
Arthur Heymans97e13d82016-11-30 18:40:38 +01002028 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002029 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002030 printk(BIOS_DEBUG, "RCOMP\n");
2031 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002032
Angel Pons9d20c842021-01-13 12:39:37 +01002033 /* ODT */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002034 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002035 printk(BIOS_DEBUG, "Done ODT\n");
2036
Angel Pons9d20c842021-01-13 12:39:37 +01002037 /* RCOMP update */
Arthur Heymans97e13d82016-11-30 18:40:38 +01002038 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Felix Held432575c2018-07-29 18:09:30 +02002039 while (MCHBAR8(0x130) & 1)
Arthur Heymans97e13d82016-11-30 18:40:38 +01002040 ;
2041 printk(BIOS_DEBUG, "Done RCOMP update\n");
2042 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002043
Arthur Heymans1994e4482017-11-04 07:52:23 +01002044 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10002045
Angel Pons9d20c842021-01-13 12:39:37 +01002046 /* IOBUFACT */
Damien Zammit4b513a62015-08-20 00:37:05 +10002047 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
Felix Held432575c2018-07-29 18:09:30 +02002048 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2049 MCHBAR8_OR(0x5d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002050 }
2051 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Angel Ponsd1c590a2020-08-03 16:01:39 +02002052 if (pci_read_config8(HOST_BRIDGE, 0x8) < 2) {
Felix Held432575c2018-07-29 18:09:30 +02002053 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2054 MCHBAR8_OR(0x5d8, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002055 }
Felix Held432575c2018-07-29 18:09:30 +02002056 MCHBAR8_OR(0x9dd, 0x3f);
2057 MCHBAR8_OR(0x9d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002058 }
2059
Arthur Heymansb5170c32017-12-25 20:13:28 +01002060 /* DDR3 reset */
2061 if ((s->spd_type == DDR3) && (s->boot_path != BOOT_PATH_RESUME)) {
2062 printk(BIOS_DEBUG, "DDR3 Reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02002063 MCHBAR8_AND(0x1a8, ~0x2);
2064 MCHBAR8_OR(0x5da, 0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002065 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02002066 MCHBAR8_AND(0x1a8, ~0x2);
2067 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002068 udelay(500);
2069 }
2070
Angel Pons9d20c842021-01-13 12:39:37 +01002071 /* Pre jedec */
Felix Held432575c2018-07-29 18:09:30 +02002072 MCHBAR8_OR(0x40, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002073 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002074 MCHBAR32_OR(0x400*ch + 0x260, 1 << 27);
Damien Zammit4b513a62015-08-20 00:37:05 +10002075 }
Felix Held432575c2018-07-29 18:09:30 +02002076 MCHBAR16_OR(0x212, 0xf000);
2077 MCHBAR16_OR(0x212, 0xf00);
Damien Zammit4b513a62015-08-20 00:37:05 +10002078 printk(BIOS_DEBUG, "Done pre-jedec\n");
2079
Angel Pons9d20c842021-01-13 12:39:37 +01002080 /* JEDEC reset */
Arthur Heymansf1287262017-12-25 18:30:01 +01002081 if (s->boot_path != BOOT_PATH_RESUME) {
2082 if (s->spd_type == DDR2)
2083 jedec_ddr2(s);
2084 else /* DDR3 */
2085 jedec_ddr3(s);
2086 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002087
2088 printk(BIOS_DEBUG, "Done jedec steps\n");
2089
Arthur Heymansb5170c32017-12-25 20:13:28 +01002090 if (s->spd_type == DDR3) {
2091 if (!fast_boot)
2092 search_write_leveling(s);
2093 if (s->boot_path == BOOT_PATH_NORMAL)
2094 software_ddr3_reset(s);
2095 }
2096
Angel Pons9d20c842021-01-13 12:39:37 +01002097 /* After JEDEC reset */
Felix Held432575c2018-07-29 18:09:30 +02002098 MCHBAR8_AND(0x40, ~0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002099 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans0d284952017-05-25 19:55:52 +02002100 reg32 = (2 << 18);
2101 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2102 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][0]
2103 << 13;
2104 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
2105 s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz &&
2106 ch == 1) {
2107 reg32 |= (post_jedec_tab[s->selected_timings.fsb_clk]
2108 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2109 - 1) << 8;
2110 } else {
2111 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2112 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2113 << 8;
2114 }
Felix Held432575c2018-07-29 18:09:30 +02002115 MCHBAR32_AND_OR(0x400*ch + 0x274, ~0xfff00, reg32);
2116 MCHBAR8_AND(0x400*ch + 0x274, ~0x80);
2117 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002118 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2119 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2120 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02002121 MCHBAR8_OR(0x400*ch + 0x271, 0xe);
Damien Zammit4b513a62015-08-20 00:37:05 +10002122 }
Felix Held432575c2018-07-29 18:09:30 +02002123 MCHBAR8_OR(0x2c4, 0x8);
2124 MCHBAR8_OR(0x2c3, 0x40);
2125 MCHBAR8_OR(0x2c4, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002126
2127 printk(BIOS_DEBUG, "Done post-jedec\n");
2128
Angel Pons9d20c842021-01-13 12:39:37 +01002129 /* Set DDR init complete */
Damien Zammit4b513a62015-08-20 00:37:05 +10002130 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002131 MCHBAR32_OR(0x400*ch + 0x268, 0xc0000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10002132 }
2133
Angel Pons9d20c842021-01-13 12:39:37 +01002134 /* Dummy reads */
Arthur Heymans8bb2bac2019-08-10 20:34:17 +02002135 if (s->boot_path == BOOT_PATH_NORMAL) {
2136 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2137 for (bank = 0; bank < 4; bank++)
2138 read32((u32 *)(test_address(ch, r) | 0x800000 | (bank << 12)));
2139 }
2140 }
2141 printk(BIOS_DEBUG, "Done dummy reads\n");
2142
Angel Pons9d20c842021-01-13 12:39:37 +01002143 /* Receive enable */
Arthur Heymansadc571a2017-09-25 09:40:54 +02002144 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10002145 printk(BIOS_DEBUG, "Done rcven\n");
2146
Angel Pons9d20c842021-01-13 12:39:37 +01002147 /* Finish rcven */
Damien Zammit4b513a62015-08-20 00:37:05 +10002148 FOR_EACH_CHANNEL(ch) {
Felix Held432575c2018-07-29 18:09:30 +02002149 MCHBAR8_AND(0x400*ch + 0x5d8, ~0xe);
2150 MCHBAR8_OR(0x400*ch + 0x5d8, 0x2);
2151 MCHBAR8_OR(0x400*ch + 0x5d8, 0x4);
2152 MCHBAR8_OR(0x400*ch + 0x5d8, 0x8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002153 }
Felix Held432575c2018-07-29 18:09:30 +02002154 MCHBAR8_OR(0x5dc, 0x80);
2155 MCHBAR8_AND(0x5dc, ~0x80);
2156 MCHBAR8_OR(0x5dc, 0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +10002157
Angel Pons9d20c842021-01-13 12:39:37 +01002158 /* XXX tRD */
Damien Zammit4b513a62015-08-20 00:37:05 +10002159
Arthur Heymans95c48cb2017-11-04 08:07:06 +01002160 if (!fast_boot) {
2161 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
Elyes HAOUAS5ba154a2020-08-04 13:27:52 +02002162 if (do_write_training(s))
Arthur Heymans95c48cb2017-11-04 08:07:06 +01002163 die("DQ write training failed!");
2164 }
2165 if (do_read_training(s))
2166 die("DQS read training failed!");
2167 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002168
Angel Pons9d20c842021-01-13 12:39:37 +01002169 /* DRADRB */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002170 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002171 printk(BIOS_DEBUG, "Done DRADRB\n");
2172
Angel Pons9d20c842021-01-13 12:39:37 +01002173 /* Memory map */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002174 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002175 printk(BIOS_DEBUG, "Done memory map\n");
2176
Angel Pons9d20c842021-01-13 12:39:37 +01002177 /* Enhanced mode */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002178 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002179 printk(BIOS_DEBUG, "Done enhanced mode\n");
2180
Angel Pons9d20c842021-01-13 12:39:37 +01002181 /* Periodic RCOMP */
Felix Held432575c2018-07-29 18:09:30 +02002182 MCHBAR16_AND_OR(0x160, ~0xfff, 0x999);
2183 MCHBAR16_OR(0x1b4, 0x3000);
2184 MCHBAR8_OR(0x130, 0x82);
Damien Zammit4b513a62015-08-20 00:37:05 +10002185 printk(BIOS_DEBUG, "Done PRCOMP\n");
2186
Angel Pons9d20c842021-01-13 12:39:37 +01002187 /* Power settings */
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002188 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002189 printk(BIOS_DEBUG, "Done power settings\n");
2190
Angel Pons9d20c842021-01-13 12:39:37 +01002191 /* ME related */
Arthur Heymansddc88282017-02-27 16:27:21 +01002192 /*
2193 * FIXME: This locks some registers like bit1 of GGC
2194 * and is only needed in case of ME being used.
2195 */
2196 if (ME_UMA_SIZEMB != 0) {
2197 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2198 || RANK_IS_POPULATED(s->dimms, 1, 0))
Felix Held432575c2018-07-29 18:09:30 +02002199 MCHBAR8_OR(0xa2f, 1 << 0);
Arthur Heymansddc88282017-02-27 16:27:21 +01002200 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2201 || RANK_IS_POPULATED(s->dimms, 1, 1))
Felix Held432575c2018-07-29 18:09:30 +02002202 MCHBAR8_OR(0xa2f, 1 << 1);
2203 MCHBAR32_OR(0xa30, 1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002204 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002205
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002206 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002207}