blob: 594ed7526f12265b3df1114e20c049496faa75b8 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060028 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020031 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080032 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010033 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010034 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010036 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070038 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060039 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070040 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010041 select SOC_AMD_COMMON_BLOCK_IOMMU
42 select SOC_AMD_COMMON_BLOCK_LPC
43 select SOC_AMD_COMMON_BLOCK_NONCAR
44 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060045 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020046 select SOC_AMD_COMMON_BLOCK_PM
47 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010048 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060049 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070050 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010051 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010052 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010053 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010054 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010055 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010056 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070057 select SOC_AMD_COMMON_BLOCK_UCODE
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060058 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060059 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060060 select PARALLEL_MP_AP_WORK
61 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060062 select SSE2
63 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070064 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070065 select FSP_COMPRESS_FSP_M_LZMA
66 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070067 select UDK_2017_BINDING
68 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070069
70config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
71 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060072
Felix Heldc4eb45f2021-02-13 02:36:02 +010073config CHIPSET_DEVICETREE
74 string
75 default "soc/amd/picasso/chipset.cb"
76
Felix Held3cc3d812020-06-17 16:16:08 +020077config FSP_M_FILE
78 string "FSP-M (memory init) binary path and filename"
79 depends on ADD_FSP_BINARIES
80 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
81 help
82 The path and filename of the FSP-M binary for this platform.
83
84config FSP_S_FILE
85 string "FSP-S (silicon init) binary path and filename"
86 depends on ADD_FSP_BINARIES
87 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
88 help
89 The path and filename of the FSP-S binary for this platform.
90
Furquan Shaikhbc456502020-06-10 16:37:23 -070091config EARLY_RESERVED_DRAM_BASE
92 hex
93 default 0x2000000
94 help
95 This variable defines the base address of the DRAM which is reserved
96 for usage by coreboot in early stages (i.e. before ramstage is up).
97 This memory gets reserved in BIOS tables to ensure that the OS does
98 not use it, thus preventing corruption of OS memory in case of S3
99 resume.
100
101config EARLYRAM_BSP_STACK_SIZE
102 hex
103 default 0x1000
104
105config PSP_APOB_DRAM_ADDRESS
106 hex
107 default 0x2001000
108 help
109 Location in DRAM where the PSP will copy the AGESA PSP Output
110 Block.
111
112config PSP_SHAREDMEM_BASE
113 hex
114 default 0x2011000 if VBOOT
115 default 0x0
116 help
117 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000118 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700119 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000120 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700121
122config PSP_SHAREDMEM_SIZE
123 hex
124 default 0x8000 if VBOOT
125 default 0x0
126 help
127 Sets the maximum size for the PSP to pass the vboot workbuf and
128 any logs or timestamps back to coreboot. This will be copied
129 into main memory by the PSP and will be available when the x86 is
130 started. The workbuf's base depends on the address of the reset
131 vector.
132
Martin Roth5c354b92019-04-22 14:55:16 -0600133config PRERAM_CBMEM_CONSOLE_SIZE
134 hex
135 default 0x1600
136 help
137 Increase this value if preram cbmem console is getting truncated
138
Kangheui Won4020aa72021-05-20 09:56:39 +1000139config CBFS_MCACHE_SIZE
140 hex
141 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
142
Furquan Shaikhbc456502020-06-10 16:37:23 -0700143config C_ENV_BOOTBLOCK_SIZE
144 hex
145 default 0x10000
146 help
147 Sets the size of the bootblock stage that should be loaded in DRAM.
148 This variable controls the DRAM allocation size in linker script
149 for bootblock stage.
150
Furquan Shaikhbc456502020-06-10 16:37:23 -0700151config ROMSTAGE_ADDR
152 hex
153 default 0x2040000
154 help
155 Sets the address in DRAM where romstage should be loaded.
156
157config ROMSTAGE_SIZE
158 hex
159 default 0x80000
160 help
161 Sets the size of DRAM allocation for romstage in linker script.
162
163config FSP_M_ADDR
164 hex
165 default 0x20C0000
166 help
167 Sets the address in DRAM where FSP-M should be loaded. cbfstool
168 performs relocation of FSP-M to this address.
169
170config FSP_M_SIZE
171 hex
172 default 0x80000
173 help
174 Sets the size of DRAM allocation for FSP-M in linker script.
175
176config VERSTAGE_ADDR
177 hex
178 depends on VBOOT_SEPARATE_VERSTAGE
179 default 0x2140000
180 help
181 Sets the address in DRAM where verstage should be loaded if running
182 as a separate stage on x86.
183
184config VERSTAGE_SIZE
185 hex
186 depends on VBOOT_SEPARATE_VERSTAGE
187 default 0x80000
188 help
189 Sets the size of DRAM allocation for verstage in linker script if
190 running as a separate stage on x86.
191
192config RAMBASE
193 hex
194 default 0x10000000
195
Martin Roth5c354b92019-04-22 14:55:16 -0600196config CPU_ADDR_BITS
197 int
198 default 48
199
Martin Roth5c354b92019-04-22 14:55:16 -0600200config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600201 default 0xF8000000
202
203config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600204 default 64
205
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600206config VERSTAGE_ADDR
207 hex
208 default 0x4000000
209
Felix Held1032d222020-11-04 16:19:35 +0100210config MAX_CPUS
211 int
212 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200213 help
214 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100215
Martin Roth5c354b92019-04-22 14:55:16 -0600216config VGA_BIOS_ID
217 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700218 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600219 help
220 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700221 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600222
223config VGA_BIOS_FILE
224 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600225 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600226
Martin Roth86ba0d72020-02-05 16:46:30 -0700227config VGA_BIOS_SECOND
228 def_bool y
229
230config VGA_BIOS_SECOND_ID
231 string
232 default "1002,15dd,c4"
233 help
234 Because Dali and Picasso need different video BIOSes, but have the
235 same vendor/device IDs, we need an alternate method to determine the
236 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
237 and decide which rom to load.
238
239 Even though the hardware has the same vendor/device IDs, the vBIOS
240 contains a *different* device ID, confusing the situation even more.
241
242config VGA_BIOS_SECOND_FILE
243 string
244 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
245
246config CHECK_REV_IN_OPROM_NAME
247 bool
248 default y
249 help
250 Select this in the platform BIOS or chipset if the option rom has a
251 revision that needs to be checked when searching CBFS.
252
Martin Roth5c354b92019-04-22 14:55:16 -0600253config S3_VGA_ROM_RUN
254 bool
255 default n
256
257config HEAP_SIZE
258 hex
259 default 0xc0000
260
Martin Roth5c354b92019-04-22 14:55:16 -0600261config SERIRQ_CONTINUOUS_MODE
262 bool
263 default n
264 help
265 Set this option to y for serial IRQ in continuous mode.
266 Otherwise it is in quiet mode.
267
Felix Helde7382992021-01-12 23:05:56 +0100268config CONSOLE_UART_BASE_ADDRESS
269 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
270 hex
271 default 0xfedc9000 if UART_FOR_CONSOLE = 0
272 default 0xfedca000 if UART_FOR_CONSOLE = 1
273 default 0xfedc3000 if UART_FOR_CONSOLE = 2
274 default 0xfedcf000 if UART_FOR_CONSOLE = 3
275
Martin Roth5c354b92019-04-22 14:55:16 -0600276config SMM_TSEG_SIZE
277 hex
Felix Helde22eef72021-02-10 22:22:07 +0100278 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600279 default 0x0
280
281config SMM_RESERVED_SIZE
282 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600283 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600284
285config SMM_MODULE_STACK_SIZE
286 hex
287 default 0x800
288
289config ACPI_CPU_STRING
290 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700291 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600292
293config ACPI_BERT
294 bool "Build ACPI BERT Table"
295 default y
296 depends on HAVE_ACPI_TABLES
297 help
298 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600299 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600300
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700301config ACPI_BERT_SIZE
302 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600303 default 0x4000 if ACPI_BERT
304 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700305 help
306 Specify the amount of DRAM reserved for gathering the data used to
307 generate the ACPI table.
308
Jason Gleneskbc521432020-09-14 05:22:47 -0700309config ACPI_SSDT_PSD_INDEPENDENT
310 bool "Allow core p-state independent transitions"
311 default y
312 help
313 AMD recommends the ACPI _PSD object to be configured to cause
314 cores to transition between p-states independently. A vendor may
315 choose to generate _PSD object to allow cores to transition together.
316
Furquan Shaikh40a38882020-05-01 10:43:48 -0700317config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600318 select ALWAYS_LOAD_OPROM
319 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700320
Marshall Dawson62611412019-06-19 11:46:06 -0600321config RO_REGION_ONLY
322 string
323 depends on CHROMEOS
324 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600325
Marshall Dawson62611412019-06-19 11:46:06 -0600326config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
327 int
Martin Roth4017de02019-12-16 23:21:05 -0700328 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600329
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600330config DISABLE_SPI_FLASH_ROM_SHARING
331 def_bool n
332 help
333 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
334 which indicates a board level ROM transaction request. This
335 removes arbitration with board and assumes the chipset controls
336 the SPI flash bus entirely.
337
Felix Held27b295b2021-03-25 01:20:41 +0100338config DISABLE_KEYBOARD_RESET_PIN
339 bool
340 help
341 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
342 signal. When this pin is used as GPIO and the keyboard reset
343 functionality isn't disabled, configuring it as an output and driving
344 it as 0 will cause a reset.
345
Marshall Dawson00a22082020-01-20 23:05:31 -0700346config FSP_TEMP_RAM_SIZE
347 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700348 default 0x40000
349 help
350 The amount of coreboot-allocated heap and stack usage by the FSP.
351
Marshall Dawson62611412019-06-19 11:46:06 -0600352menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600353
Martin Roth5c354b92019-04-22 14:55:16 -0600354config AMD_FWM_POSITION_INDEX
355 int "Firmware Directory Table location (0 to 5)"
356 range 0 5
357 default 0 if BOARD_ROMSIZE_KB_512
358 default 1 if BOARD_ROMSIZE_KB_1024
359 default 2 if BOARD_ROMSIZE_KB_2048
360 default 3 if BOARD_ROMSIZE_KB_4096
361 default 4 if BOARD_ROMSIZE_KB_8192
362 default 5 if BOARD_ROMSIZE_KB_16384
363 help
364 Typically this is calculated by the ROM size, but there may
365 be situations where you want to put the firmware directory
366 table in a different location.
367 0: 512 KB - 0xFFFA0000
368 1: 1 MB - 0xFFF20000
369 2: 2 MB - 0xFFE20000
370 3: 4 MB - 0xFFC20000
371 4: 8 MB - 0xFF820000
372 5: 16 MB - 0xFF020000
373
374comment "AMD Firmware Directory Table set to location for 512KB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 0
376comment "AMD Firmware Directory Table set to location for 1MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 1
378comment "AMD Firmware Directory Table set to location for 2MB ROM"
379 depends on AMD_FWM_POSITION_INDEX = 2
380comment "AMD Firmware Directory Table set to location for 4MB ROM"
381 depends on AMD_FWM_POSITION_INDEX = 3
382comment "AMD Firmware Directory Table set to location for 8MB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 4
384comment "AMD Firmware Directory Table set to location for 16MB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 5
386
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800387config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700388 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800389 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600390
Marshall Dawson62611412019-06-19 11:46:06 -0600391config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700392 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700393 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600394 help
395 Include the MP2 firmwares and configuration into the PSP build.
396
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700397 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600398
399config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700400 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700401 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600402 help
403 Select this item to include the S0i3 file into the PSP build.
404
405config HAVE_PSP_WHITELIST_FILE
406 bool "Include a debug whitelist file in PSP build"
407 default n
408 help
409 Support secured unlock prior to reset using a whitelisted
410 number? This feature requires a signed whitelist image and
411 bootloader from AMD.
412
413 If unsure, answer 'n'
414
415config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700416 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600417 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600418 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600419
Furquan Shaikh577db022020-04-24 15:52:04 -0700420config PSP_UNLOCK_SECURE_DEBUG
421 bool "Unlock secure debug"
422 default n
423 help
424 Select this item to enable secure debug options in PSP.
425
Martin Rothde498332020-09-01 11:00:28 -0600426config PSP_VERSTAGE_FILE
427 string "Specify the PSP_verstage file path"
428 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
429 default "$(obj)/psp_verstage.bin"
430 help
431 Add psp_verstage file to the build & PSP Directory Table
432
Martin Rothfe87d762020-09-01 11:04:21 -0600433config PSP_VERSTAGE_SIGNING_TOKEN
434 string "Specify the PSP_verstage Signature Token file path"
435 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
436 default ""
437 help
438 Add psp_verstage signature token to the build & PSP Directory Table
439
Martin Rothfdad5ad2021-04-16 11:36:01 -0600440config PSP_SOFTFUSE_BITS
441 string "PSP Soft Fuse bits to enable"
442 default "28"
443 help
444 Space separated list of Soft Fuse bits to enable.
445 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
446 Bit 15: PSP post code destination: 0=LPC 1=eSPI
447 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
448
449 See #55758 (NDA) for additional bit definitions.
450
Marshall Dawson62611412019-06-19 11:46:06 -0600451endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600452
Martin Rothc7acf162020-05-28 00:44:50 -0600453config VBOOT
454 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600455 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600456
457config VBOOT_STARTS_BEFORE_BOOTBLOCK
458 def_bool n
459 depends on VBOOT
460 select ARCH_VERSTAGE_ARMV7
461 help
462 Runs verstage on the PSP. Only available on
463 certain Chrome OS branded parts from AMD.
464
Martin Roth5632c6b2020-10-28 11:52:30 -0600465config VBOOT_HASH_BLOCK_SIZE
466 hex
467 default 0x9000
468 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
469 help
470 Because the bulk of the time in psp_verstage to hash the RO cbfs is
471 spent in the overhead of doing svc calls, increasing the hash block
472 size significantly cuts the verstage hashing time as seen below.
473
474 4k takes 180ms
475 16k takes 44ms
476 32k takes 33.7ms
477 36k takes 32.5ms
478 There's actually still room for an even bigger stack, but we've
479 reached a point of diminishing returns.
480
Martin Roth50cca762020-08-13 11:06:18 -0600481config CMOS_RECOVERY_BYTE
482 hex
483 default 0x51
484 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
485 help
486 If the workbuf is not passed from the PSP to coreboot, set the
487 recovery flag and reboot. The PSP will read this byte, mark the
488 recovery request in VBNV, and reset the system into recovery mode.
489
490 This is the byte before the default first byte used by VBNV
491 (0x26 + 0x0E - 1)
492
Martin Roth9aa8d112020-06-04 21:31:41 -0600493if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
494
495config RWA_REGION_ONLY
496 string
497 default "apu/amdfw_a"
498 help
499 Add a space-delimited list of filenames that should only be in the
500 RW-A section.
501
502config RWB_REGION_ONLY
503 string
504 default "apu/amdfw_b"
505 help
506 Add a space-delimited list of filenames that should only be in the
507 RW-B section.
508
509config PICASSO_FW_A_POSITION
510 hex
511 help
512 Location of the AMD firmware in the RW_A region
513
514config PICASSO_FW_B_POSITION
515 hex
516 help
517 Location of the AMD firmware in the RW_B region
518
519endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
520
Martin Roth1f337622019-04-22 16:08:31 -0600521endif # SOC_AMD_PICASSO