blob: 15780d09710b0ffa1d9e71cc125375583bed2c28 [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrey Petrov70efecd2016-03-04 21:41:13 -08002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +02004#include <bootsplash.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08005#include <bootstate.h>
6#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -08007#include <cpu/x86/mp.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08009#include <device/device.h>
10#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020011#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020012#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030013#include <intelblocks/cfg.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053014#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053015#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053016#include <intelblocks/p2sb.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053017#include <intelblocks/power_limit.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070018#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080019#include <fsp/api.h>
20#include <fsp/util.h>
Dinesh Gehlot58cc96f2023-01-17 04:01:13 +000021#include <gpio.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053022#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070023#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070024#include <intelblocks/pmclib.h>
Arthur Heymans08769c62022-05-09 14:33:15 +020025#include <intelblocks/systemagent.h>
Sean Rhodesc397f002022-02-07 15:05:12 +000026#include <option.h>
Mario Scheithauer54fda512023-06-14 15:16:56 +020027#include <soc/ahci.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080028#include <soc/cpu.h>
29#include <soc/heci.h>
30#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070031#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070032#include <soc/itss.h>
Subrata Banik05865b82022-01-07 13:01:18 +000033#include <soc/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080034#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070035#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053036#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080037#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070038#include <timer.h>
Felix Singere59ae102019-05-02 13:57:57 +020039#include <soc/ramstage.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053040#include <soc/soc_chip.h>
Felix Held82faefb2021-10-20 20:50:58 +020041#include <types.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080042
43#include "chip.h"
44
John Zhao7dff7262018-07-30 13:54:25 -070045#define DUAL_ROLE_CFG0 0x80d8
46#define SW_VBUS_VALID_MASK (1 << 24)
47#define SW_IDPIN_EN_MASK (1 << 21)
48#define SW_IDPIN_MASK (1 << 20)
49#define SW_IDPIN_HOST (0 << 20)
50#define DUAL_ROLE_CFG1 0x80dc
51#define DRD_MODE_MASK (1 << 29)
52#define DRD_MODE_HOST (1 << 29)
53
John Zhao57aa8b62019-01-14 09:15:50 -080054#define CFG_XHCLKGTEN 0x8650
55/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
56#define NUEFBCGPS (1 << 28)
57/* SRAM Power Gate Enable */
58#define SRAMPGTEN (1 << 27)
59/* SS Link PLL Shutdown Enable */
60#define SSLSE (1 << 26)
61/* USB2 PLL Shutdown Enable */
62#define USB2PLLSE (1 << 25)
63/* IOSF Sideband Trunk Clock Gating Enable */
64#define IOSFSTCGE (1 << 24)
65/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
66#define HSTCGE (1 << 23 | 1 << 22)
67/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
68#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
69/* XHC Ignore_EU3S */
70#define XHCIGEU3S (1 << 15)
71/* XHC Frame Timer Clock Shutdown Enable */
72#define XHCFTCLKSE (1 << 14)
73/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
74#define XHCBBTCGIPISO (1 << 13)
75/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
76#define XHCHSTCGU2NRWE (1 << 12)
77/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
78#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
79/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
80#define HSUXDMIPLLSE (1 << 9)
81/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
82#define SSPLLSUE (1 << 6)
83/* XHC Backbone Local Clock Gating Enable */
84#define XHCBLCGE (1 << 4)
85/* HS Link Trunk Clock Gating Enable */
86#define HSLTCGE (1 << 3)
87/* SS Link Trunk Clock Gating Enable */
88#define SSLTCGE (1 << 2)
89/* IOSF Backbone Trunk Clock Gating Enable */
90#define IOSFBTCGE (1 << 1)
91/* IOSF Gasket Backbone Local Clock Gating Enable */
92#define IOSFGBLCGE (1 << 0)
93
Marx Wangabc17d12020-04-07 16:58:38 +080094#define CFG_XHCPMCTRL 0x80a4
95/* BIT[7:4] LFPS periodic sampling for USB3 Ports */
96#define LFPS_PM_DISABLE_MASK 0xFFFFFF0F
97
Duncan Lauriebf713b02018-05-07 15:33:18 -070098const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070099{
100 if (dev->path.type == DEVICE_PATH_DOMAIN)
101 return "PCI0";
102
Duncan Lauriebf713b02018-05-07 15:33:18 -0700103 if (dev->path.type == DEVICE_PATH_USB) {
104 switch (dev->path.usb.port_type) {
105 case 0:
106 /* Root Hub */
107 return "RHUB";
108 case 2:
109 /* USB2 ports */
110 switch (dev->path.usb.port_id) {
111 case 0: return "HS01";
112 case 1: return "HS02";
113 case 2: return "HS03";
114 case 3: return "HS04";
115 case 4: return "HS05";
116 case 5: return "HS06";
117 case 6: return "HS07";
118 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800119 case 8:
Angel Ponsb36100f2020-09-07 13:18:10 +0200120 if (CONFIG(SOC_INTEL_GEMINILAKE))
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800121 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700122 }
123 break;
124 case 3:
125 /* USB3 ports */
126 switch (dev->path.usb.port_id) {
127 case 0: return "SS01";
128 case 1: return "SS02";
129 case 2: return "SS03";
130 case 3: return "SS04";
131 case 4: return "SS05";
132 case 5: return "SS06";
133 }
134 break;
135 }
136 return NULL;
137 }
138
Duncan Laurie02fcc882016-06-27 10:51:17 -0700139 if (dev->path.type != DEVICE_PATH_PCI)
140 return NULL;
141
142 switch (dev->path.pci.devfn) {
143 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530144 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700145 return "MCHC";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700146 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530147 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700148 return "XHCI";
149 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530150 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700151 return "HDAS";
152 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530153 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700154 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530155 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700156 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530157 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700158 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530159 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700160 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530161 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700162 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530163 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700164 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530165 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700166 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530167 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700168 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530169 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700170 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530171 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700172 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530173 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700174 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530175 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700176 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530177 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700178 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530179 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700180 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530181 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700182 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530183 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700184 return "I2C7";
185 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530186 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700187 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530188 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700189 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530190 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700191 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700192 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700193 case PCH_DEVFN_PCIE1:
194 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700195 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700196 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700197 }
198
199 return NULL;
200}
201
Andrey Petrov70efecd2016-03-04 21:41:13 -0800202static struct device_operations pci_domain_ops = {
203 .read_resources = pci_domain_read_resources,
204 .set_resources = pci_domain_set_resources,
Arthur Heymans0b0113f2023-08-31 17:09:28 +0200205 .scan_bus = pci_host_bridge_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700206 .acpi_name = &soc_acpi_name,
Arthur Heymans08769c62022-05-09 14:33:15 +0200207 .acpi_fill_ssdt = ssdt_set_above_4g_pci,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800208};
209
Arthur Heymans584d5e12023-02-01 08:06:04 +0100210struct device_operations apl_cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200211 .read_resources = noop_read_resources,
212 .set_resources = noop_set_resources,
Arthur Heymans829e8e62023-01-30 19:09:34 +0100213 .init = mp_cpu_bus_init,
Nico Huber68680dd2020-03-31 17:34:52 +0200214 .acpi_fill_ssdt = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800215};
216
Arthur Heymans584d5e12023-02-01 08:06:04 +0100217struct device_operations glk_cpu_bus_ops = {
218 .read_resources = noop_read_resources,
219 .set_resources = noop_set_resources,
220 .acpi_fill_ssdt = generate_cpu_entries,
221};
222
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200223static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800224{
225 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800226 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800227 dev->ops = &pci_domain_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100228 else if (dev->path.type == DEVICE_PATH_GPIO)
229 block_gpio_enable(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800230}
231
Kane Chend7796052016-07-11 12:17:13 +0800232/*
233 * If the PCIe root port at function 0 is disabled,
234 * the PCIe root ports might be coalesced after FSP silicon init.
235 * The below function will swap the devfn of the first enabled device
236 * in devicetree and function 0 resides a pci device
237 * so that it won't confuse coreboot.
238 */
239static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
240{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200241 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800242 unsigned int devfn;
243 int i;
244 unsigned int inc = PCI_DEVFN(0, 1);
245
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300246 func0 = pcidev_path_on_root(devfn0);
Kane Chend7796052016-07-11 12:17:13 +0800247 if (func0 == NULL)
248 return;
249
250 /* No more functions if function 0 is disabled. */
251 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
252 return;
253
254 devfn = devfn0 + inc;
255
256 /*
Elyes HAOUAS0f82c122019-12-04 19:23:50 +0100257 * Increase function by 1.
Kane Chend7796052016-07-11 12:17:13 +0800258 * Then find first enabled device to replace func0
259 * as that port was move to func0.
260 */
261 for (i = 1; i < num_funcs; i++, devfn += inc) {
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300262 struct device *dev = pcidev_path_on_root(devfn);
Kane Chend7796052016-07-11 12:17:13 +0800263 if (dev == NULL)
264 continue;
265
266 if (!dev->enabled)
267 continue;
268 /* Found the first enabled device in given dev number */
269 func0->path.pci.devfn = dev->path.pci.devfn;
270 dev->path.pci.devfn = devfn0;
271 break;
272 }
273}
274
275static void pcie_override_devicetree_after_silicon_init(void)
276{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530277 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
278 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800279}
280
Mario Scheithauer841416f2017-09-18 17:08:48 +0200281/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
282static void set_sci_irq(void)
283{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300284 struct soc_intel_apollolake_config *cfg;
Mario Scheithauer841416f2017-09-18 17:08:48 +0200285 uint32_t scis;
286
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300287 cfg = config_of_soc();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200288
289 /* Change only if a device tree entry exists. */
290 if (cfg->sci_irq) {
291 scis = soc_read_sci_irq_select();
292 scis &= ~SCI_IRQ_SEL;
293 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
294 soc_write_sci_irq_select(scis);
295 }
296}
297
Andrey Petrov70efecd2016-03-04 21:41:13 -0800298static void soc_init(void *data)
299{
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +0530300 struct soc_power_limits_config *soc_config;
301 config_t *config;
302
Aaron Durbin81d1e092016-07-13 01:49:10 -0500303 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
304 * default policy that doesn't honor boards' requirements. */
305 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
306
Karthikeyan Ramasubramanian6629b4b2019-05-01 10:22:22 -0600307 /*
308 * Clear the GPI interrupt status and enable registers. These
309 * registers do not get reset to default state when booting from S5.
310 */
311 gpi_clear_int_cfg();
312
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200313 fsp_silicon_init();
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700314
Aaron Durbin81d1e092016-07-13 01:49:10 -0500315 /* Restore GPIO IRQ polarities back to previous settings. */
316 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
317
Kane Chend7796052016-07-11 12:17:13 +0800318 /* override 'enabled' setting in device tree if needed */
319 pcie_override_devicetree_after_silicon_init();
320
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500321 /*
322 * Keep the P2SB device visible so it and the other devices are
323 * visible in coreboot for driver support and PCI resource allocation.
324 * There is a UPD setting for this, but it's more consistent to use
325 * hide and unhide symmetrically.
326 */
327 p2sb_unhide();
328
Uwe Poeched2d90212022-05-23 12:06:28 +0200329 config = config_of_soc();
330 /* Set RAPL MSR for Package power limits */
331 soc_config = &config->power_limits_config;
332 set_power_limits(MOBILE_SKU_PL1_TIME_SEC, soc_config);
Mario Scheithauer841416f2017-09-18 17:08:48 +0200333
334 /*
335 * FSP-S routes SCI to IRQ 9. With the help of this function you can
336 * select another IRQ for SCI.
337 */
338 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800339}
340
Andrey Petrov868679f2016-05-12 19:11:48 -0700341static void soc_final(void *data)
342{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700343 /* Make sure payload/OS can't trigger global reset */
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100344 pmc_global_reset_disable_and_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700345}
346
Lee Leahybab8be22017-03-09 09:53:58 -0800347static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
348{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700349 switch (dev->path.pci.devfn) {
Maxim Polyakov7b98e3e2020-02-16 11:51:57 +0300350 case PCH_DEVFN_NPK:
351 /*
352 * Disable this device in the parse_devicetree_setting() function
353 * in romstage.c
354 */
355 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530356 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700357 silconfig->IshEnable = 0;
358 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530359 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700360 silconfig->EnableSata = 0;
361 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530362 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800363 silconfig->PcieRootPortEn[0] = 0;
364 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700365 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530366 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800367 silconfig->PcieRootPortEn[1] = 0;
368 silconfig->PcieRpHotPlug[1] = 0;
369 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530370 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800371 silconfig->PcieRootPortEn[2] = 0;
372 silconfig->PcieRpHotPlug[2] = 0;
373 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530374 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800375 silconfig->PcieRootPortEn[3] = 0;
376 silconfig->PcieRpHotPlug[3] = 0;
377 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530378 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800379 silconfig->PcieRootPortEn[4] = 0;
380 silconfig->PcieRpHotPlug[4] = 0;
381 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530382 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700383 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800384 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700385 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530386 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700387 silconfig->Usb30Mode = 0;
388 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530389 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700390 silconfig->UsbOtg = 0;
391 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530392 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700393 silconfig->I2c0Enable = 0;
394 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530395 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700396 silconfig->I2c1Enable = 0;
397 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530398 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700399 silconfig->I2c2Enable = 0;
400 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530401 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700402 silconfig->I2c3Enable = 0;
403 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530404 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700405 silconfig->I2c4Enable = 0;
406 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530407 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700408 silconfig->I2c5Enable = 0;
409 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530410 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700411 silconfig->I2c6Enable = 0;
412 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530413 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700414 silconfig->I2c7Enable = 0;
415 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530416 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700417 silconfig->Hsuart0Enable = 0;
418 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530419 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700420 silconfig->Hsuart1Enable = 0;
421 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530422 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700423 silconfig->Hsuart2Enable = 0;
424 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530425 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700426 silconfig->Hsuart3Enable = 0;
427 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530428 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700429 silconfig->Spi0Enable = 0;
430 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530431 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700432 silconfig->Spi1Enable = 0;
433 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530434 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700435 silconfig->Spi2Enable = 0;
436 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530437 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700438 silconfig->SdcardEnabled = 0;
439 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530440 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700441 silconfig->eMMCEnabled = 0;
442 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530443 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700444 silconfig->SdioEnabled = 0;
445 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530446 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700447 silconfig->SmbusEnable = 0;
448 break;
Angel Ponsb36100f2020-09-07 13:18:10 +0200449#if !CONFIG(SOC_INTEL_GEMINILAKE)
Werner Zehde3ace02019-01-15 08:03:43 +0100450 case SA_DEVFN_IPU:
451 silconfig->IpuEn = 0;
452 break;
Sean Rhodese06ded82022-02-17 14:44:32 +0000453#else
454 case PCH_DEVFN_CNVI:
455 silconfig->CnviMode = 0;
456 break;
Sean Rhodes9088b682022-06-08 21:41:53 +0100457 case PCH_DEVFN_UFS:
458 silconfig->UfsEnabled = 0;
459 break;
Werner Zehde3ace02019-01-15 08:03:43 +0100460#endif
Nico Huber4074ce02019-01-31 16:45:04 +0100461 case PCH_DEVFN_HDA:
462 silconfig->HdaEnable = 0;
463 break;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700464 default:
465 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
466 PCI_SLOT(dev->path.pci.devfn),
467 PCI_FUNC(dev->path.pci.devfn));
468 break;
469 }
470}
471
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700472static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700473{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300474 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700475
476 if (!dev) {
477 printk(BIOS_ERR, "Could not find root device\n");
478 return;
479 }
480 /* Only disable bus 0 devices. */
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200481 for (dev = dev->upstream->children; dev; dev = dev->sibling) {
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700482 if (!dev->enabled)
483 disable_dev(dev, silconfig);
484 }
485}
486
Hannah Williams3ff14a02017-05-05 16:30:22 -0700487static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
488 *cfg, FSP_S_CONFIG *silconfig)
489{
Angel Ponsb36100f2020-09-07 13:18:10 +0200490#if !CONFIG(SOC_INTEL_GEMINILAKE) /* GLK FSP does not have these fields in FspsUpd.h yet */
Hannah Williams3ff14a02017-05-05 16:30:22 -0700491 uint8_t port;
492
493 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Maxim Polyakov67040492020-02-16 11:51:57 +0300494 if (cfg->usb_config_override) {
495 if (!cfg->usb2_port[port].enable)
496 continue;
497
498 silconfig->PortUsb20Enable[port] = 1;
499 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
500 }
501
Hannah Williams3ff14a02017-05-05 16:30:22 -0700502 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
503 silconfig->PortUsb20PerPortTxPeHalf[port] =
504 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
505
506 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
507 silconfig->PortUsb20PerPortPeTxiSet[port] =
508 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
509
510 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
511 silconfig->PortUsb20PerPortTxiSet[port] =
512 cfg->usb2eye[port].Usb20PerPortTxiSet;
513
514 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
515 silconfig->PortUsb20HsSkewSel[port] =
516 cfg->usb2eye[port].Usb20HsSkewSel;
517
518 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
519 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
520 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
521
522 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
523 silconfig->PortUsb20PerPortRXISet[port] =
524 cfg->usb2eye[port].Usb20PerPortRXISet;
525
526 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
527 silconfig->PortUsb20HsNpreDrvSel[port] =
528 cfg->usb2eye[port].Usb20HsNpreDrvSel;
529 }
Maxim Polyakov67040492020-02-16 11:51:57 +0300530
531 if (cfg->usb_config_override) {
532 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
533 if (!cfg->usb3_port[port].enable)
534 continue;
535
536 silconfig->PortUsb30Enable[port] = 1;
537 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
538 }
539 }
Hannah Williams3ff14a02017-05-05 16:30:22 -0700540#endif
541}
542
543static void glk_fsp_silicon_init_params_cb(
544 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
545{
Angel Ponsb36100f2020-09-07 13:18:10 +0200546#if CONFIG(SOC_INTEL_GEMINILAKE)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900547 uint8_t port;
548
Sean Rhodes3a260ad2022-02-16 16:50:55 +0000549 /*
550 * UsbPerPortCtl was retired in Fsp 2.0.0+, so PDO programming must be
551 * enabled to configure individual ports in what Fsp thinks is PEI.
552 */
553 silconfig->UsbPdoProgramming = cfg->usb_config_override;
554
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900555 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Sean Rhodes3a260ad2022-02-16 16:50:55 +0000556 if (cfg->usb_config_override) {
557 silconfig->PortUsb20Enable[port] = cfg->usb2_port[port].enable;
558 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
559 }
560
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900561 if (!cfg->usb2eye[port].Usb20OverrideEn)
562 continue;
563
564 silconfig->Usb2AfePehalfbit[port] =
565 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
566 silconfig->Usb2AfePetxiset[port] =
567 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
568 silconfig->Usb2AfeTxiset[port] =
569 cfg->usb2eye[port].Usb20PerPortTxiSet;
570 silconfig->Usb2AfePredeemp[port] =
571 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
572 }
573
Sean Rhodes3a260ad2022-02-16 16:50:55 +0000574 if (cfg->usb_config_override) {
575 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
576 silconfig->PortUsb30Enable[port] = cfg->usb3_port[port].enable;
577 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
578 }
579 }
580
Subrata Banik54a34172021-06-09 03:54:58 +0530581 silconfig->Gmm = is_devfn_enabled(SA_GLK_DEVFN_GMM);
Shamile Khanc4276a32018-03-14 18:09:19 -0700582
583 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
584 * settings using the device tree settings. This is because PCIe
585 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
586 * requires de-emphasis disabled. If we make this change common to both
587 * Apollolake and Geminilake, then we need to add mainboard device tree
588 * de-emphasis settings of 1 to Apollolake systems.
589 */
590 memcpy(silconfig->PcieRpSelectableDeemphasis,
591 cfg->pcie_rp_deemphasis_enable,
592 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700593 /*
594 * FSP does not know what the clock requirements are for the
595 * device on SPI bus, hence it should not modify what coreboot
596 * has set up. Hence skipping in FSP.
597 */
598 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700599
600 /*
601 * FSP provides UPD interface to execute IPC command. In order to
602 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
603 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800604 */
Mario Scheithauer1bbdd0a2023-06-15 14:10:34 +0200605 silconfig->PmicPmcIpcCtrl = cfg->pmic_pmc_ipc_ctrl;
John Zhao91600a32019-01-10 12:13:38 -0800606
607 /*
608 * Options to disable XHCI Link Compliance Mode.
609 */
Mario Scheithauerfeafddb2023-06-15 14:22:22 +0200610 silconfig->DisableComplianceMode = cfg->disable_compliance_mode;
John Zhao9a4beb42019-01-28 16:04:35 -0800611
612 /*
613 * Options to change USB3 ModPhy setting for Integrated Filter value.
614 */
Mario Scheithauer16d1eb62023-06-15 14:28:47 +0200615 silconfig->ModPhyIfValue = cfg->mod_phy_if_value;
John Zhao9a4beb42019-01-28 16:04:35 -0800616
617 /*
618 * Options to bump USB3 LDO voltage with 40mv.
619 */
Mario Scheithauer8c822182023-06-15 14:32:46 +0200620 silconfig->ModPhyVoltageBump = cfg->mod_phy_voltage_bump;
John Zhao9a4beb42019-01-28 16:04:35 -0800621
622 /*
623 * Options to adjust PMIC Vdd2 voltage.
624 */
Mario Scheithauer53ad07a2023-06-15 14:36:09 +0200625 silconfig->PmicVdd2Voltage = cfg->pmic_vdd2_voltage;
Sean Rhodes5d2b1e62022-06-08 12:29:01 +0100626
627 /* FSP should let coreboot set subsystem IDs, which are read/write-once */
628 silconfig->SiSVID = 0;
629 silconfig->SiSSID = 0;
630 silconfig->HgSubSystemId = 0;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700631#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700632}
633
Aaron Durbin64031672018-04-21 14:45:32 -0600634void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800635{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200636 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800637}
638
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700639void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800640{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800641 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300642 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300643 struct device *dev;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800644
645 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200646 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800647
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300648 dev = pcidev_path_on_root(SA_DEVFN_ROOT);
649 cfg = config_of(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800650
Kane Chen5bddcc42017-08-22 11:37:18 +0800651 mainboard_devtree_update(dev);
652
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700653 /* Parse device tree and disable unused device*/
654 parse_devicetree(silconfig);
655
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700656 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
657 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700658
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700659 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
660 sizeof(silconfig->PcieRpHotPlug));
661
Nico Huber88855292018-11-27 15:13:22 +0100662 switch (cfg->serirq_mode) {
663 case SERIRQ_QUIET:
664 silconfig->SirqEnable = 1;
665 silconfig->SirqMode = 0;
666 break;
667 case SERIRQ_CONTINUOUS:
668 silconfig->SirqEnable = 1;
669 silconfig->SirqMode = 1;
670 break;
671 case SERIRQ_OFF:
672 default:
673 silconfig->SirqEnable = 0;
674 break;
675 }
676
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700677 if (cfg->emmc_tx_cmd_cntl != 0)
678 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
679 if (cfg->emmc_tx_data_cntl1 != 0)
680 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
681 if (cfg->emmc_tx_data_cntl2 != 0)
682 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
683 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
684 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
685 if (cfg->emmc_rx_strobe_cntl != 0)
686 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
687 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
688 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200689 if (cfg->emmc_host_max_speed != 0)
690 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700691
Mario Scheithauer67fa4832023-06-15 13:57:35 +0200692 memcpy(silconfig->SataPortsHotPlug, cfg->sata_ports_hot_plug,
Sean Rhodesde198bb2022-05-19 15:34:35 +0100693 sizeof(silconfig->SataPortsHotPlug));
694
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700695 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
696
Lee Leahy07441b52017-03-09 10:59:25 -0800697 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700698 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800699 */
Angel Ponsb36100f2020-09-07 13:18:10 +0200700 if (!CONFIG(SOC_INTEL_GEMINILAKE))
Cole Nelsonf357c252017-05-16 11:38:59 -0700701 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700702
Martin Rothc25c1eb2020-07-24 12:26:21 -0600703 silconfig->SkipMpInit = !CONFIG(USE_INTEL_FSP_MP_INIT);
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700704
Sean Rhodes4b966b52022-09-21 08:52:42 +0100705 /* coreboot handles the lockdown */
706 silconfig->LockDownGlobalSmi = 0;
707 silconfig->BiosLock = 0;
708 silconfig->BiosInterface = 0;
709 silconfig->WriteProtectionEnable[0] = 0;
710 silconfig->SpiEiss = 0;
711 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700712
713 /* Enable Audio clk gate and power gate */
714 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
715 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100716 /* BIOS config lockdown Audio clk and power gate */
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700717 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Angel Ponsb36100f2020-09-07 13:18:10 +0200718 if (CONFIG(SOC_INTEL_GEMINILAKE))
Hannah Williams3ff14a02017-05-05 16:30:22 -0700719 glk_fsp_silicon_init_params_cb(cfg, silconfig);
720 else
721 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700722
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200723 silconfig->UsbOtg = xdci_can_enable(PCH_DEVFN_XDCI);
Werner Zeh279afdc2019-02-01 12:32:51 +0100724
Angel Pons320f2c12020-09-02 15:11:37 +0200725 silconfig->VmxEnable = CONFIG(ENABLE_VMX);
726
Sean Rhodes9d894b82022-05-26 22:20:41 +0100727 /* Enable enhanced C-states */
728 silconfig->C1e = cfg->enhanced_cstates;
729
Werner Zeh279afdc2019-02-01 12:32:51 +0100730 /* Set VTD feature according to devicetree */
Sean Rhodesc397f002022-02-07 15:05:12 +0000731 silconfig->VtdEnable = get_uint_option("vtd", cfg->enable_vtd);
Felix Singere59ae102019-05-02 13:57:57 +0200732
Subrata Banik54a34172021-06-09 03:54:58 +0530733 silconfig->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200734
Benjamin Doronbbb81232020-06-28 02:43:53 +0000735 silconfig->PavpEnable = CONFIG(PAVP);
736
Mario Scheithauerb11f3812022-01-26 11:49:10 +0100737 /* SATA config */
Sean Rhodes57779952022-05-19 15:35:31 +0100738 if (is_devfn_enabled(PCH_DEVFN_SATA)) {
Mario Scheithauerc7beb4f2023-06-15 14:43:27 +0200739 silconfig->SataSalpSupport = !(cfg->disable_sata_salp_support);
Mario Scheithauer54fda512023-06-14 15:16:56 +0200740 ahci_set_speed(cfg->sata_speed);
Mario Scheithauer7e5b28f2023-05-31 14:36:22 +0200741 memcpy(silconfig->SataPortsEnable, cfg->sata_ports_enable,
Sean Rhodes57779952022-05-19 15:35:31 +0100742 sizeof(silconfig->SataPortsEnable));
Mario Scheithauerc8dc2c12023-05-22 15:27:36 +0200743 memcpy(silconfig->SataPortsSolidStateDrive, cfg->sata_ports_ssd,
744 sizeof(silconfig->SataPortsSolidStateDrive));
Sean Rhodes57779952022-05-19 15:35:31 +0100745 }
Mario Scheithauerb11f3812022-01-26 11:49:10 +0100746
Sean Rhodes48f69da2022-06-08 21:30:26 +0100747 /* Sata Power Optimisation */
Mario Scheithauer3f1e0342023-06-15 14:46:42 +0200748 silconfig->SataPwrOptEnable = !(cfg->sata_pwr_optimize_disable);
Sean Rhodes48f69da2022-06-08 21:30:26 +0100749
Sean Rhodes26831082022-05-19 15:06:15 +0100750 /* 8254 Timer */
751 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
Sean Rhodes6319ef92023-08-23 12:43:38 +0100752 silconfig->Timer8254ClkSetting = !use_8254;
Sean Rhodes26831082022-05-19 15:06:15 +0100753
Sean Rhodes5d2b1e62022-06-08 12:29:01 +0100754 /* FSP should let coreboot set subsystem IDs, which are read/write-once */
755 silconfig->SubSystemVendorId = 0;
756 silconfig->SubSystemId = 0;
757
Felix Singere59ae102019-05-02 13:57:57 +0200758 mainboard_silicon_init_params(silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800759}
760
761struct chip_operations soc_intel_apollolake_ops = {
Nicholas Sudsgaardbfb11be2024-01-30 09:53:46 +0900762 .name = "Intel Apollolake SOC",
John Zhao57aa8b62019-01-14 09:15:50 -0800763 .enable_dev = &enable_dev,
764 .init = &soc_init,
765 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800766};
767
Subrata Banik05865b82022-01-07 13:01:18 +0000768static void soc_enable_untrusted_mode(void *unused)
769{
770 /*
771 * Set Bit 6 (ENABLE_IA_UNTRUSTED_MODE) of MSR 0x120
772 * UCODE_PCR_POWER_MISC MSR to enter IA Untrusted Mode.
773 */
774 msr_set(MSR_POWER_MISC, ENABLE_IA_UNTRUSTED);
775}
776
Andrey Petrova697c192016-12-07 10:47:46 -0800777static void drop_privilege_all(void)
778{
779 /* Drop privilege level on all the CPUs */
Subrata Banik05865b82022-01-07 13:01:18 +0000780 if (mp_run_on_all_cpus(&soc_enable_untrusted_mode, NULL) != CB_SUCCESS)
Andrey Petrova697c192016-12-07 10:47:46 -0800781 printk(BIOS_ERR, "failed to enable untrusted mode\n");
782}
783
John Zhao7dff7262018-07-30 13:54:25 -0700784static void configure_xhci_host_mode_port0(void)
785{
786 uint32_t *cfg0;
787 uint32_t *cfg1;
788 const struct resource *res;
789 uint32_t reg;
790 struct stopwatch sw;
791 struct device *xhci_dev = PCH_DEV_XHCI;
792
793 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
794 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
795 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
796 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
797 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700798 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700799 return;
800
801 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
802 write32(cfg0, reg);
803
804 stopwatch_init_msecs_expire(&sw, 10);
805 /* Wait for the host mode status bit. */
806 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
807 if (stopwatch_expired(&sw)) {
808 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
809 return;
810 }
811 }
812
Rob Barnesd522f382022-09-12 06:31:47 -0600813 printk(BIOS_INFO, "xHCI port 0 host switch over took %lld ms\n",
John Zhao7dff7262018-07-30 13:54:25 -0700814 stopwatch_duration_msecs(&sw));
815}
816
817static int check_xdci_enable(void)
818{
Werner Zeh69dcc1e2021-10-21 15:54:23 +0200819 return is_dev_enabled(pcidev_path_on_root(PCH_DEVFN_XDCI));
John Zhao7dff7262018-07-30 13:54:25 -0700820}
821
Marx Wangabc17d12020-04-07 16:58:38 +0800822static void disable_xhci_lfps_pm(void)
823{
824 struct soc_intel_apollolake_config *cfg;
825
826 cfg = config_of_soc();
827
828 if (cfg->disable_xhci_lfps_pm) {
829 void *addr;
830 const struct resource *res;
831 uint32_t reg;
832 struct device *xhci_dev = PCH_DEV_XHCI;
833
834 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
835 addr = (void *)(uintptr_t)(res->base + CFG_XHCPMCTRL);
836 reg = read32(addr);
837 printk(BIOS_DEBUG, "XHCI PM: control reg=0x%x.\n", reg);
838 if (reg) {
839 reg &= LFPS_PM_DISABLE_MASK;
840 write32(addr, reg);
841 printk(BIOS_INFO, "XHCI PM: Disable xHCI LFPS as configured in devicetree.\n");
842 }
843 }
844}
845
Lee Leahy806fa242016-08-01 13:55:02 -0700846void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800847{
Andrey Petrova697c192016-12-07 10:47:46 -0800848 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800849
850 /*
851 * Before hiding P2SB device and dropping privilege level,
852 * dump CSE status and disable HECI1 interface.
853 */
854 heci_cse_lockdown();
855
Andrey Petrova697c192016-12-07 10:47:46 -0800856 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500857 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800858
Andrey Petrova697c192016-12-07 10:47:46 -0800859 /*
860 * As per guidelines BIOS is recommended to drop CPU privilege
861 * level to IA_UNTRUSTED. After that certain device registers
862 * and MSRs become inaccessible supposedly increasing system
863 * security.
864 */
865 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700866
867 /*
868 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
869 * configures USB-C as device mode. Force USB-C into host mode.
870 */
871 if (check_xdci_enable())
872 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800873
874 /*
875 * Override GLK xhci clock gating register(XHCLKGTEN) to
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100876 * mitigate USB device suspend and resume failure.
John Zhao57aa8b62019-01-14 09:15:50 -0800877 */
Angel Ponsb36100f2020-09-07 13:18:10 +0200878 if (CONFIG(SOC_INTEL_GEMINILAKE)) {
John Zhao57aa8b62019-01-14 09:15:50 -0800879 uint32_t *cfg;
880 const struct resource *res;
881 uint32_t reg;
882 struct device *xhci_dev = PCH_DEV_XHCI;
883
884 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
885 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
886 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
887 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
888 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
889 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
890 IOSFGBLCGE;
891 write32(cfg, reg);
892 }
Marx Wangabc17d12020-04-07 16:58:38 +0800893
894 /* Disable XHCI LFPS power management if the option in dev tree is set. */
895 disable_xhci_lfps_pm();
Andrey Petrova697c192016-12-07 10:47:46 -0800896 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800897}
898
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700899/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800900 * spi_flash init() needs to run unconditionally on every boot (including
901 * resume) to allow write protect to be disabled for eventlog and nvram
902 * updates. This needs to be done as early as possible in ramstage. Thus, add a
903 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700904 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800905static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700906{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530907 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700908}
909
Felix Singere59ae102019-05-02 13:57:57 +0200910__weak
911void mainboard_silicon_init_params(FSP_S_CONFIG *silconfig)
912{
913 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
914}
915
Wim Vervoornd1371502019-12-17 14:10:16 +0100916/* Handle FSP logo params */
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200917void soc_load_logo(FSPS_UPD *supd)
Wim Vervoornd1371502019-12-17 14:10:16 +0100918{
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200919 bmp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
Wim Vervoornd1371502019-12-17 14:10:16 +0100920}
921
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800922BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);