blob: e4084fe81321f11251efc60a8a46427279c99860 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Mario Scheithauera39aede2017-11-06 16:47:27 +01005 * Copyright (C) 2017 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Aaron Durbin64031672018-04-21 14:45:32 -060023#include <compiler.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080024#include <console/console.h>
25#include <cpu/cpu.h>
Andrey Petrova697c192016-12-07 10:47:46 -080026#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053027#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080028#include <device/device.h>
29#include <device/pci.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020030#include <intelblocks/acpi.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053031#include <intelblocks/fast_spi.h>
Lijian Zhao8aba24d2017-10-26 12:16:53 -070032#include <intelblocks/p2sb.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053033#include <intelblocks/msr.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070034#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080035#include <fsp/api.h>
36#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053037#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070038#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070039#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080040#include <romstage_handoff.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070041#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070042#include <soc/itss.h>
Andrey Petrov868679f2016-05-12 19:11:48 -070043#include <soc/intel/common/vbt.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070044#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080045#include <soc/pci_devs.h>
Furquan Shaikh6ac226d2016-06-15 17:13:20 -070046#include <spi-generic.h>
Aaron Durbinac3e4822017-06-14 13:21:00 -050047#include <soc/cpu.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070048#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053049#include <soc/systemagent.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080050
51#include "chip.h"
52
Aaron Durbinaa090cb2017-09-13 16:01:52 -060053static const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070054{
55 if (dev->path.type == DEVICE_PATH_DOMAIN)
56 return "PCI0";
57
58 if (dev->path.type != DEVICE_PATH_PCI)
59 return NULL;
60
61 switch (dev->path.pci.devfn) {
62 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053063 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -070064 return "MCHC";
65 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053066 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -070067 return "LPCB";
68 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053069 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -070070 return "XHCI";
71 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053072 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -070073 return "HDAS";
74 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053075 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070076 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053077 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070078 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053079 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070080 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053081 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070082 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053083 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070084 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053085 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070086 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053087 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070088 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053089 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -070090 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +053091 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070092 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +053093 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070094 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053095 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070096 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053097 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070098 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053099 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700100 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530101 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700102 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530103 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700104 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530105 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700106 return "I2C7";
107 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530108 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700109 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530110 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700111 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530112 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700113 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700114 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700115 case PCH_DEVFN_PCIE1:
116 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700117 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700118 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700119 }
120
121 return NULL;
122}
123
Andrey Petrov70efecd2016-03-04 21:41:13 -0800124static void pci_domain_set_resources(device_t dev)
125{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800126 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800127}
128
129static struct device_operations pci_domain_ops = {
130 .read_resources = pci_domain_read_resources,
131 .set_resources = pci_domain_set_resources,
132 .enable_resources = NULL,
133 .init = NULL,
134 .scan_bus = pci_domain_scan_bus,
135 .ops_pci_bus = pci_bus_default_ops,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700136 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800137};
138
139static struct device_operations cpu_bus_ops = {
140 .read_resources = DEVICE_NOOP,
141 .set_resources = DEVICE_NOOP,
142 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500143 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800144 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700145 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800146};
147
148static void enable_dev(device_t dev)
149{
150 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800151 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800152 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800153 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800154 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800155}
156
Kane Chend7796052016-07-11 12:17:13 +0800157/*
158 * If the PCIe root port at function 0 is disabled,
159 * the PCIe root ports might be coalesced after FSP silicon init.
160 * The below function will swap the devfn of the first enabled device
161 * in devicetree and function 0 resides a pci device
162 * so that it won't confuse coreboot.
163 */
164static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
165{
166 device_t func0;
167 unsigned int devfn;
168 int i;
169 unsigned int inc = PCI_DEVFN(0, 1);
170
171 func0 = dev_find_slot(0, devfn0);
172 if (func0 == NULL)
173 return;
174
175 /* No more functions if function 0 is disabled. */
176 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
177 return;
178
179 devfn = devfn0 + inc;
180
181 /*
182 * Increase funtion by 1.
183 * Then find first enabled device to replace func0
184 * as that port was move to func0.
185 */
186 for (i = 1; i < num_funcs; i++, devfn += inc) {
187 device_t dev = dev_find_slot(0, devfn);
188 if (dev == NULL)
189 continue;
190
191 if (!dev->enabled)
192 continue;
193 /* Found the first enabled device in given dev number */
194 func0->path.pci.devfn = dev->path.pci.devfn;
195 dev->path.pci.devfn = devfn0;
196 break;
197 }
198}
199
200static void pcie_override_devicetree_after_silicon_init(void)
201{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530202 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
203 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800204}
205
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530206/* Configure package power limits */
207static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530208{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530209 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530210 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530211 msr_t rapl_msr_reg, limit;
212 uint32_t power_unit;
213 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530214 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530215
Mario Scheithauer38b61002017-07-25 10:52:41 +0200216 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
217 printk(BIOS_INFO, "Skip the RAPL settings.\n");
218 return;
219 }
220
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530221 if (!dev || !dev->chip_info) {
222 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
223 return;
224 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530225
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530226 cfg = dev->chip_info;
227
228 /* Get units */
229 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
230 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
231
232 /* Get power defaults for this SKU */
233 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
234 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530235 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530236 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
237 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
238
239 if (min_power > 0 && tdp < min_power)
240 tdp = min_power;
241
242 if (max_power > 0 && tdp > max_power)
243 tdp = max_power;
244
245 /* Set PL1 override value */
246 tdp = (cfg->tdp_pl1_override_mw == 0) ?
247 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530248 /* Set PL2 override value */
249 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
250 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530251
252 /* Set long term power limit to TDP */
253 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530254 /* Set PL1 Pkg Power clamp bit */
255 limit.lo |= PKG_POWER_LIMIT_CLAMP;
256
257 limit.lo |= PKG_POWER_LIMIT_EN;
258 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
259 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
260
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530261 /* Set short term power limit PL2 */
262 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
263 limit.hi |= PKG_POWER_LIMIT_EN;
264
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530265 /* Program package power limits in RAPL MSR */
266 wrmsr(MSR_PKG_POWER_LIMIT, limit);
267 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
268 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530269 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
270 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530271
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530272 /* Setting RAPL MMIO register for Power limits.
273 * RAPL driver is using MSR instead of MMIO.
274 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530275 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
276 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530277}
278
Mario Scheithauer841416f2017-09-18 17:08:48 +0200279/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
280static void set_sci_irq(void)
281{
282 static struct soc_intel_apollolake_config *cfg;
283 struct device *dev = SA_DEV_ROOT;
284 uint32_t scis;
285
286 if (!dev || !dev->chip_info) {
287 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
288 return;
289 }
290
291 cfg = dev->chip_info;
292
293 /* Change only if a device tree entry exists. */
294 if (cfg->sci_irq) {
295 scis = soc_read_sci_irq_select();
296 scis &= ~SCI_IRQ_SEL;
297 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
298 soc_write_sci_irq_select(scis);
299 }
300}
301
Andrey Petrov70efecd2016-03-04 21:41:13 -0800302static void soc_init(void *data)
303{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700304 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800305
Aaron Durbin81d1e092016-07-13 01:49:10 -0500306 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
307 * default policy that doesn't honor boards' requirements. */
308 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
309
Aaron Durbin6c191d82016-11-29 21:22:42 -0600310 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700311
Aaron Durbin81d1e092016-07-13 01:49:10 -0500312 /* Restore GPIO IRQ polarities back to previous settings. */
313 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
314
Kane Chend7796052016-07-11 12:17:13 +0800315 /* override 'enabled' setting in device tree if needed */
316 pcie_override_devicetree_after_silicon_init();
317
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500318 /*
319 * Keep the P2SB device visible so it and the other devices are
320 * visible in coreboot for driver support and PCI resource allocation.
321 * There is a UPD setting for this, but it's more consistent to use
322 * hide and unhide symmetrically.
323 */
324 p2sb_unhide();
325
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700326 /* Allocate ACPI NVS in CBMEM */
327 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530328
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530329 /* Set RAPL MSR for Package power limits*/
330 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200331
332 /*
333 * FSP-S routes SCI to IRQ 9. With the help of this function you can
334 * select another IRQ for SCI.
335 */
336 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800337}
338
Andrey Petrov868679f2016-05-12 19:11:48 -0700339static void soc_final(void *data)
340{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700341 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700342 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700343 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700344 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700345}
346
Lee Leahybab8be22017-03-09 09:53:58 -0800347static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
348{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700349 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530350 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700351 silconfig->IshEnable = 0;
352 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530353 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700354 silconfig->EnableSata = 0;
355 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530356 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800357 silconfig->PcieRootPortEn[0] = 0;
358 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700359 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530360 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800361 silconfig->PcieRootPortEn[1] = 0;
362 silconfig->PcieRpHotPlug[1] = 0;
363 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530364 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800365 silconfig->PcieRootPortEn[2] = 0;
366 silconfig->PcieRpHotPlug[2] = 0;
367 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530368 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800369 silconfig->PcieRootPortEn[3] = 0;
370 silconfig->PcieRpHotPlug[3] = 0;
371 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530372 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800373 silconfig->PcieRootPortEn[4] = 0;
374 silconfig->PcieRpHotPlug[4] = 0;
375 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530376 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700377 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800378 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700379 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530380 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700381 silconfig->Usb30Mode = 0;
382 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530383 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700384 silconfig->UsbOtg = 0;
385 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530386 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700387 silconfig->I2c0Enable = 0;
388 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530389 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700390 silconfig->I2c1Enable = 0;
391 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530392 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700393 silconfig->I2c2Enable = 0;
394 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530395 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700396 silconfig->I2c3Enable = 0;
397 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530398 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700399 silconfig->I2c4Enable = 0;
400 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530401 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700402 silconfig->I2c5Enable = 0;
403 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530404 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700405 silconfig->I2c6Enable = 0;
406 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530407 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700408 silconfig->I2c7Enable = 0;
409 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530410 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700411 silconfig->Hsuart0Enable = 0;
412 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530413 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700414 silconfig->Hsuart1Enable = 0;
415 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530416 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700417 silconfig->Hsuart2Enable = 0;
418 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530419 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700420 silconfig->Hsuart3Enable = 0;
421 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530422 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700423 silconfig->Spi0Enable = 0;
424 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530425 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700426 silconfig->Spi1Enable = 0;
427 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530428 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700429 silconfig->Spi2Enable = 0;
430 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530431 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700432 silconfig->SdcardEnabled = 0;
433 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530434 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700435 silconfig->eMMCEnabled = 0;
436 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530437 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700438 silconfig->SdioEnabled = 0;
439 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530440 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700441 silconfig->SmbusEnable = 0;
442 break;
443 default:
444 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
445 PCI_SLOT(dev->path.pci.devfn),
446 PCI_FUNC(dev->path.pci.devfn));
447 break;
448 }
449}
450
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700451static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700452{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530453 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700454
455 if (!dev) {
456 printk(BIOS_ERR, "Could not find root device\n");
457 return;
458 }
459 /* Only disable bus 0 devices. */
460 for (dev = dev->bus->children; dev; dev = dev->sibling) {
461 if (!dev->enabled)
462 disable_dev(dev, silconfig);
463 }
464}
465
Hannah Williams3ff14a02017-05-05 16:30:22 -0700466static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
467 *cfg, FSP_S_CONFIG *silconfig)
468{
469#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
470 fields in FspsUpd.h yet */
471 uint8_t port;
472
473 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
474 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
475 silconfig->PortUsb20PerPortTxPeHalf[port] =
476 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
477
478 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
479 silconfig->PortUsb20PerPortPeTxiSet[port] =
480 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
481
482 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
483 silconfig->PortUsb20PerPortTxiSet[port] =
484 cfg->usb2eye[port].Usb20PerPortTxiSet;
485
486 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
487 silconfig->PortUsb20HsSkewSel[port] =
488 cfg->usb2eye[port].Usb20HsSkewSel;
489
490 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
491 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
492 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
493
494 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
495 silconfig->PortUsb20PerPortRXISet[port] =
496 cfg->usb2eye[port].Usb20PerPortRXISet;
497
498 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
499 silconfig->PortUsb20HsNpreDrvSel[port] =
500 cfg->usb2eye[port].Usb20HsNpreDrvSel;
501 }
502#endif
503}
504
505static void glk_fsp_silicon_init_params_cb(
506 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
507{
508 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700509
510 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
511 * settings using the device tree settings. This is because PCIe
512 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
513 * requires de-emphasis disabled. If we make this change common to both
514 * Apollolake and Geminilake, then we need to add mainboard device tree
515 * de-emphasis settings of 1 to Apollolake systems.
516 */
517 memcpy(silconfig->PcieRpSelectableDeemphasis,
518 cfg->pcie_rp_deemphasis_enable,
519 sizeof(silconfig->PcieRpSelectableDeemphasis));
Hannah Williams3ff14a02017-05-05 16:30:22 -0700520}
521
Aaron Durbin64031672018-04-21 14:45:32 -0600522void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800523{
524 /* Override dev tree settings per board */
525}
526
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700527void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800528{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800529 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800530 static struct soc_intel_apollolake_config *cfg;
531
532 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200533 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800534
Subrata Banik2ee54db2017-03-05 12:37:00 +0530535 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700536
Patrick Georgi831d65d2016-04-14 11:53:48 +0200537 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800538 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
539 return;
540 }
541
Kane Chen5bddcc42017-08-22 11:37:18 +0800542 mainboard_devtree_update(dev);
543
Andrey Petrov70efecd2016-03-04 21:41:13 -0800544 cfg = dev->chip_info;
545
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700546 /* Parse device tree and disable unused device*/
547 parse_devicetree(silconfig);
548
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700549 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
550 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700551
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700552 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
553 sizeof(silconfig->PcieRpHotPlug));
554
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700555 if (cfg->emmc_tx_cmd_cntl != 0)
556 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
557 if (cfg->emmc_tx_data_cntl1 != 0)
558 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
559 if (cfg->emmc_tx_data_cntl2 != 0)
560 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
561 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
562 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
563 if (cfg->emmc_rx_strobe_cntl != 0)
564 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
565 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
566 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
567
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700568 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
569
Lee Leahy07441b52017-03-09 10:59:25 -0800570 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700571 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800572 */
Cole Nelsonf357c252017-05-16 11:38:59 -0700573 if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK))
574 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700575
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700576 silconfig->SkipMpInit = 1;
577
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700578 /* Disable setting of EISS bit in FSP. */
579 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700580
581 /* Disable FSP from locking access to the RTC NVRAM */
582 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700583
584 /* Enable Audio clk gate and power gate */
585 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
586 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
587 /* Bios config lockdown Audio clk and power gate */
588 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700589 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
590 glk_fsp_silicon_init_params_cb(cfg, silconfig);
591 else
592 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700593
594 /* Enable xDCI controller if enabled in devicetree and allowed */
595 dev = dev_find_slot(0, PCH_DEVFN_XDCI);
596 if (!xdci_can_enable())
597 dev->enabled = 0;
598 silconfig->UsbOtg = dev->enabled;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800599}
600
601struct chip_operations soc_intel_apollolake_ops = {
602 CHIP_NAME("Intel Apollolake SOC")
603 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700604 .init = &soc_init,
605 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800606};
607
Andrey Petrova697c192016-12-07 10:47:46 -0800608static void drop_privilege_all(void)
609{
610 /* Drop privilege level on all the CPUs */
Barnali Sarkar66fe0c42017-05-23 18:17:14 +0530611 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800612 printk(BIOS_ERR, "failed to enable untrusted mode\n");
613}
614
Lee Leahy806fa242016-08-01 13:55:02 -0700615void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800616{
Andrey Petrova697c192016-12-07 10:47:46 -0800617 if (phase == END_OF_FIRMWARE) {
618 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500619 p2sb_hide();
Andrey Petrova697c192016-12-07 10:47:46 -0800620 /*
621 * As per guidelines BIOS is recommended to drop CPU privilege
622 * level to IA_UNTRUSTED. After that certain device registers
623 * and MSRs become inaccessible supposedly increasing system
624 * security.
625 */
626 drop_privilege_all();
627 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800628}
629
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700630/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800631 * spi_flash init() needs to run unconditionally on every boot (including
632 * resume) to allow write protect to be disabled for eventlog and nvram
633 * updates. This needs to be done as early as possible in ramstage. Thus, add a
634 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700635 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800636static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700637{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530638 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700639}
640
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800641BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);