blob: b38265fdd4b2fba894e017c9f43d23f7a400f60b [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Mario Scheithauer9116eb62018-08-23 11:39:19 +02005 * Copyright (C) 2017 - 2018 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080026#include <device/device.h>
27#include <device/pci.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020028#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053029#include <intelblocks/chip.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053030#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053031#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053032#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070033#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080034#include <fsp/api.h>
35#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053036#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070037#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070038#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080039#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080040#include <soc/cpu.h>
41#include <soc/heci.h>
42#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070043#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070044#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070045#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080046#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070047#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053048#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080049#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070050#include <timer.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080051
52#include "chip.h"
53
John Zhao7dff7262018-07-30 13:54:25 -070054#define DUAL_ROLE_CFG0 0x80d8
55#define SW_VBUS_VALID_MASK (1 << 24)
56#define SW_IDPIN_EN_MASK (1 << 21)
57#define SW_IDPIN_MASK (1 << 20)
58#define SW_IDPIN_HOST (0 << 20)
59#define DUAL_ROLE_CFG1 0x80dc
60#define DRD_MODE_MASK (1 << 29)
61#define DRD_MODE_HOST (1 << 29)
62
Duncan Lauriebf713b02018-05-07 15:33:18 -070063const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070064{
65 if (dev->path.type == DEVICE_PATH_DOMAIN)
66 return "PCI0";
67
Duncan Lauriebf713b02018-05-07 15:33:18 -070068 if (dev->path.type == DEVICE_PATH_USB) {
69 switch (dev->path.usb.port_type) {
70 case 0:
71 /* Root Hub */
72 return "RHUB";
73 case 2:
74 /* USB2 ports */
75 switch (dev->path.usb.port_id) {
76 case 0: return "HS01";
77 case 1: return "HS02";
78 case 2: return "HS03";
79 case 3: return "HS04";
80 case 4: return "HS05";
81 case 5: return "HS06";
82 case 6: return "HS07";
83 case 7: return "HS08";
84 }
85 break;
86 case 3:
87 /* USB3 ports */
88 switch (dev->path.usb.port_id) {
89 case 0: return "SS01";
90 case 1: return "SS02";
91 case 2: return "SS03";
92 case 3: return "SS04";
93 case 4: return "SS05";
94 case 5: return "SS06";
95 }
96 break;
97 }
98 return NULL;
99 }
100
Duncan Laurie02fcc882016-06-27 10:51:17 -0700101 if (dev->path.type != DEVICE_PATH_PCI)
102 return NULL;
103
104 switch (dev->path.pci.devfn) {
105 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530106 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700107 return "MCHC";
108 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530109 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700110 return "LPCB";
111 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530112 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700113 return "XHCI";
114 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530115 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700116 return "HDAS";
117 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530118 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700119 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530120 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700121 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530122 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700123 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530124 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700125 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530126 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700127 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530128 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700129 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530130 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700131 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530132 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700133 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530134 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700135 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530136 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700137 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530138 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700139 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530140 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700141 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530142 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700143 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530144 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700145 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530146 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700147 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530148 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700149 return "I2C7";
150 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530151 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700152 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530153 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700154 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530155 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700156 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700157 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700158 case PCH_DEVFN_PCIE1:
159 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700160 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700161 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700162 }
163
164 return NULL;
165}
166
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200167static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800168{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800169 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800170}
171
172static struct device_operations pci_domain_ops = {
173 .read_resources = pci_domain_read_resources,
174 .set_resources = pci_domain_set_resources,
175 .enable_resources = NULL,
176 .init = NULL,
177 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700178 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800179};
180
181static struct device_operations cpu_bus_ops = {
182 .read_resources = DEVICE_NOOP,
183 .set_resources = DEVICE_NOOP,
184 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500185 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800186 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700187 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800188};
189
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200190static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800191{
192 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800193 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800194 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800195 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800196 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800197}
198
Kane Chend7796052016-07-11 12:17:13 +0800199/*
200 * If the PCIe root port at function 0 is disabled,
201 * the PCIe root ports might be coalesced after FSP silicon init.
202 * The below function will swap the devfn of the first enabled device
203 * in devicetree and function 0 resides a pci device
204 * so that it won't confuse coreboot.
205 */
206static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
207{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200208 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800209 unsigned int devfn;
210 int i;
211 unsigned int inc = PCI_DEVFN(0, 1);
212
213 func0 = dev_find_slot(0, devfn0);
214 if (func0 == NULL)
215 return;
216
217 /* No more functions if function 0 is disabled. */
218 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
219 return;
220
221 devfn = devfn0 + inc;
222
223 /*
224 * Increase funtion by 1.
225 * Then find first enabled device to replace func0
226 * as that port was move to func0.
227 */
228 for (i = 1; i < num_funcs; i++, devfn += inc) {
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200229 struct device *dev = dev_find_slot(0, devfn);
Kane Chend7796052016-07-11 12:17:13 +0800230 if (dev == NULL)
231 continue;
232
233 if (!dev->enabled)
234 continue;
235 /* Found the first enabled device in given dev number */
236 func0->path.pci.devfn = dev->path.pci.devfn;
237 dev->path.pci.devfn = devfn0;
238 break;
239 }
240}
241
242static void pcie_override_devicetree_after_silicon_init(void)
243{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530244 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
245 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800246}
247
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530248/* Configure package power limits */
249static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530250{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530251 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530252 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530253 msr_t rapl_msr_reg, limit;
254 uint32_t power_unit;
255 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530256 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530257
Mario Scheithauer38b61002017-07-25 10:52:41 +0200258 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
259 printk(BIOS_INFO, "Skip the RAPL settings.\n");
260 return;
261 }
262
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530263 if (!dev || !dev->chip_info) {
264 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
265 return;
266 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530267
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530268 cfg = dev->chip_info;
269
270 /* Get units */
271 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
272 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
273
274 /* Get power defaults for this SKU */
275 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
276 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530277 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530278 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
279 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
280
281 if (min_power > 0 && tdp < min_power)
282 tdp = min_power;
283
284 if (max_power > 0 && tdp > max_power)
285 tdp = max_power;
286
287 /* Set PL1 override value */
288 tdp = (cfg->tdp_pl1_override_mw == 0) ?
289 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530290 /* Set PL2 override value */
291 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
292 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530293
294 /* Set long term power limit to TDP */
295 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530296 /* Set PL1 Pkg Power clamp bit */
297 limit.lo |= PKG_POWER_LIMIT_CLAMP;
298
299 limit.lo |= PKG_POWER_LIMIT_EN;
300 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
301 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
302
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530303 /* Set short term power limit PL2 */
304 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
305 limit.hi |= PKG_POWER_LIMIT_EN;
306
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530307 /* Program package power limits in RAPL MSR */
308 wrmsr(MSR_PKG_POWER_LIMIT, limit);
309 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
310 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530311 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
312 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530313
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530314 /* Setting RAPL MMIO register for Power limits.
315 * RAPL driver is using MSR instead of MMIO.
316 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530317 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
318 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530319}
320
Mario Scheithauer841416f2017-09-18 17:08:48 +0200321/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
322static void set_sci_irq(void)
323{
324 static struct soc_intel_apollolake_config *cfg;
325 struct device *dev = SA_DEV_ROOT;
326 uint32_t scis;
327
328 if (!dev || !dev->chip_info) {
329 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
330 return;
331 }
332
333 cfg = dev->chip_info;
334
335 /* Change only if a device tree entry exists. */
336 if (cfg->sci_irq) {
337 scis = soc_read_sci_irq_select();
338 scis &= ~SCI_IRQ_SEL;
339 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
340 soc_write_sci_irq_select(scis);
341 }
342}
343
Andrey Petrov70efecd2016-03-04 21:41:13 -0800344static void soc_init(void *data)
345{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700346 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800347
Aaron Durbin81d1e092016-07-13 01:49:10 -0500348 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
349 * default policy that doesn't honor boards' requirements. */
350 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
351
Aaron Durbin6c191d82016-11-29 21:22:42 -0600352 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700353
Aaron Durbin81d1e092016-07-13 01:49:10 -0500354 /* Restore GPIO IRQ polarities back to previous settings. */
355 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
356
Kane Chend7796052016-07-11 12:17:13 +0800357 /* override 'enabled' setting in device tree if needed */
358 pcie_override_devicetree_after_silicon_init();
359
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500360 /*
361 * Keep the P2SB device visible so it and the other devices are
362 * visible in coreboot for driver support and PCI resource allocation.
363 * There is a UPD setting for this, but it's more consistent to use
364 * hide and unhide symmetrically.
365 */
366 p2sb_unhide();
367
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700368 /* Allocate ACPI NVS in CBMEM */
369 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530370
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530371 /* Set RAPL MSR for Package power limits*/
372 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200373
374 /*
375 * FSP-S routes SCI to IRQ 9. With the help of this function you can
376 * select another IRQ for SCI.
377 */
378 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800379}
380
Andrey Petrov868679f2016-05-12 19:11:48 -0700381static void soc_final(void *data)
382{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700383 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700384 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700385 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700386 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700387}
388
Lee Leahybab8be22017-03-09 09:53:58 -0800389static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
390{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700391 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530392 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700393 silconfig->IshEnable = 0;
394 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530395 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700396 silconfig->EnableSata = 0;
397 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530398 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800399 silconfig->PcieRootPortEn[0] = 0;
400 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700401 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530402 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800403 silconfig->PcieRootPortEn[1] = 0;
404 silconfig->PcieRpHotPlug[1] = 0;
405 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530406 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800407 silconfig->PcieRootPortEn[2] = 0;
408 silconfig->PcieRpHotPlug[2] = 0;
409 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530410 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800411 silconfig->PcieRootPortEn[3] = 0;
412 silconfig->PcieRpHotPlug[3] = 0;
413 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530414 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800415 silconfig->PcieRootPortEn[4] = 0;
416 silconfig->PcieRpHotPlug[4] = 0;
417 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530418 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700419 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800420 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700421 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530422 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700423 silconfig->Usb30Mode = 0;
424 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530425 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700426 silconfig->UsbOtg = 0;
427 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530428 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700429 silconfig->I2c0Enable = 0;
430 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530431 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700432 silconfig->I2c1Enable = 0;
433 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530434 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700435 silconfig->I2c2Enable = 0;
436 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530437 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700438 silconfig->I2c3Enable = 0;
439 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530440 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700441 silconfig->I2c4Enable = 0;
442 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530443 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700444 silconfig->I2c5Enable = 0;
445 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530446 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700447 silconfig->I2c6Enable = 0;
448 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530449 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700450 silconfig->I2c7Enable = 0;
451 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530452 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700453 silconfig->Hsuart0Enable = 0;
454 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530455 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700456 silconfig->Hsuart1Enable = 0;
457 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530458 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700459 silconfig->Hsuart2Enable = 0;
460 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530461 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700462 silconfig->Hsuart3Enable = 0;
463 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530464 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700465 silconfig->Spi0Enable = 0;
466 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530467 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700468 silconfig->Spi1Enable = 0;
469 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530470 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700471 silconfig->Spi2Enable = 0;
472 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530473 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700474 silconfig->SdcardEnabled = 0;
475 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530476 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700477 silconfig->eMMCEnabled = 0;
478 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530479 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700480 silconfig->SdioEnabled = 0;
481 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530482 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700483 silconfig->SmbusEnable = 0;
484 break;
485 default:
486 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
487 PCI_SLOT(dev->path.pci.devfn),
488 PCI_FUNC(dev->path.pci.devfn));
489 break;
490 }
491}
492
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700493static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700494{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530495 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700496
497 if (!dev) {
498 printk(BIOS_ERR, "Could not find root device\n");
499 return;
500 }
501 /* Only disable bus 0 devices. */
502 for (dev = dev->bus->children; dev; dev = dev->sibling) {
503 if (!dev->enabled)
504 disable_dev(dev, silconfig);
505 }
506}
507
Hannah Williams3ff14a02017-05-05 16:30:22 -0700508static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
509 *cfg, FSP_S_CONFIG *silconfig)
510{
511#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
512 fields in FspsUpd.h yet */
513 uint8_t port;
514
515 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
516 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
517 silconfig->PortUsb20PerPortTxPeHalf[port] =
518 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
519
520 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
521 silconfig->PortUsb20PerPortPeTxiSet[port] =
522 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
523
524 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
525 silconfig->PortUsb20PerPortTxiSet[port] =
526 cfg->usb2eye[port].Usb20PerPortTxiSet;
527
528 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
529 silconfig->PortUsb20HsSkewSel[port] =
530 cfg->usb2eye[port].Usb20HsSkewSel;
531
532 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
533 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
534 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
535
536 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
537 silconfig->PortUsb20PerPortRXISet[port] =
538 cfg->usb2eye[port].Usb20PerPortRXISet;
539
540 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
541 silconfig->PortUsb20HsNpreDrvSel[port] =
542 cfg->usb2eye[port].Usb20HsNpreDrvSel;
543 }
544#endif
545}
546
547static void glk_fsp_silicon_init_params_cb(
548 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
549{
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700550#if IS_ENABLED(CONFIG_SOC_INTEL_GLK)
Hannah Williams3ff14a02017-05-05 16:30:22 -0700551 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700552
553 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
554 * settings using the device tree settings. This is because PCIe
555 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
556 * requires de-emphasis disabled. If we make this change common to both
557 * Apollolake and Geminilake, then we need to add mainboard device tree
558 * de-emphasis settings of 1 to Apollolake systems.
559 */
560 memcpy(silconfig->PcieRpSelectableDeemphasis,
561 cfg->pcie_rp_deemphasis_enable,
562 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700563 /*
564 * FSP does not know what the clock requirements are for the
565 * device on SPI bus, hence it should not modify what coreboot
566 * has set up. Hence skipping in FSP.
567 */
568 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700569
570 /*
571 * FSP provides UPD interface to execute IPC command. In order to
572 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
573 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800574 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700575 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800576
577 /*
578 * Options to disable XHCI Link Compliance Mode.
579 */
580 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700581#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700582}
583
Aaron Durbin64031672018-04-21 14:45:32 -0600584void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800585{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200586 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800587}
588
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700589void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800590{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800591 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800592 static struct soc_intel_apollolake_config *cfg;
593
594 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200595 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800596
Subrata Banik2ee54db2017-03-05 12:37:00 +0530597 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700598
Patrick Georgi831d65d2016-04-14 11:53:48 +0200599 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800600 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
601 return;
602 }
603
Kane Chen5bddcc42017-08-22 11:37:18 +0800604 mainboard_devtree_update(dev);
605
Andrey Petrov70efecd2016-03-04 21:41:13 -0800606 cfg = dev->chip_info;
607
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700608 /* Parse device tree and disable unused device*/
609 parse_devicetree(silconfig);
610
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700611 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
612 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700613
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700614 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
615 sizeof(silconfig->PcieRpHotPlug));
616
Nico Huber88855292018-11-27 15:13:22 +0100617 switch (cfg->serirq_mode) {
618 case SERIRQ_QUIET:
619 silconfig->SirqEnable = 1;
620 silconfig->SirqMode = 0;
621 break;
622 case SERIRQ_CONTINUOUS:
623 silconfig->SirqEnable = 1;
624 silconfig->SirqMode = 1;
625 break;
626 case SERIRQ_OFF:
627 default:
628 silconfig->SirqEnable = 0;
629 break;
630 }
631
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700632 if (cfg->emmc_tx_cmd_cntl != 0)
633 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
634 if (cfg->emmc_tx_data_cntl1 != 0)
635 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
636 if (cfg->emmc_tx_data_cntl2 != 0)
637 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
638 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
639 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
640 if (cfg->emmc_rx_strobe_cntl != 0)
641 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
642 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
643 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200644 if (cfg->emmc_host_max_speed != 0)
645 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700646
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700647 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
648
Lee Leahy07441b52017-03-09 10:59:25 -0800649 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700650 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800651 */
Cole Nelsonf357c252017-05-16 11:38:59 -0700652 if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK))
653 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700654
Subrata Banikf699c142018-06-08 17:57:37 +0530655 silconfig->SkipMpInit = !chip_get_fsp_mp_init();
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700656
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700657 /* Disable setting of EISS bit in FSP. */
658 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700659
660 /* Disable FSP from locking access to the RTC NVRAM */
661 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700662
663 /* Enable Audio clk gate and power gate */
664 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
665 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
666 /* Bios config lockdown Audio clk and power gate */
667 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700668 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
669 glk_fsp_silicon_init_params_cb(cfg, silconfig);
670 else
671 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700672
673 /* Enable xDCI controller if enabled in devicetree and allowed */
674 dev = dev_find_slot(0, PCH_DEVFN_XDCI);
675 if (!xdci_can_enable())
676 dev->enabled = 0;
677 silconfig->UsbOtg = dev->enabled;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800678}
679
680struct chip_operations soc_intel_apollolake_ops = {
681 CHIP_NAME("Intel Apollolake SOC")
682 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700683 .init = &soc_init,
684 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800685};
686
Andrey Petrova697c192016-12-07 10:47:46 -0800687static void drop_privilege_all(void)
688{
689 /* Drop privilege level on all the CPUs */
Subrata Banik33374972018-04-24 13:45:30 +0530690 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800691 printk(BIOS_ERR, "failed to enable untrusted mode\n");
692}
693
John Zhao7dff7262018-07-30 13:54:25 -0700694static void configure_xhci_host_mode_port0(void)
695{
696 uint32_t *cfg0;
697 uint32_t *cfg1;
698 const struct resource *res;
699 uint32_t reg;
700 struct stopwatch sw;
701 struct device *xhci_dev = PCH_DEV_XHCI;
702
703 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
704 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
705 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
706 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
707 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700708 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700709 return;
710
711 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
712 write32(cfg0, reg);
713
714 stopwatch_init_msecs_expire(&sw, 10);
715 /* Wait for the host mode status bit. */
716 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
717 if (stopwatch_expired(&sw)) {
718 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
719 return;
720 }
721 }
722
723 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
724 stopwatch_duration_msecs(&sw));
725}
726
727static int check_xdci_enable(void)
728{
729 struct device *dev = PCH_DEV_XDCI;
730
731 return !!dev->enabled;
732}
733
Lee Leahy806fa242016-08-01 13:55:02 -0700734void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800735{
Andrey Petrova697c192016-12-07 10:47:46 -0800736 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800737
738 /*
739 * Before hiding P2SB device and dropping privilege level,
740 * dump CSE status and disable HECI1 interface.
741 */
742 heci_cse_lockdown();
743
Andrey Petrova697c192016-12-07 10:47:46 -0800744 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500745 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800746
Andrey Petrova697c192016-12-07 10:47:46 -0800747 /*
748 * As per guidelines BIOS is recommended to drop CPU privilege
749 * level to IA_UNTRUSTED. After that certain device registers
750 * and MSRs become inaccessible supposedly increasing system
751 * security.
752 */
753 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700754
755 /*
756 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
757 * configures USB-C as device mode. Force USB-C into host mode.
758 */
759 if (check_xdci_enable())
760 configure_xhci_host_mode_port0();
Andrey Petrova697c192016-12-07 10:47:46 -0800761 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800762}
763
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700764/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800765 * spi_flash init() needs to run unconditionally on every boot (including
766 * resume) to allow write protect to be disabled for eventlog and nvram
767 * updates. This needs to be done as early as possible in ramstage. Thus, add a
768 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700769 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800770static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700771{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530772 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700773}
774
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800775BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);