blob: 3eed45c167ea7a9a2d7735698637cf6b1a1a853e [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Werner Zehde3ace02019-01-15 08:03:43 +01005 * Copyright (C) 2017 - 2019 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080026#include <device/device.h>
27#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020028#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020029#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053030#include <intelblocks/chip.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053031#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053032#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053033#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070034#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080035#include <fsp/api.h>
36#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053037#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070038#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070039#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080040#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080041#include <soc/cpu.h>
42#include <soc/heci.h>
43#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070044#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070045#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070046#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080047#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070048#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053049#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080050#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070051#include <timer.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080052
53#include "chip.h"
54
John Zhao7dff7262018-07-30 13:54:25 -070055#define DUAL_ROLE_CFG0 0x80d8
56#define SW_VBUS_VALID_MASK (1 << 24)
57#define SW_IDPIN_EN_MASK (1 << 21)
58#define SW_IDPIN_MASK (1 << 20)
59#define SW_IDPIN_HOST (0 << 20)
60#define DUAL_ROLE_CFG1 0x80dc
61#define DRD_MODE_MASK (1 << 29)
62#define DRD_MODE_HOST (1 << 29)
63
John Zhao57aa8b62019-01-14 09:15:50 -080064#define CFG_XHCLKGTEN 0x8650
65/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
66#define NUEFBCGPS (1 << 28)
67/* SRAM Power Gate Enable */
68#define SRAMPGTEN (1 << 27)
69/* SS Link PLL Shutdown Enable */
70#define SSLSE (1 << 26)
71/* USB2 PLL Shutdown Enable */
72#define USB2PLLSE (1 << 25)
73/* IOSF Sideband Trunk Clock Gating Enable */
74#define IOSFSTCGE (1 << 24)
75/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
76#define HSTCGE (1 << 23 | 1 << 22)
77/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
78#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
79/* XHC Ignore_EU3S */
80#define XHCIGEU3S (1 << 15)
81/* XHC Frame Timer Clock Shutdown Enable */
82#define XHCFTCLKSE (1 << 14)
83/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
84#define XHCBBTCGIPISO (1 << 13)
85/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
86#define XHCHSTCGU2NRWE (1 << 12)
87/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
88#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
89/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
90#define HSUXDMIPLLSE (1 << 9)
91/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
92#define SSPLLSUE (1 << 6)
93/* XHC Backbone Local Clock Gating Enable */
94#define XHCBLCGE (1 << 4)
95/* HS Link Trunk Clock Gating Enable */
96#define HSLTCGE (1 << 3)
97/* SS Link Trunk Clock Gating Enable */
98#define SSLTCGE (1 << 2)
99/* IOSF Backbone Trunk Clock Gating Enable */
100#define IOSFBTCGE (1 << 1)
101/* IOSF Gasket Backbone Local Clock Gating Enable */
102#define IOSFGBLCGE (1 << 0)
103
Duncan Lauriebf713b02018-05-07 15:33:18 -0700104const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -0700105{
106 if (dev->path.type == DEVICE_PATH_DOMAIN)
107 return "PCI0";
108
Duncan Lauriebf713b02018-05-07 15:33:18 -0700109 if (dev->path.type == DEVICE_PATH_USB) {
110 switch (dev->path.usb.port_type) {
111 case 0:
112 /* Root Hub */
113 return "RHUB";
114 case 2:
115 /* USB2 ports */
116 switch (dev->path.usb.port_id) {
117 case 0: return "HS01";
118 case 1: return "HS02";
119 case 2: return "HS03";
120 case 3: return "HS04";
121 case 4: return "HS05";
122 case 5: return "HS06";
123 case 6: return "HS07";
124 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800125 case 8:
126 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
127 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700128 }
129 break;
130 case 3:
131 /* USB3 ports */
132 switch (dev->path.usb.port_id) {
133 case 0: return "SS01";
134 case 1: return "SS02";
135 case 2: return "SS03";
136 case 3: return "SS04";
137 case 4: return "SS05";
138 case 5: return "SS06";
139 }
140 break;
141 }
142 return NULL;
143 }
144
Duncan Laurie02fcc882016-06-27 10:51:17 -0700145 if (dev->path.type != DEVICE_PATH_PCI)
146 return NULL;
147
148 switch (dev->path.pci.devfn) {
149 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530150 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700151 return "MCHC";
152 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530153 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700154 return "LPCB";
155 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530156 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700157 return "XHCI";
158 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530159 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700160 return "HDAS";
161 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530162 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700163 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530164 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700165 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530166 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700167 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530168 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700169 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530170 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700171 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530172 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700173 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530174 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700175 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530176 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700177 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530178 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700179 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530180 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700181 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530182 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700183 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530184 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700185 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530186 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700187 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530188 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700189 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530190 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700191 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530192 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700193 return "I2C7";
194 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530195 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700196 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530197 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700198 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530199 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700200 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700201 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700202 case PCH_DEVFN_PCIE1:
203 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700204 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700205 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700206 }
207
208 return NULL;
209}
210
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200211static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800212{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800213 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800214}
215
216static struct device_operations pci_domain_ops = {
217 .read_resources = pci_domain_read_resources,
218 .set_resources = pci_domain_set_resources,
219 .enable_resources = NULL,
220 .init = NULL,
221 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700222 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800223};
224
225static struct device_operations cpu_bus_ops = {
226 .read_resources = DEVICE_NOOP,
227 .set_resources = DEVICE_NOOP,
228 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500229 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800230 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700231 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800232};
233
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200234static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800235{
236 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800237 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800238 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800239 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800240 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800241}
242
Kane Chend7796052016-07-11 12:17:13 +0800243/*
244 * If the PCIe root port at function 0 is disabled,
245 * the PCIe root ports might be coalesced after FSP silicon init.
246 * The below function will swap the devfn of the first enabled device
247 * in devicetree and function 0 resides a pci device
248 * so that it won't confuse coreboot.
249 */
250static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
251{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200252 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800253 unsigned int devfn;
254 int i;
255 unsigned int inc = PCI_DEVFN(0, 1);
256
257 func0 = dev_find_slot(0, devfn0);
258 if (func0 == NULL)
259 return;
260
261 /* No more functions if function 0 is disabled. */
262 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
263 return;
264
265 devfn = devfn0 + inc;
266
267 /*
268 * Increase funtion by 1.
269 * Then find first enabled device to replace func0
270 * as that port was move to func0.
271 */
272 for (i = 1; i < num_funcs; i++, devfn += inc) {
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200273 struct device *dev = dev_find_slot(0, devfn);
Kane Chend7796052016-07-11 12:17:13 +0800274 if (dev == NULL)
275 continue;
276
277 if (!dev->enabled)
278 continue;
279 /* Found the first enabled device in given dev number */
280 func0->path.pci.devfn = dev->path.pci.devfn;
281 dev->path.pci.devfn = devfn0;
282 break;
283 }
284}
285
286static void pcie_override_devicetree_after_silicon_init(void)
287{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530288 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
289 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800290}
291
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530292/* Configure package power limits */
293static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530294{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530295 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530296 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530297 msr_t rapl_msr_reg, limit;
298 uint32_t power_unit;
299 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530300 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530301
Mario Scheithauer38b61002017-07-25 10:52:41 +0200302 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
303 printk(BIOS_INFO, "Skip the RAPL settings.\n");
304 return;
305 }
306
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530307 if (!dev || !dev->chip_info) {
308 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
309 return;
310 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530311
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530312 cfg = dev->chip_info;
313
314 /* Get units */
315 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
316 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
317
318 /* Get power defaults for this SKU */
319 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
320 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530321 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530322 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
323 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
324
325 if (min_power > 0 && tdp < min_power)
326 tdp = min_power;
327
328 if (max_power > 0 && tdp > max_power)
329 tdp = max_power;
330
331 /* Set PL1 override value */
332 tdp = (cfg->tdp_pl1_override_mw == 0) ?
333 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530334 /* Set PL2 override value */
335 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
336 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530337
338 /* Set long term power limit to TDP */
339 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530340 /* Set PL1 Pkg Power clamp bit */
341 limit.lo |= PKG_POWER_LIMIT_CLAMP;
342
343 limit.lo |= PKG_POWER_LIMIT_EN;
344 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
345 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
346
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530347 /* Set short term power limit PL2 */
348 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
349 limit.hi |= PKG_POWER_LIMIT_EN;
350
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530351 /* Program package power limits in RAPL MSR */
352 wrmsr(MSR_PKG_POWER_LIMIT, limit);
353 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
354 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530355 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
356 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530357
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530358 /* Setting RAPL MMIO register for Power limits.
359 * RAPL driver is using MSR instead of MMIO.
360 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530361 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
362 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530363}
364
Mario Scheithauer841416f2017-09-18 17:08:48 +0200365/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
366static void set_sci_irq(void)
367{
368 static struct soc_intel_apollolake_config *cfg;
369 struct device *dev = SA_DEV_ROOT;
370 uint32_t scis;
371
372 if (!dev || !dev->chip_info) {
373 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
374 return;
375 }
376
377 cfg = dev->chip_info;
378
379 /* Change only if a device tree entry exists. */
380 if (cfg->sci_irq) {
381 scis = soc_read_sci_irq_select();
382 scis &= ~SCI_IRQ_SEL;
383 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
384 soc_write_sci_irq_select(scis);
385 }
386}
387
Andrey Petrov70efecd2016-03-04 21:41:13 -0800388static void soc_init(void *data)
389{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700390 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800391
Aaron Durbin81d1e092016-07-13 01:49:10 -0500392 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
393 * default policy that doesn't honor boards' requirements. */
394 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
395
Aaron Durbin6c191d82016-11-29 21:22:42 -0600396 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700397
Aaron Durbin81d1e092016-07-13 01:49:10 -0500398 /* Restore GPIO IRQ polarities back to previous settings. */
399 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
400
Kane Chend7796052016-07-11 12:17:13 +0800401 /* override 'enabled' setting in device tree if needed */
402 pcie_override_devicetree_after_silicon_init();
403
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500404 /*
405 * Keep the P2SB device visible so it and the other devices are
406 * visible in coreboot for driver support and PCI resource allocation.
407 * There is a UPD setting for this, but it's more consistent to use
408 * hide and unhide symmetrically.
409 */
410 p2sb_unhide();
411
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700412 /* Allocate ACPI NVS in CBMEM */
413 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530414
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530415 /* Set RAPL MSR for Package power limits*/
416 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200417
418 /*
419 * FSP-S routes SCI to IRQ 9. With the help of this function you can
420 * select another IRQ for SCI.
421 */
422 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800423}
424
Andrey Petrov868679f2016-05-12 19:11:48 -0700425static void soc_final(void *data)
426{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700427 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700428 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700429 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700430 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700431}
432
Lee Leahybab8be22017-03-09 09:53:58 -0800433static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
434{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700435 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530436 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700437 silconfig->IshEnable = 0;
438 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530439 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700440 silconfig->EnableSata = 0;
441 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530442 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800443 silconfig->PcieRootPortEn[0] = 0;
444 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700445 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530446 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800447 silconfig->PcieRootPortEn[1] = 0;
448 silconfig->PcieRpHotPlug[1] = 0;
449 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530450 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800451 silconfig->PcieRootPortEn[2] = 0;
452 silconfig->PcieRpHotPlug[2] = 0;
453 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530454 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800455 silconfig->PcieRootPortEn[3] = 0;
456 silconfig->PcieRpHotPlug[3] = 0;
457 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530458 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800459 silconfig->PcieRootPortEn[4] = 0;
460 silconfig->PcieRpHotPlug[4] = 0;
461 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530462 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700463 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800464 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700465 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530466 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700467 silconfig->Usb30Mode = 0;
468 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530469 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700470 silconfig->UsbOtg = 0;
471 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530472 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700473 silconfig->I2c0Enable = 0;
474 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530475 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700476 silconfig->I2c1Enable = 0;
477 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530478 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700479 silconfig->I2c2Enable = 0;
480 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530481 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700482 silconfig->I2c3Enable = 0;
483 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530484 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700485 silconfig->I2c4Enable = 0;
486 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530487 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700488 silconfig->I2c5Enable = 0;
489 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530490 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700491 silconfig->I2c6Enable = 0;
492 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530493 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700494 silconfig->I2c7Enable = 0;
495 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530496 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700497 silconfig->Hsuart0Enable = 0;
498 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530499 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700500 silconfig->Hsuart1Enable = 0;
501 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530502 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700503 silconfig->Hsuart2Enable = 0;
504 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530505 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700506 silconfig->Hsuart3Enable = 0;
507 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530508 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700509 silconfig->Spi0Enable = 0;
510 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530511 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700512 silconfig->Spi1Enable = 0;
513 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530514 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700515 silconfig->Spi2Enable = 0;
516 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530517 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700518 silconfig->SdcardEnabled = 0;
519 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530520 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700521 silconfig->eMMCEnabled = 0;
522 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530523 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700524 silconfig->SdioEnabled = 0;
525 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530526 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700527 silconfig->SmbusEnable = 0;
528 break;
Werner Zehde3ace02019-01-15 08:03:43 +0100529#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK)
530 case SA_DEVFN_IPU:
531 silconfig->IpuEn = 0;
532 break;
533#endif
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700534 default:
535 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
536 PCI_SLOT(dev->path.pci.devfn),
537 PCI_FUNC(dev->path.pci.devfn));
538 break;
539 }
540}
541
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700542static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700543{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530544 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700545
546 if (!dev) {
547 printk(BIOS_ERR, "Could not find root device\n");
548 return;
549 }
550 /* Only disable bus 0 devices. */
551 for (dev = dev->bus->children; dev; dev = dev->sibling) {
552 if (!dev->enabled)
553 disable_dev(dev, silconfig);
554 }
555}
556
Hannah Williams3ff14a02017-05-05 16:30:22 -0700557static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
558 *cfg, FSP_S_CONFIG *silconfig)
559{
560#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
561 fields in FspsUpd.h yet */
562 uint8_t port;
563
564 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
565 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
566 silconfig->PortUsb20PerPortTxPeHalf[port] =
567 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
568
569 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
570 silconfig->PortUsb20PerPortPeTxiSet[port] =
571 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
572
573 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
574 silconfig->PortUsb20PerPortTxiSet[port] =
575 cfg->usb2eye[port].Usb20PerPortTxiSet;
576
577 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
578 silconfig->PortUsb20HsSkewSel[port] =
579 cfg->usb2eye[port].Usb20HsSkewSel;
580
581 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
582 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
583 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
584
585 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
586 silconfig->PortUsb20PerPortRXISet[port] =
587 cfg->usb2eye[port].Usb20PerPortRXISet;
588
589 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
590 silconfig->PortUsb20HsNpreDrvSel[port] =
591 cfg->usb2eye[port].Usb20HsNpreDrvSel;
592 }
593#endif
594}
595
596static void glk_fsp_silicon_init_params_cb(
597 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
598{
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700599#if IS_ENABLED(CONFIG_SOC_INTEL_GLK)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900600 uint8_t port;
601
602 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
603 if (!cfg->usb2eye[port].Usb20OverrideEn)
604 continue;
605
606 silconfig->Usb2AfePehalfbit[port] =
607 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
608 silconfig->Usb2AfePetxiset[port] =
609 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
610 silconfig->Usb2AfeTxiset[port] =
611 cfg->usb2eye[port].Usb20PerPortTxiSet;
612 silconfig->Usb2AfePredeemp[port] =
613 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
614 }
615
Hannah Williams3ff14a02017-05-05 16:30:22 -0700616 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700617
618 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
619 * settings using the device tree settings. This is because PCIe
620 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
621 * requires de-emphasis disabled. If we make this change common to both
622 * Apollolake and Geminilake, then we need to add mainboard device tree
623 * de-emphasis settings of 1 to Apollolake systems.
624 */
625 memcpy(silconfig->PcieRpSelectableDeemphasis,
626 cfg->pcie_rp_deemphasis_enable,
627 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700628 /*
629 * FSP does not know what the clock requirements are for the
630 * device on SPI bus, hence it should not modify what coreboot
631 * has set up. Hence skipping in FSP.
632 */
633 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700634
635 /*
636 * FSP provides UPD interface to execute IPC command. In order to
637 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
638 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800639 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700640 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800641
642 /*
643 * Options to disable XHCI Link Compliance Mode.
644 */
645 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800646
647 /*
648 * Options to change USB3 ModPhy setting for Integrated Filter value.
649 */
650 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
651
652 /*
653 * Options to bump USB3 LDO voltage with 40mv.
654 */
655 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
656
657 /*
658 * Options to adjust PMIC Vdd2 voltage.
659 */
660 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700661#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700662}
663
Aaron Durbin64031672018-04-21 14:45:32 -0600664void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800665{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200666 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800667}
668
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700669void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800670{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800671 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800672 static struct soc_intel_apollolake_config *cfg;
673
674 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200675 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800676
Subrata Banik2ee54db2017-03-05 12:37:00 +0530677 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700678
Patrick Georgi831d65d2016-04-14 11:53:48 +0200679 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800680 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
681 return;
682 }
683
Kane Chen5bddcc42017-08-22 11:37:18 +0800684 mainboard_devtree_update(dev);
685
Andrey Petrov70efecd2016-03-04 21:41:13 -0800686 cfg = dev->chip_info;
687
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700688 /* Parse device tree and disable unused device*/
689 parse_devicetree(silconfig);
690
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700691 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
692 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700693
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700694 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
695 sizeof(silconfig->PcieRpHotPlug));
696
Nico Huber88855292018-11-27 15:13:22 +0100697 switch (cfg->serirq_mode) {
698 case SERIRQ_QUIET:
699 silconfig->SirqEnable = 1;
700 silconfig->SirqMode = 0;
701 break;
702 case SERIRQ_CONTINUOUS:
703 silconfig->SirqEnable = 1;
704 silconfig->SirqMode = 1;
705 break;
706 case SERIRQ_OFF:
707 default:
708 silconfig->SirqEnable = 0;
709 break;
710 }
711
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700712 if (cfg->emmc_tx_cmd_cntl != 0)
713 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
714 if (cfg->emmc_tx_data_cntl1 != 0)
715 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
716 if (cfg->emmc_tx_data_cntl2 != 0)
717 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
718 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
719 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
720 if (cfg->emmc_rx_strobe_cntl != 0)
721 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
722 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
723 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200724 if (cfg->emmc_host_max_speed != 0)
725 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700726
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700727 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
728
Lee Leahy07441b52017-03-09 10:59:25 -0800729 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700730 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800731 */
Cole Nelsonf357c252017-05-16 11:38:59 -0700732 if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK))
733 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700734
Subrata Banikf699c142018-06-08 17:57:37 +0530735 silconfig->SkipMpInit = !chip_get_fsp_mp_init();
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700736
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700737 /* Disable setting of EISS bit in FSP. */
738 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700739
740 /* Disable FSP from locking access to the RTC NVRAM */
741 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700742
743 /* Enable Audio clk gate and power gate */
744 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
745 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
746 /* Bios config lockdown Audio clk and power gate */
747 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700748 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
749 glk_fsp_silicon_init_params_cb(cfg, silconfig);
750 else
751 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700752
753 /* Enable xDCI controller if enabled in devicetree and allowed */
754 dev = dev_find_slot(0, PCH_DEVFN_XDCI);
755 if (!xdci_can_enable())
756 dev->enabled = 0;
757 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100758
759 /* Set VTD feature according to devicetree */
760 silconfig->VtdEnable = cfg->enable_vtd;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800761}
762
763struct chip_operations soc_intel_apollolake_ops = {
764 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800765 .enable_dev = &enable_dev,
766 .init = &soc_init,
767 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800768};
769
Andrey Petrova697c192016-12-07 10:47:46 -0800770static void drop_privilege_all(void)
771{
772 /* Drop privilege level on all the CPUs */
Subrata Banik33374972018-04-24 13:45:30 +0530773 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800774 printk(BIOS_ERR, "failed to enable untrusted mode\n");
775}
776
John Zhao7dff7262018-07-30 13:54:25 -0700777static void configure_xhci_host_mode_port0(void)
778{
779 uint32_t *cfg0;
780 uint32_t *cfg1;
781 const struct resource *res;
782 uint32_t reg;
783 struct stopwatch sw;
784 struct device *xhci_dev = PCH_DEV_XHCI;
785
786 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
787 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
788 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
789 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
790 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700791 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700792 return;
793
794 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
795 write32(cfg0, reg);
796
797 stopwatch_init_msecs_expire(&sw, 10);
798 /* Wait for the host mode status bit. */
799 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
800 if (stopwatch_expired(&sw)) {
801 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
802 return;
803 }
804 }
805
806 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
807 stopwatch_duration_msecs(&sw));
808}
809
810static int check_xdci_enable(void)
811{
812 struct device *dev = PCH_DEV_XDCI;
813
814 return !!dev->enabled;
815}
816
Lee Leahy806fa242016-08-01 13:55:02 -0700817void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800818{
Andrey Petrova697c192016-12-07 10:47:46 -0800819 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800820
821 /*
822 * Before hiding P2SB device and dropping privilege level,
823 * dump CSE status and disable HECI1 interface.
824 */
825 heci_cse_lockdown();
826
Andrey Petrova697c192016-12-07 10:47:46 -0800827 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500828 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800829
Andrey Petrova697c192016-12-07 10:47:46 -0800830 /*
831 * As per guidelines BIOS is recommended to drop CPU privilege
832 * level to IA_UNTRUSTED. After that certain device registers
833 * and MSRs become inaccessible supposedly increasing system
834 * security.
835 */
836 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700837
838 /*
839 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
840 * configures USB-C as device mode. Force USB-C into host mode.
841 */
842 if (check_xdci_enable())
843 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800844
845 /*
846 * Override GLK xhci clock gating register(XHCLKGTEN) to
847 * mitigate usb device suspend and resume failure.
848 */
849 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK)) {
850 uint32_t *cfg;
851 const struct resource *res;
852 uint32_t reg;
853 struct device *xhci_dev = PCH_DEV_XHCI;
854
855 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
856 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
857 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
858 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
859 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
860 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
861 IOSFGBLCGE;
862 write32(cfg, reg);
863 }
Andrey Petrova697c192016-12-07 10:47:46 -0800864 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800865}
866
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700867/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800868 * spi_flash init() needs to run unconditionally on every boot (including
869 * resume) to allow write protect to be disabled for eventlog and nvram
870 * updates. This needs to be done as early as possible in ramstage. Thus, add a
871 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700872 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800873static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700874{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530875 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700876}
877
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800878BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);