blob: 7172231c07663faa299ff4186977146f923bc18c [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrey Petrov70efecd2016-03-04 21:41:13 -08002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +02004#include <bootsplash.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08005#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -07006#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08007#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -08008#include <cpu/x86/mp.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02009#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080010#include <device/device.h>
11#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020012#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020013#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030014#include <intelblocks/cfg.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053015#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053016#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053017#include <intelblocks/p2sb.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053018#include <intelblocks/power_limit.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070019#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080020#include <fsp/api.h>
21#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053022#include <intelblocks/cpulib.h>
Michael Niewöhner8913b782020-12-11 22:13:44 +010023#include <intelblocks/gpio.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070024#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070025#include <intelblocks/pmclib.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080026#include <soc/cpu.h>
27#include <soc/heci.h>
28#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070029#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070030#include <soc/itss.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080031#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070032#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053033#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080034#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070035#include <timer.h>
Felix Singere59ae102019-05-02 13:57:57 +020036#include <soc/ramstage.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053037#include <soc/soc_chip.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080038
39#include "chip.h"
40
John Zhao7dff7262018-07-30 13:54:25 -070041#define DUAL_ROLE_CFG0 0x80d8
42#define SW_VBUS_VALID_MASK (1 << 24)
43#define SW_IDPIN_EN_MASK (1 << 21)
44#define SW_IDPIN_MASK (1 << 20)
45#define SW_IDPIN_HOST (0 << 20)
46#define DUAL_ROLE_CFG1 0x80dc
47#define DRD_MODE_MASK (1 << 29)
48#define DRD_MODE_HOST (1 << 29)
49
John Zhao57aa8b62019-01-14 09:15:50 -080050#define CFG_XHCLKGTEN 0x8650
51/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
52#define NUEFBCGPS (1 << 28)
53/* SRAM Power Gate Enable */
54#define SRAMPGTEN (1 << 27)
55/* SS Link PLL Shutdown Enable */
56#define SSLSE (1 << 26)
57/* USB2 PLL Shutdown Enable */
58#define USB2PLLSE (1 << 25)
59/* IOSF Sideband Trunk Clock Gating Enable */
60#define IOSFSTCGE (1 << 24)
61/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
62#define HSTCGE (1 << 23 | 1 << 22)
63/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
64#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
65/* XHC Ignore_EU3S */
66#define XHCIGEU3S (1 << 15)
67/* XHC Frame Timer Clock Shutdown Enable */
68#define XHCFTCLKSE (1 << 14)
69/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
70#define XHCBBTCGIPISO (1 << 13)
71/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
72#define XHCHSTCGU2NRWE (1 << 12)
73/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
74#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
75/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
76#define HSUXDMIPLLSE (1 << 9)
77/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
78#define SSPLLSUE (1 << 6)
79/* XHC Backbone Local Clock Gating Enable */
80#define XHCBLCGE (1 << 4)
81/* HS Link Trunk Clock Gating Enable */
82#define HSLTCGE (1 << 3)
83/* SS Link Trunk Clock Gating Enable */
84#define SSLTCGE (1 << 2)
85/* IOSF Backbone Trunk Clock Gating Enable */
86#define IOSFBTCGE (1 << 1)
87/* IOSF Gasket Backbone Local Clock Gating Enable */
88#define IOSFGBLCGE (1 << 0)
89
Marx Wangabc17d12020-04-07 16:58:38 +080090#define CFG_XHCPMCTRL 0x80a4
91/* BIT[7:4] LFPS periodic sampling for USB3 Ports */
92#define LFPS_PM_DISABLE_MASK 0xFFFFFF0F
93
Duncan Lauriebf713b02018-05-07 15:33:18 -070094const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070095{
96 if (dev->path.type == DEVICE_PATH_DOMAIN)
97 return "PCI0";
98
Duncan Lauriebf713b02018-05-07 15:33:18 -070099 if (dev->path.type == DEVICE_PATH_USB) {
100 switch (dev->path.usb.port_type) {
101 case 0:
102 /* Root Hub */
103 return "RHUB";
104 case 2:
105 /* USB2 ports */
106 switch (dev->path.usb.port_id) {
107 case 0: return "HS01";
108 case 1: return "HS02";
109 case 2: return "HS03";
110 case 3: return "HS04";
111 case 4: return "HS05";
112 case 5: return "HS06";
113 case 6: return "HS07";
114 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800115 case 8:
Angel Ponsb36100f2020-09-07 13:18:10 +0200116 if (CONFIG(SOC_INTEL_GEMINILAKE))
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800117 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700118 }
119 break;
120 case 3:
121 /* USB3 ports */
122 switch (dev->path.usb.port_id) {
123 case 0: return "SS01";
124 case 1: return "SS02";
125 case 2: return "SS03";
126 case 3: return "SS04";
127 case 4: return "SS05";
128 case 5: return "SS06";
129 }
130 break;
131 }
132 return NULL;
133 }
134
Duncan Laurie02fcc882016-06-27 10:51:17 -0700135 if (dev->path.type != DEVICE_PATH_PCI)
136 return NULL;
137
138 switch (dev->path.pci.devfn) {
139 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530140 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700141 return "MCHC";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700142 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530143 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700144 return "XHCI";
145 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530146 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700147 return "HDAS";
148 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530149 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700150 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530151 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700152 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530153 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700154 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530155 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700156 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530157 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700158 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530159 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700160 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530161 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700162 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530163 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700164 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530165 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700166 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530167 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700168 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530169 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700170 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530171 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700172 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530173 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700174 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530175 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700176 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530177 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700178 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530179 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700180 return "I2C7";
181 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530182 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700183 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530184 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700185 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530186 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700187 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700188 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700189 case PCH_DEVFN_PCIE1:
190 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700191 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700192 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700193 }
194
195 return NULL;
196}
197
Andrey Petrov70efecd2016-03-04 21:41:13 -0800198static struct device_operations pci_domain_ops = {
199 .read_resources = pci_domain_read_resources,
200 .set_resources = pci_domain_set_resources,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800201 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700202 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800203};
204
205static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200206 .read_resources = noop_read_resources,
207 .set_resources = noop_set_resources,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500208 .init = apollolake_init_cpus,
Nico Huber68680dd2020-03-31 17:34:52 +0200209 .acpi_fill_ssdt = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800210};
211
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200212static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800213{
214 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800215 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800216 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800217 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800218 dev->ops = &cpu_bus_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100219 else if (dev->path.type == DEVICE_PATH_GPIO)
220 block_gpio_enable(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800221}
222
Kane Chend7796052016-07-11 12:17:13 +0800223/*
224 * If the PCIe root port at function 0 is disabled,
225 * the PCIe root ports might be coalesced after FSP silicon init.
226 * The below function will swap the devfn of the first enabled device
227 * in devicetree and function 0 resides a pci device
228 * so that it won't confuse coreboot.
229 */
230static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
231{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200232 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800233 unsigned int devfn;
234 int i;
235 unsigned int inc = PCI_DEVFN(0, 1);
236
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300237 func0 = pcidev_path_on_root(devfn0);
Kane Chend7796052016-07-11 12:17:13 +0800238 if (func0 == NULL)
239 return;
240
241 /* No more functions if function 0 is disabled. */
242 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
243 return;
244
245 devfn = devfn0 + inc;
246
247 /*
Elyes HAOUAS0f82c122019-12-04 19:23:50 +0100248 * Increase function by 1.
Kane Chend7796052016-07-11 12:17:13 +0800249 * Then find first enabled device to replace func0
250 * as that port was move to func0.
251 */
252 for (i = 1; i < num_funcs; i++, devfn += inc) {
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300253 struct device *dev = pcidev_path_on_root(devfn);
Kane Chend7796052016-07-11 12:17:13 +0800254 if (dev == NULL)
255 continue;
256
257 if (!dev->enabled)
258 continue;
259 /* Found the first enabled device in given dev number */
260 func0->path.pci.devfn = dev->path.pci.devfn;
261 dev->path.pci.devfn = devfn0;
262 break;
263 }
264}
265
266static void pcie_override_devicetree_after_silicon_init(void)
267{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530268 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
269 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800270}
271
Mario Scheithauer841416f2017-09-18 17:08:48 +0200272/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
273static void set_sci_irq(void)
274{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300275 struct soc_intel_apollolake_config *cfg;
Mario Scheithauer841416f2017-09-18 17:08:48 +0200276 uint32_t scis;
277
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300278 cfg = config_of_soc();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200279
280 /* Change only if a device tree entry exists. */
281 if (cfg->sci_irq) {
282 scis = soc_read_sci_irq_select();
283 scis &= ~SCI_IRQ_SEL;
284 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
285 soc_write_sci_irq_select(scis);
286 }
287}
288
Andrey Petrov70efecd2016-03-04 21:41:13 -0800289static void soc_init(void *data)
290{
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +0530291 struct soc_power_limits_config *soc_config;
292 config_t *config;
293
Aaron Durbin81d1e092016-07-13 01:49:10 -0500294 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
295 * default policy that doesn't honor boards' requirements. */
296 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
297
Karthikeyan Ramasubramanian6629b4b2019-05-01 10:22:22 -0600298 /*
299 * Clear the GPI interrupt status and enable registers. These
300 * registers do not get reset to default state when booting from S5.
301 */
302 gpi_clear_int_cfg();
303
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200304 fsp_silicon_init();
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700305
Aaron Durbin81d1e092016-07-13 01:49:10 -0500306 /* Restore GPIO IRQ polarities back to previous settings. */
307 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
308
Kane Chend7796052016-07-11 12:17:13 +0800309 /* override 'enabled' setting in device tree if needed */
310 pcie_override_devicetree_after_silicon_init();
311
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500312 /*
313 * Keep the P2SB device visible so it and the other devices are
314 * visible in coreboot for driver support and PCI resource allocation.
315 * There is a UPD setting for this, but it's more consistent to use
316 * hide and unhide symmetrically.
317 */
318 p2sb_unhide();
319
Tim Wawrzynczak7c348652020-05-27 10:22:45 -0600320 if (CONFIG(APL_SKIP_SET_POWER_LIMITS)) {
321 printk(BIOS_INFO, "Skip setting RAPL per configuration\n");
322 } else {
323 config = config_of_soc();
324 /* Set RAPL MSR for Package power limits */
325 soc_config = &config->power_limits_config;
326 set_power_limits(MOBILE_SKU_PL1_TIME_SEC, soc_config);
327 }
Mario Scheithauer841416f2017-09-18 17:08:48 +0200328
329 /*
330 * FSP-S routes SCI to IRQ 9. With the help of this function you can
331 * select another IRQ for SCI.
332 */
333 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800334}
335
Andrey Petrov868679f2016-05-12 19:11:48 -0700336static void soc_final(void *data)
337{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700338 /* Make sure payload/OS can't trigger global reset */
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100339 pmc_global_reset_disable_and_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700340}
341
Lee Leahybab8be22017-03-09 09:53:58 -0800342static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
343{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700344 switch (dev->path.pci.devfn) {
Maxim Polyakov7b98e3e2020-02-16 11:51:57 +0300345 case PCH_DEVFN_NPK:
346 /*
347 * Disable this device in the parse_devicetree_setting() function
348 * in romstage.c
349 */
350 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530351 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700352 silconfig->IshEnable = 0;
353 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530354 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700355 silconfig->EnableSata = 0;
356 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530357 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800358 silconfig->PcieRootPortEn[0] = 0;
359 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700360 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530361 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800362 silconfig->PcieRootPortEn[1] = 0;
363 silconfig->PcieRpHotPlug[1] = 0;
364 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530365 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800366 silconfig->PcieRootPortEn[2] = 0;
367 silconfig->PcieRpHotPlug[2] = 0;
368 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530369 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800370 silconfig->PcieRootPortEn[3] = 0;
371 silconfig->PcieRpHotPlug[3] = 0;
372 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530373 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800374 silconfig->PcieRootPortEn[4] = 0;
375 silconfig->PcieRpHotPlug[4] = 0;
376 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530377 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700378 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800379 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700380 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530381 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700382 silconfig->Usb30Mode = 0;
383 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530384 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700385 silconfig->UsbOtg = 0;
386 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530387 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700388 silconfig->I2c0Enable = 0;
389 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530390 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700391 silconfig->I2c1Enable = 0;
392 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530393 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700394 silconfig->I2c2Enable = 0;
395 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530396 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700397 silconfig->I2c3Enable = 0;
398 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530399 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700400 silconfig->I2c4Enable = 0;
401 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530402 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700403 silconfig->I2c5Enable = 0;
404 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530405 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700406 silconfig->I2c6Enable = 0;
407 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530408 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700409 silconfig->I2c7Enable = 0;
410 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530411 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700412 silconfig->Hsuart0Enable = 0;
413 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530414 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700415 silconfig->Hsuart1Enable = 0;
416 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530417 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700418 silconfig->Hsuart2Enable = 0;
419 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530420 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700421 silconfig->Hsuart3Enable = 0;
422 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530423 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700424 silconfig->Spi0Enable = 0;
425 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530426 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700427 silconfig->Spi1Enable = 0;
428 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530429 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700430 silconfig->Spi2Enable = 0;
431 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530432 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700433 silconfig->SdcardEnabled = 0;
434 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530435 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700436 silconfig->eMMCEnabled = 0;
437 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530438 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700439 silconfig->SdioEnabled = 0;
440 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530441 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700442 silconfig->SmbusEnable = 0;
443 break;
Angel Ponsb36100f2020-09-07 13:18:10 +0200444#if !CONFIG(SOC_INTEL_GEMINILAKE)
Werner Zehde3ace02019-01-15 08:03:43 +0100445 case SA_DEVFN_IPU:
446 silconfig->IpuEn = 0;
447 break;
448#endif
Nico Huber4074ce02019-01-31 16:45:04 +0100449 case PCH_DEVFN_HDA:
450 silconfig->HdaEnable = 0;
451 break;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700452 default:
453 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
454 PCI_SLOT(dev->path.pci.devfn),
455 PCI_FUNC(dev->path.pci.devfn));
456 break;
457 }
458}
459
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700460static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700461{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300462 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700463
464 if (!dev) {
465 printk(BIOS_ERR, "Could not find root device\n");
466 return;
467 }
468 /* Only disable bus 0 devices. */
469 for (dev = dev->bus->children; dev; dev = dev->sibling) {
470 if (!dev->enabled)
471 disable_dev(dev, silconfig);
472 }
473}
474
Hannah Williams3ff14a02017-05-05 16:30:22 -0700475static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
476 *cfg, FSP_S_CONFIG *silconfig)
477{
Angel Ponsb36100f2020-09-07 13:18:10 +0200478#if !CONFIG(SOC_INTEL_GEMINILAKE) /* GLK FSP does not have these fields in FspsUpd.h yet */
Hannah Williams3ff14a02017-05-05 16:30:22 -0700479 uint8_t port;
480
481 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Maxim Polyakov67040492020-02-16 11:51:57 +0300482 if (cfg->usb_config_override) {
483 if (!cfg->usb2_port[port].enable)
484 continue;
485
486 silconfig->PortUsb20Enable[port] = 1;
487 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
488 }
489
Hannah Williams3ff14a02017-05-05 16:30:22 -0700490 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
491 silconfig->PortUsb20PerPortTxPeHalf[port] =
492 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
493
494 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
495 silconfig->PortUsb20PerPortPeTxiSet[port] =
496 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
497
498 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
499 silconfig->PortUsb20PerPortTxiSet[port] =
500 cfg->usb2eye[port].Usb20PerPortTxiSet;
501
502 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
503 silconfig->PortUsb20HsSkewSel[port] =
504 cfg->usb2eye[port].Usb20HsSkewSel;
505
506 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
507 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
508 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
509
510 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
511 silconfig->PortUsb20PerPortRXISet[port] =
512 cfg->usb2eye[port].Usb20PerPortRXISet;
513
514 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
515 silconfig->PortUsb20HsNpreDrvSel[port] =
516 cfg->usb2eye[port].Usb20HsNpreDrvSel;
517 }
Maxim Polyakov67040492020-02-16 11:51:57 +0300518
519 if (cfg->usb_config_override) {
520 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
521 if (!cfg->usb3_port[port].enable)
522 continue;
523
524 silconfig->PortUsb30Enable[port] = 1;
525 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
526 }
527 }
Hannah Williams3ff14a02017-05-05 16:30:22 -0700528#endif
529}
530
531static void glk_fsp_silicon_init_params_cb(
532 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
533{
Angel Ponsb36100f2020-09-07 13:18:10 +0200534#if CONFIG(SOC_INTEL_GEMINILAKE)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900535 uint8_t port;
Franklin He117a6602020-03-16 12:31:01 +1100536 struct device *dev;
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900537
538 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
539 if (!cfg->usb2eye[port].Usb20OverrideEn)
540 continue;
541
542 silconfig->Usb2AfePehalfbit[port] =
543 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
544 silconfig->Usb2AfePetxiset[port] =
545 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
546 silconfig->Usb2AfeTxiset[port] =
547 cfg->usb2eye[port].Usb20PerPortTxiSet;
548 silconfig->Usb2AfePredeemp[port] =
549 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
550 }
551
Franklin He117a6602020-03-16 12:31:01 +1100552 dev = pcidev_path_on_root(SA_GLK_DEVFN_GMM);
Felix Singer6c3a89c2020-07-26 09:26:52 +0200553 silconfig->Gmm = is_dev_enabled(dev);
Shamile Khanc4276a32018-03-14 18:09:19 -0700554
555 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
556 * settings using the device tree settings. This is because PCIe
557 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
558 * requires de-emphasis disabled. If we make this change common to both
559 * Apollolake and Geminilake, then we need to add mainboard device tree
560 * de-emphasis settings of 1 to Apollolake systems.
561 */
562 memcpy(silconfig->PcieRpSelectableDeemphasis,
563 cfg->pcie_rp_deemphasis_enable,
564 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700565 /*
566 * FSP does not know what the clock requirements are for the
567 * device on SPI bus, hence it should not modify what coreboot
568 * has set up. Hence skipping in FSP.
569 */
570 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700571
572 /*
573 * FSP provides UPD interface to execute IPC command. In order to
574 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
575 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800576 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700577 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800578
579 /*
580 * Options to disable XHCI Link Compliance Mode.
581 */
582 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800583
584 /*
585 * Options to change USB3 ModPhy setting for Integrated Filter value.
586 */
587 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
588
589 /*
590 * Options to bump USB3 LDO voltage with 40mv.
591 */
592 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
593
594 /*
595 * Options to adjust PMIC Vdd2 voltage.
596 */
597 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700598#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700599}
600
Aaron Durbin64031672018-04-21 14:45:32 -0600601void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800602{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200603 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800604}
605
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700606void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800607{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800608 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300609 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300610 struct device *dev;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800611
612 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200613 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800614
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300615 dev = pcidev_path_on_root(SA_DEVFN_ROOT);
616 cfg = config_of(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800617
Kane Chen5bddcc42017-08-22 11:37:18 +0800618 mainboard_devtree_update(dev);
619
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700620 /* Parse device tree and disable unused device*/
621 parse_devicetree(silconfig);
622
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700623 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
624 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700625
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700626 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
627 sizeof(silconfig->PcieRpHotPlug));
628
Nico Huber88855292018-11-27 15:13:22 +0100629 switch (cfg->serirq_mode) {
630 case SERIRQ_QUIET:
631 silconfig->SirqEnable = 1;
632 silconfig->SirqMode = 0;
633 break;
634 case SERIRQ_CONTINUOUS:
635 silconfig->SirqEnable = 1;
636 silconfig->SirqMode = 1;
637 break;
638 case SERIRQ_OFF:
639 default:
640 silconfig->SirqEnable = 0;
641 break;
642 }
643
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700644 if (cfg->emmc_tx_cmd_cntl != 0)
645 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
646 if (cfg->emmc_tx_data_cntl1 != 0)
647 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
648 if (cfg->emmc_tx_data_cntl2 != 0)
649 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
650 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
651 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
652 if (cfg->emmc_rx_strobe_cntl != 0)
653 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
654 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
655 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200656 if (cfg->emmc_host_max_speed != 0)
657 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700658
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700659 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
660
Lee Leahy07441b52017-03-09 10:59:25 -0800661 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700662 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800663 */
Angel Ponsb36100f2020-09-07 13:18:10 +0200664 if (!CONFIG(SOC_INTEL_GEMINILAKE))
Cole Nelsonf357c252017-05-16 11:38:59 -0700665 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700666
Martin Rothc25c1eb2020-07-24 12:26:21 -0600667 silconfig->SkipMpInit = !CONFIG(USE_INTEL_FSP_MP_INIT);
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700668
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700669 /* Disable setting of EISS bit in FSP. */
670 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700671
672 /* Disable FSP from locking access to the RTC NVRAM */
673 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700674
675 /* Enable Audio clk gate and power gate */
676 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
677 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100678 /* BIOS config lockdown Audio clk and power gate */
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700679 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Angel Ponsb36100f2020-09-07 13:18:10 +0200680 if (CONFIG(SOC_INTEL_GEMINILAKE))
Hannah Williams3ff14a02017-05-05 16:30:22 -0700681 glk_fsp_silicon_init_params_cb(cfg, silconfig);
682 else
683 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700684
685 /* Enable xDCI controller if enabled in devicetree and allowed */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300686 dev = pcidev_path_on_root(PCH_DEVFN_XDCI);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700687 if (!xdci_can_enable())
688 dev->enabled = 0;
689 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100690
Angel Pons320f2c12020-09-02 15:11:37 +0200691 silconfig->VmxEnable = CONFIG(ENABLE_VMX);
692
Werner Zeh279afdc2019-02-01 12:32:51 +0100693 /* Set VTD feature according to devicetree */
694 silconfig->VtdEnable = cfg->enable_vtd;
Felix Singere59ae102019-05-02 13:57:57 +0200695
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200696 dev = pcidev_path_on_root(SA_DEVFN_IGD);
Felix Singer6c3a89c2020-07-26 09:26:52 +0200697 silconfig->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_dev_enabled(dev);
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200698
Benjamin Doronbbb81232020-06-28 02:43:53 +0000699 silconfig->PavpEnable = CONFIG(PAVP);
700
Felix Singere59ae102019-05-02 13:57:57 +0200701 mainboard_silicon_init_params(silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800702}
703
704struct chip_operations soc_intel_apollolake_ops = {
705 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800706 .enable_dev = &enable_dev,
707 .init = &soc_init,
708 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800709};
710
Andrey Petrova697c192016-12-07 10:47:46 -0800711static void drop_privilege_all(void)
712{
713 /* Drop privilege level on all the CPUs */
Patrick Rudolph5ec97ce2019-07-26 14:47:32 +0200714 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800715 printk(BIOS_ERR, "failed to enable untrusted mode\n");
716}
717
John Zhao7dff7262018-07-30 13:54:25 -0700718static void configure_xhci_host_mode_port0(void)
719{
720 uint32_t *cfg0;
721 uint32_t *cfg1;
722 const struct resource *res;
723 uint32_t reg;
724 struct stopwatch sw;
725 struct device *xhci_dev = PCH_DEV_XHCI;
726
727 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
728 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
729 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
730 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
731 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700732 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700733 return;
734
735 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
736 write32(cfg0, reg);
737
738 stopwatch_init_msecs_expire(&sw, 10);
739 /* Wait for the host mode status bit. */
740 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
741 if (stopwatch_expired(&sw)) {
742 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
743 return;
744 }
745 }
746
747 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
748 stopwatch_duration_msecs(&sw));
749}
750
751static int check_xdci_enable(void)
752{
753 struct device *dev = PCH_DEV_XDCI;
754
755 return !!dev->enabled;
756}
757
Marx Wangabc17d12020-04-07 16:58:38 +0800758static void disable_xhci_lfps_pm(void)
759{
760 struct soc_intel_apollolake_config *cfg;
761
762 cfg = config_of_soc();
763
764 if (cfg->disable_xhci_lfps_pm) {
765 void *addr;
766 const struct resource *res;
767 uint32_t reg;
768 struct device *xhci_dev = PCH_DEV_XHCI;
769
770 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
771 addr = (void *)(uintptr_t)(res->base + CFG_XHCPMCTRL);
772 reg = read32(addr);
773 printk(BIOS_DEBUG, "XHCI PM: control reg=0x%x.\n", reg);
774 if (reg) {
775 reg &= LFPS_PM_DISABLE_MASK;
776 write32(addr, reg);
777 printk(BIOS_INFO, "XHCI PM: Disable xHCI LFPS as configured in devicetree.\n");
778 }
779 }
780}
781
Lee Leahy806fa242016-08-01 13:55:02 -0700782void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800783{
Andrey Petrova697c192016-12-07 10:47:46 -0800784 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800785
786 /*
787 * Before hiding P2SB device and dropping privilege level,
788 * dump CSE status and disable HECI1 interface.
789 */
790 heci_cse_lockdown();
791
Andrey Petrova697c192016-12-07 10:47:46 -0800792 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500793 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800794
Andrey Petrova697c192016-12-07 10:47:46 -0800795 /*
796 * As per guidelines BIOS is recommended to drop CPU privilege
797 * level to IA_UNTRUSTED. After that certain device registers
798 * and MSRs become inaccessible supposedly increasing system
799 * security.
800 */
801 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700802
803 /*
804 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
805 * configures USB-C as device mode. Force USB-C into host mode.
806 */
807 if (check_xdci_enable())
808 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800809
810 /*
811 * Override GLK xhci clock gating register(XHCLKGTEN) to
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100812 * mitigate USB device suspend and resume failure.
John Zhao57aa8b62019-01-14 09:15:50 -0800813 */
Angel Ponsb36100f2020-09-07 13:18:10 +0200814 if (CONFIG(SOC_INTEL_GEMINILAKE)) {
John Zhao57aa8b62019-01-14 09:15:50 -0800815 uint32_t *cfg;
816 const struct resource *res;
817 uint32_t reg;
818 struct device *xhci_dev = PCH_DEV_XHCI;
819
820 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
821 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
822 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
823 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
824 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
825 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
826 IOSFGBLCGE;
827 write32(cfg, reg);
828 }
Marx Wangabc17d12020-04-07 16:58:38 +0800829
830 /* Disable XHCI LFPS power management if the option in dev tree is set. */
831 disable_xhci_lfps_pm();
Andrey Petrova697c192016-12-07 10:47:46 -0800832 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800833}
834
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700835/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800836 * spi_flash init() needs to run unconditionally on every boot (including
837 * resume) to allow write protect to be disabled for eventlog and nvram
838 * updates. This needs to be done as early as possible in ramstage. Thus, add a
839 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700840 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800841static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700842{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530843 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700844}
845
Felix Singere59ae102019-05-02 13:57:57 +0200846__weak
847void mainboard_silicon_init_params(FSP_S_CONFIG *silconfig)
848{
849 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
850}
851
Wim Vervoornd1371502019-12-17 14:10:16 +0100852/* Handle FSP logo params */
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200853void soc_load_logo(FSPS_UPD *supd)
Wim Vervoornd1371502019-12-17 14:10:16 +0100854{
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200855 bmp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
Wim Vervoornd1371502019-12-17 14:10:16 +0100856}
857
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800858BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);