blob: ef29a0311f3cedbc5fb637e83c734db9d82cdbf8 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Intel Corp.
5 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
6 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060012 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080017 */
18
Hannah Williams0f61da82016-04-18 13:47:08 -070019#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080020#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070021#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080022#include <console/console.h>
23#include <cpu/cpu.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080026#include <device/device.h>
27#include <device/pci.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053028#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053029#include <intelblocks/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080030#include <fsp/api.h>
31#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053032#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070033#include <intelblocks/itss.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080034#include <romstage_handoff.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070035#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070036#include <soc/itss.h>
Andrey Petrov868679f2016-05-12 19:11:48 -070037#include <soc/intel/common/vbt.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070038#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080039#include <soc/pci_devs.h>
Furquan Shaikh6ac226d2016-06-15 17:13:20 -070040#include <spi-generic.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070041#include <soc/pm.h>
Aaron Durbinfadfc2e2016-07-01 16:36:03 -050042#include <soc/p2sb.h>
Subrata Banik7952e282017-03-14 18:26:27 +053043#include <soc/systemagent.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080044
45#include "chip.h"
46
Andrey Petrov868679f2016-05-12 19:11:48 -070047static void *vbt;
48static struct region_device vbt_rdev;
49
Duncan Laurie02fcc882016-06-27 10:51:17 -070050static const char *soc_acpi_name(struct device *dev)
51{
52 if (dev->path.type == DEVICE_PATH_DOMAIN)
53 return "PCI0";
54
55 if (dev->path.type != DEVICE_PATH_PCI)
56 return NULL;
57
58 switch (dev->path.pci.devfn) {
59 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053060 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -070061 return "MCHC";
62 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053063 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -070064 return "LPCB";
65 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053066 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -070067 return "XHCI";
68 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053069 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -070070 return "HDAS";
71 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053072 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070073 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053074 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070075 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053076 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070077 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053078 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070079 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053080 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070081 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053082 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070083 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053084 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070085 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053086 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -070087 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +053088 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070089 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +053090 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070091 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053092 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070093 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053094 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070095 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053096 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -070097 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053098 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -070099 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530100 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700101 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530102 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700103 return "I2C7";
104 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530105 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700106 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530107 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700108 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530109 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700110 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700111 /* PCIe */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530112 case PCH_DEVFN_PCIE1:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700113 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700114 }
115
116 return NULL;
117}
118
Venkateswarlu Vinjamuri6dd7b402017-02-24 15:37:30 -0800119static void pci_set_subsystem(device_t dev, unsigned vendor, unsigned device)
120{
121 if (!vendor || !device)
122 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
123 pci_read_config32(dev, PCI_VENDOR_ID));
124 else
125 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
126 (device << 16) | vendor);
127}
128
129struct pci_operations soc_pci_ops = {
130 .set_subsystem = &pci_set_subsystem
131};
132
Andrey Petrov70efecd2016-03-04 21:41:13 -0800133static void pci_domain_set_resources(device_t dev)
134{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800135 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800136}
137
138static struct device_operations pci_domain_ops = {
139 .read_resources = pci_domain_read_resources,
140 .set_resources = pci_domain_set_resources,
141 .enable_resources = NULL,
142 .init = NULL,
143 .scan_bus = pci_domain_scan_bus,
144 .ops_pci_bus = pci_bus_default_ops,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700145 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800146};
147
148static struct device_operations cpu_bus_ops = {
149 .read_resources = DEVICE_NOOP,
150 .set_resources = DEVICE_NOOP,
151 .enable_resources = DEVICE_NOOP,
Barnali Sarkar6520e012017-06-05 14:13:17 +0530152 .init = DEVICE_NOOP,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800153 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700154 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800155};
156
157static void enable_dev(device_t dev)
158{
159 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800160 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800161 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800162 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800163 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800164}
165
Kane Chend7796052016-07-11 12:17:13 +0800166/*
167 * If the PCIe root port at function 0 is disabled,
168 * the PCIe root ports might be coalesced after FSP silicon init.
169 * The below function will swap the devfn of the first enabled device
170 * in devicetree and function 0 resides a pci device
171 * so that it won't confuse coreboot.
172 */
173static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
174{
175 device_t func0;
176 unsigned int devfn;
177 int i;
178 unsigned int inc = PCI_DEVFN(0, 1);
179
180 func0 = dev_find_slot(0, devfn0);
181 if (func0 == NULL)
182 return;
183
184 /* No more functions if function 0 is disabled. */
185 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
186 return;
187
188 devfn = devfn0 + inc;
189
190 /*
191 * Increase funtion by 1.
192 * Then find first enabled device to replace func0
193 * as that port was move to func0.
194 */
195 for (i = 1; i < num_funcs; i++, devfn += inc) {
196 device_t dev = dev_find_slot(0, devfn);
197 if (dev == NULL)
198 continue;
199
200 if (!dev->enabled)
201 continue;
202 /* Found the first enabled device in given dev number */
203 func0->path.pci.devfn = dev->path.pci.devfn;
204 dev->path.pci.devfn = devfn0;
205 break;
206 }
207}
208
209static void pcie_override_devicetree_after_silicon_init(void)
210{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530211 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
212 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800213}
214
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530215/* Configure package power limits */
216static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530217{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530218 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530219 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530220 msr_t rapl_msr_reg, limit;
221 uint32_t power_unit;
222 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530223 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530224
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530225 if (!dev || !dev->chip_info) {
226 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
227 return;
228 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530229
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530230 cfg = dev->chip_info;
231
232 /* Get units */
233 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
234 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
235
236 /* Get power defaults for this SKU */
237 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
238 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530239 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530240 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
241 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
242
243 if (min_power > 0 && tdp < min_power)
244 tdp = min_power;
245
246 if (max_power > 0 && tdp > max_power)
247 tdp = max_power;
248
249 /* Set PL1 override value */
250 tdp = (cfg->tdp_pl1_override_mw == 0) ?
251 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530252 /* Set PL2 override value */
253 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
254 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530255
256 /* Set long term power limit to TDP */
257 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530258 /* Set PL1 Pkg Power clamp bit */
259 limit.lo |= PKG_POWER_LIMIT_CLAMP;
260
261 limit.lo |= PKG_POWER_LIMIT_EN;
262 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
263 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
264
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530265 /* Set short term power limit PL2 */
266 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
267 limit.hi |= PKG_POWER_LIMIT_EN;
268
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530269 /* Program package power limits in RAPL MSR */
270 wrmsr(MSR_PKG_POWER_LIMIT, limit);
271 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
272 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530273 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
274 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530275
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530276 /* Setting RAPL MMIO register for Power limits.
277 * RAPL driver is using MSR instead of MMIO.
278 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530279 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
280 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530281}
282
Andrey Petrov70efecd2016-03-04 21:41:13 -0800283static void soc_init(void *data)
284{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700285 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800286
Andrey Petrov868679f2016-05-12 19:11:48 -0700287 /* Save VBT info and mapping */
Abhay Kumarec2947f2016-07-14 18:43:54 -0700288 vbt = vbt_get(&vbt_rdev);
Andrey Petrov868679f2016-05-12 19:11:48 -0700289
Aaron Durbin81d1e092016-07-13 01:49:10 -0500290 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
291 * default policy that doesn't honor boards' requirements. */
292 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
293
Aaron Durbin6c191d82016-11-29 21:22:42 -0600294 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700295
Aaron Durbin81d1e092016-07-13 01:49:10 -0500296 /* Restore GPIO IRQ polarities back to previous settings. */
297 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
298
Kane Chend7796052016-07-11 12:17:13 +0800299 /* override 'enabled' setting in device tree if needed */
300 pcie_override_devicetree_after_silicon_init();
301
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500302 /*
303 * Keep the P2SB device visible so it and the other devices are
304 * visible in coreboot for driver support and PCI resource allocation.
305 * There is a UPD setting for this, but it's more consistent to use
306 * hide and unhide symmetrically.
307 */
308 p2sb_unhide();
309
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700310 /* Allocate ACPI NVS in CBMEM */
311 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530312
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530313 /* Set RAPL MSR for Package power limits*/
314 set_power_limits();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800315}
316
Andrey Petrov868679f2016-05-12 19:11:48 -0700317static void soc_final(void *data)
318{
319 if (vbt)
320 rdev_munmap(&vbt_rdev, vbt);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700321
322 /* Disable global reset, just in case */
323 global_reset_enable(0);
324 /* Make sure payload/OS can't trigger global reset */
325 global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700326}
327
Lee Leahybab8be22017-03-09 09:53:58 -0800328static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
329{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700330 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530331 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700332 silconfig->IshEnable = 0;
333 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530334 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700335 silconfig->EnableSata = 0;
336 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530337 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800338 silconfig->PcieRootPortEn[0] = 0;
339 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700340 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530341 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800342 silconfig->PcieRootPortEn[1] = 0;
343 silconfig->PcieRpHotPlug[1] = 0;
344 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530345 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800346 silconfig->PcieRootPortEn[2] = 0;
347 silconfig->PcieRpHotPlug[2] = 0;
348 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530349 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800350 silconfig->PcieRootPortEn[3] = 0;
351 silconfig->PcieRpHotPlug[3] = 0;
352 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530353 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800354 silconfig->PcieRootPortEn[4] = 0;
355 silconfig->PcieRpHotPlug[4] = 0;
356 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530357 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700358 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800359 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700360 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530361 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700362 silconfig->Usb30Mode = 0;
363 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530364 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700365 silconfig->UsbOtg = 0;
366 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530367 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700368 silconfig->I2c0Enable = 0;
369 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530370 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700371 silconfig->I2c1Enable = 0;
372 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530373 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700374 silconfig->I2c2Enable = 0;
375 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530376 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700377 silconfig->I2c3Enable = 0;
378 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530379 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700380 silconfig->I2c4Enable = 0;
381 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530382 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700383 silconfig->I2c5Enable = 0;
384 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530385 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700386 silconfig->I2c6Enable = 0;
387 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530388 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700389 silconfig->I2c7Enable = 0;
390 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530391 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700392 silconfig->Hsuart0Enable = 0;
393 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530394 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700395 silconfig->Hsuart1Enable = 0;
396 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530397 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700398 silconfig->Hsuart2Enable = 0;
399 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530400 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700401 silconfig->Hsuart3Enable = 0;
402 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530403 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700404 silconfig->Spi0Enable = 0;
405 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530406 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700407 silconfig->Spi1Enable = 0;
408 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530409 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700410 silconfig->Spi2Enable = 0;
411 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530412 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700413 silconfig->SdcardEnabled = 0;
414 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530415 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700416 silconfig->eMMCEnabled = 0;
417 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530418 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700419 silconfig->SdioEnabled = 0;
420 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530421 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700422 silconfig->SmbusEnable = 0;
423 break;
424 default:
425 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
426 PCI_SLOT(dev->path.pci.devfn),
427 PCI_FUNC(dev->path.pci.devfn));
428 break;
429 }
430}
431
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700432static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700433{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530434 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700435
436 if (!dev) {
437 printk(BIOS_ERR, "Could not find root device\n");
438 return;
439 }
440 /* Only disable bus 0 devices. */
441 for (dev = dev->bus->children; dev; dev = dev->sibling) {
442 if (!dev->enabled)
443 disable_dev(dev, silconfig);
444 }
445}
446
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700447void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800448{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800449 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800450 static struct soc_intel_apollolake_config *cfg;
Kane Chen9d490da2017-01-11 12:53:58 +0800451 uint8_t port;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800452
453 /* Load VBT before devicetree-specific config. */
Andrey Petrov868679f2016-05-12 19:11:48 -0700454 silconfig->GraphicsConfigPtr = (uintptr_t)vbt;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800455
Subrata Banik2ee54db2017-03-05 12:37:00 +0530456 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700457
Patrick Georgi831d65d2016-04-14 11:53:48 +0200458 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800459 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
460 return;
461 }
462
463 cfg = dev->chip_info;
464
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700465 /* Parse device tree and disable unused device*/
466 parse_devicetree(silconfig);
467
Andrey Petrov70efecd2016-03-04 21:41:13 -0800468 silconfig->PcieRpClkReqNumber[0] = cfg->pcie_rp0_clkreq_pin;
469 silconfig->PcieRpClkReqNumber[1] = cfg->pcie_rp1_clkreq_pin;
470 silconfig->PcieRpClkReqNumber[2] = cfg->pcie_rp2_clkreq_pin;
471 silconfig->PcieRpClkReqNumber[3] = cfg->pcie_rp3_clkreq_pin;
472 silconfig->PcieRpClkReqNumber[4] = cfg->pcie_rp4_clkreq_pin;
473 silconfig->PcieRpClkReqNumber[5] = cfg->pcie_rp5_clkreq_pin;
Andrey Petrove07e13d2016-03-18 14:43:00 -0700474
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700475 if (cfg->emmc_tx_cmd_cntl != 0)
476 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
477 if (cfg->emmc_tx_data_cntl1 != 0)
478 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
479 if (cfg->emmc_tx_data_cntl2 != 0)
480 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
481 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
482 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
483 if (cfg->emmc_rx_strobe_cntl != 0)
484 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
485 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
486 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
487
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700488 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
489
Lee Leahy07441b52017-03-09 10:59:25 -0800490 /* Disable monitor mwait since it is broken due to a hardware bug
491 * without a fix
492 */
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700493 silconfig->MonitorMwaitEnable = 0;
494
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700495 silconfig->SkipMpInit = 1;
496
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700497 /* Disable setting of EISS bit in FSP. */
498 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700499
500 /* Disable FSP from locking access to the RTC NVRAM */
501 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700502
503 /* Enable Audio clk gate and power gate */
504 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
505 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
506 /* Bios config lockdown Audio clk and power gate */
507 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
508
Kane Chen9d490da2017-01-11 12:53:58 +0800509 /* USB2 eye diagram settings per port */
510 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
511 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
512 silconfig->PortUsb20PerPortTxPeHalf[port] =
513 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
514
515 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
516 silconfig->PortUsb20PerPortPeTxiSet[port] =
517 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
518
519 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
520 silconfig->PortUsb20PerPortTxiSet[port] =
521 cfg->usb2eye[port].Usb20PerPortTxiSet;
522
523 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
524 silconfig->PortUsb20HsSkewSel[port] =
525 cfg->usb2eye[port].Usb20HsSkewSel;
526
527 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
528 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
529 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
530
531 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
532 silconfig->PortUsb20PerPortRXISet[port] =
533 cfg->usb2eye[port].Usb20PerPortRXISet;
534
535 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
536 silconfig->PortUsb20HsNpreDrvSel[port] =
537 cfg->usb2eye[port].Usb20HsNpreDrvSel;
538 }
539
Andrey Petrov70efecd2016-03-04 21:41:13 -0800540}
541
542struct chip_operations soc_intel_apollolake_ops = {
543 CHIP_NAME("Intel Apollolake SOC")
544 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700545 .init = &soc_init,
546 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800547};
548
Andrey Petrova697c192016-12-07 10:47:46 -0800549static void drop_privilege_all(void)
550{
551 /* Drop privilege level on all the CPUs */
Barnali Sarkar66fe0c42017-05-23 18:17:14 +0530552 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800553 printk(BIOS_ERR, "failed to enable untrusted mode\n");
554}
555
Lee Leahy806fa242016-08-01 13:55:02 -0700556void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800557{
Andrey Petrova697c192016-12-07 10:47:46 -0800558 if (phase == END_OF_FIRMWARE) {
559 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500560 p2sb_hide();
Andrey Petrova697c192016-12-07 10:47:46 -0800561 /*
562 * As per guidelines BIOS is recommended to drop CPU privilege
563 * level to IA_UNTRUSTED. After that certain device registers
564 * and MSRs become inaccessible supposedly increasing system
565 * security.
566 */
567 drop_privilege_all();
568 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800569}
570
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700571/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800572 * spi_flash init() needs to run unconditionally on every boot (including
573 * resume) to allow write protect to be disabled for eventlog and nvram
574 * updates. This needs to be done as early as possible in ramstage. Thus, add a
575 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700576 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800577static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700578{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530579 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700580}
581
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800582BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);