blob: 6b8479d352ec02c43382361847d835daf94cc4c0 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Werner Zehde3ace02019-01-15 08:03:43 +01005 * Copyright (C) 2017 - 2019 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020026#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080027#include <device/device.h>
28#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020029#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020030#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053031#include <intelblocks/chip.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053032#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053033#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053034#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070035#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080036#include <fsp/api.h>
37#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053038#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070039#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070040#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080041#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080042#include <soc/cpu.h>
43#include <soc/heci.h>
44#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070045#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070046#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070047#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080048#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070049#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053050#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080051#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070052#include <timer.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080053
54#include "chip.h"
55
John Zhao7dff7262018-07-30 13:54:25 -070056#define DUAL_ROLE_CFG0 0x80d8
57#define SW_VBUS_VALID_MASK (1 << 24)
58#define SW_IDPIN_EN_MASK (1 << 21)
59#define SW_IDPIN_MASK (1 << 20)
60#define SW_IDPIN_HOST (0 << 20)
61#define DUAL_ROLE_CFG1 0x80dc
62#define DRD_MODE_MASK (1 << 29)
63#define DRD_MODE_HOST (1 << 29)
64
John Zhao57aa8b62019-01-14 09:15:50 -080065#define CFG_XHCLKGTEN 0x8650
66/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
67#define NUEFBCGPS (1 << 28)
68/* SRAM Power Gate Enable */
69#define SRAMPGTEN (1 << 27)
70/* SS Link PLL Shutdown Enable */
71#define SSLSE (1 << 26)
72/* USB2 PLL Shutdown Enable */
73#define USB2PLLSE (1 << 25)
74/* IOSF Sideband Trunk Clock Gating Enable */
75#define IOSFSTCGE (1 << 24)
76/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
77#define HSTCGE (1 << 23 | 1 << 22)
78/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
79#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
80/* XHC Ignore_EU3S */
81#define XHCIGEU3S (1 << 15)
82/* XHC Frame Timer Clock Shutdown Enable */
83#define XHCFTCLKSE (1 << 14)
84/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
85#define XHCBBTCGIPISO (1 << 13)
86/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
87#define XHCHSTCGU2NRWE (1 << 12)
88/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
89#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
90/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
91#define HSUXDMIPLLSE (1 << 9)
92/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
93#define SSPLLSUE (1 << 6)
94/* XHC Backbone Local Clock Gating Enable */
95#define XHCBLCGE (1 << 4)
96/* HS Link Trunk Clock Gating Enable */
97#define HSLTCGE (1 << 3)
98/* SS Link Trunk Clock Gating Enable */
99#define SSLTCGE (1 << 2)
100/* IOSF Backbone Trunk Clock Gating Enable */
101#define IOSFBTCGE (1 << 1)
102/* IOSF Gasket Backbone Local Clock Gating Enable */
103#define IOSFGBLCGE (1 << 0)
104
Duncan Lauriebf713b02018-05-07 15:33:18 -0700105const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -0700106{
107 if (dev->path.type == DEVICE_PATH_DOMAIN)
108 return "PCI0";
109
Duncan Lauriebf713b02018-05-07 15:33:18 -0700110 if (dev->path.type == DEVICE_PATH_USB) {
111 switch (dev->path.usb.port_type) {
112 case 0:
113 /* Root Hub */
114 return "RHUB";
115 case 2:
116 /* USB2 ports */
117 switch (dev->path.usb.port_id) {
118 case 0: return "HS01";
119 case 1: return "HS02";
120 case 2: return "HS03";
121 case 3: return "HS04";
122 case 4: return "HS05";
123 case 5: return "HS06";
124 case 6: return "HS07";
125 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800126 case 8:
127 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
128 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700129 }
130 break;
131 case 3:
132 /* USB3 ports */
133 switch (dev->path.usb.port_id) {
134 case 0: return "SS01";
135 case 1: return "SS02";
136 case 2: return "SS03";
137 case 3: return "SS04";
138 case 4: return "SS05";
139 case 5: return "SS06";
140 }
141 break;
142 }
143 return NULL;
144 }
145
Duncan Laurie02fcc882016-06-27 10:51:17 -0700146 if (dev->path.type != DEVICE_PATH_PCI)
147 return NULL;
148
149 switch (dev->path.pci.devfn) {
150 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530151 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700152 return "MCHC";
153 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530154 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700155 return "LPCB";
156 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530157 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700158 return "XHCI";
159 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530160 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700161 return "HDAS";
162 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530163 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700164 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530165 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700166 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530167 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700168 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530169 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700170 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530171 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700172 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530173 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700174 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530175 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700176 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530177 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700178 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530179 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700180 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530181 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700182 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530183 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700184 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530185 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700186 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530187 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700188 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530189 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700190 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530191 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700192 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530193 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700194 return "I2C7";
195 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530196 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700197 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530198 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700199 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530200 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700201 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700202 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700203 case PCH_DEVFN_PCIE1:
204 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700205 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700206 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700207 }
208
209 return NULL;
210}
211
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200212static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800213{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800214 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800215}
216
217static struct device_operations pci_domain_ops = {
218 .read_resources = pci_domain_read_resources,
219 .set_resources = pci_domain_set_resources,
220 .enable_resources = NULL,
221 .init = NULL,
222 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700223 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800224};
225
226static struct device_operations cpu_bus_ops = {
227 .read_resources = DEVICE_NOOP,
228 .set_resources = DEVICE_NOOP,
229 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500230 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800231 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700232 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800233};
234
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200235static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800236{
237 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800238 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800239 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800240 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800241 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800242}
243
Kane Chend7796052016-07-11 12:17:13 +0800244/*
245 * If the PCIe root port at function 0 is disabled,
246 * the PCIe root ports might be coalesced after FSP silicon init.
247 * The below function will swap the devfn of the first enabled device
248 * in devicetree and function 0 resides a pci device
249 * so that it won't confuse coreboot.
250 */
251static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
252{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200253 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800254 unsigned int devfn;
255 int i;
256 unsigned int inc = PCI_DEVFN(0, 1);
257
258 func0 = dev_find_slot(0, devfn0);
259 if (func0 == NULL)
260 return;
261
262 /* No more functions if function 0 is disabled. */
263 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
264 return;
265
266 devfn = devfn0 + inc;
267
268 /*
269 * Increase funtion by 1.
270 * Then find first enabled device to replace func0
271 * as that port was move to func0.
272 */
273 for (i = 1; i < num_funcs; i++, devfn += inc) {
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200274 struct device *dev = dev_find_slot(0, devfn);
Kane Chend7796052016-07-11 12:17:13 +0800275 if (dev == NULL)
276 continue;
277
278 if (!dev->enabled)
279 continue;
280 /* Found the first enabled device in given dev number */
281 func0->path.pci.devfn = dev->path.pci.devfn;
282 dev->path.pci.devfn = devfn0;
283 break;
284 }
285}
286
287static void pcie_override_devicetree_after_silicon_init(void)
288{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530289 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
290 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800291}
292
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530293/* Configure package power limits */
294static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530295{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530296 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530297 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530298 msr_t rapl_msr_reg, limit;
299 uint32_t power_unit;
300 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530301 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530302
Mario Scheithauer38b61002017-07-25 10:52:41 +0200303 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
304 printk(BIOS_INFO, "Skip the RAPL settings.\n");
305 return;
306 }
307
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530308 if (!dev || !dev->chip_info) {
309 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
310 return;
311 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530312
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530313 cfg = dev->chip_info;
314
315 /* Get units */
316 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
317 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
318
319 /* Get power defaults for this SKU */
320 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
321 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530322 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530323 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
324 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
325
326 if (min_power > 0 && tdp < min_power)
327 tdp = min_power;
328
329 if (max_power > 0 && tdp > max_power)
330 tdp = max_power;
331
332 /* Set PL1 override value */
333 tdp = (cfg->tdp_pl1_override_mw == 0) ?
334 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530335 /* Set PL2 override value */
336 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
337 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530338
339 /* Set long term power limit to TDP */
340 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530341 /* Set PL1 Pkg Power clamp bit */
342 limit.lo |= PKG_POWER_LIMIT_CLAMP;
343
344 limit.lo |= PKG_POWER_LIMIT_EN;
345 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
346 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
347
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530348 /* Set short term power limit PL2 */
349 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
350 limit.hi |= PKG_POWER_LIMIT_EN;
351
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530352 /* Program package power limits in RAPL MSR */
353 wrmsr(MSR_PKG_POWER_LIMIT, limit);
354 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
355 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530356 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
357 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530358
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530359 /* Setting RAPL MMIO register for Power limits.
360 * RAPL driver is using MSR instead of MMIO.
361 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530362 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
363 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530364}
365
Mario Scheithauer841416f2017-09-18 17:08:48 +0200366/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
367static void set_sci_irq(void)
368{
369 static struct soc_intel_apollolake_config *cfg;
370 struct device *dev = SA_DEV_ROOT;
371 uint32_t scis;
372
373 if (!dev || !dev->chip_info) {
374 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
375 return;
376 }
377
378 cfg = dev->chip_info;
379
380 /* Change only if a device tree entry exists. */
381 if (cfg->sci_irq) {
382 scis = soc_read_sci_irq_select();
383 scis &= ~SCI_IRQ_SEL;
384 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
385 soc_write_sci_irq_select(scis);
386 }
387}
388
Andrey Petrov70efecd2016-03-04 21:41:13 -0800389static void soc_init(void *data)
390{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700391 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800392
Aaron Durbin81d1e092016-07-13 01:49:10 -0500393 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
394 * default policy that doesn't honor boards' requirements. */
395 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
396
Aaron Durbin6c191d82016-11-29 21:22:42 -0600397 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700398
Aaron Durbin81d1e092016-07-13 01:49:10 -0500399 /* Restore GPIO IRQ polarities back to previous settings. */
400 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
401
Kane Chend7796052016-07-11 12:17:13 +0800402 /* override 'enabled' setting in device tree if needed */
403 pcie_override_devicetree_after_silicon_init();
404
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500405 /*
406 * Keep the P2SB device visible so it and the other devices are
407 * visible in coreboot for driver support and PCI resource allocation.
408 * There is a UPD setting for this, but it's more consistent to use
409 * hide and unhide symmetrically.
410 */
411 p2sb_unhide();
412
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700413 /* Allocate ACPI NVS in CBMEM */
414 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530415
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530416 /* Set RAPL MSR for Package power limits*/
417 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200418
419 /*
420 * FSP-S routes SCI to IRQ 9. With the help of this function you can
421 * select another IRQ for SCI.
422 */
423 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800424}
425
Andrey Petrov868679f2016-05-12 19:11:48 -0700426static void soc_final(void *data)
427{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700428 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700429 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700430 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700431 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700432}
433
Lee Leahybab8be22017-03-09 09:53:58 -0800434static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
435{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700436 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530437 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700438 silconfig->IshEnable = 0;
439 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530440 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700441 silconfig->EnableSata = 0;
442 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530443 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800444 silconfig->PcieRootPortEn[0] = 0;
445 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700446 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530447 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800448 silconfig->PcieRootPortEn[1] = 0;
449 silconfig->PcieRpHotPlug[1] = 0;
450 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530451 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800452 silconfig->PcieRootPortEn[2] = 0;
453 silconfig->PcieRpHotPlug[2] = 0;
454 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530455 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800456 silconfig->PcieRootPortEn[3] = 0;
457 silconfig->PcieRpHotPlug[3] = 0;
458 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530459 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800460 silconfig->PcieRootPortEn[4] = 0;
461 silconfig->PcieRpHotPlug[4] = 0;
462 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530463 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700464 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800465 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700466 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530467 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700468 silconfig->Usb30Mode = 0;
469 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530470 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700471 silconfig->UsbOtg = 0;
472 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530473 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700474 silconfig->I2c0Enable = 0;
475 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530476 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700477 silconfig->I2c1Enable = 0;
478 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530479 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700480 silconfig->I2c2Enable = 0;
481 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530482 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700483 silconfig->I2c3Enable = 0;
484 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530485 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700486 silconfig->I2c4Enable = 0;
487 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530488 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700489 silconfig->I2c5Enable = 0;
490 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530491 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700492 silconfig->I2c6Enable = 0;
493 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530494 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700495 silconfig->I2c7Enable = 0;
496 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530497 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700498 silconfig->Hsuart0Enable = 0;
499 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530500 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700501 silconfig->Hsuart1Enable = 0;
502 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530503 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700504 silconfig->Hsuart2Enable = 0;
505 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530506 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700507 silconfig->Hsuart3Enable = 0;
508 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530509 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700510 silconfig->Spi0Enable = 0;
511 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530512 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700513 silconfig->Spi1Enable = 0;
514 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530515 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700516 silconfig->Spi2Enable = 0;
517 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530518 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700519 silconfig->SdcardEnabled = 0;
520 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530521 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700522 silconfig->eMMCEnabled = 0;
523 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530524 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700525 silconfig->SdioEnabled = 0;
526 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530527 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700528 silconfig->SmbusEnable = 0;
529 break;
Werner Zehde3ace02019-01-15 08:03:43 +0100530#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK)
531 case SA_DEVFN_IPU:
532 silconfig->IpuEn = 0;
533 break;
534#endif
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700535 default:
536 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
537 PCI_SLOT(dev->path.pci.devfn),
538 PCI_FUNC(dev->path.pci.devfn));
539 break;
540 }
541}
542
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700543static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700544{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530545 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700546
547 if (!dev) {
548 printk(BIOS_ERR, "Could not find root device\n");
549 return;
550 }
551 /* Only disable bus 0 devices. */
552 for (dev = dev->bus->children; dev; dev = dev->sibling) {
553 if (!dev->enabled)
554 disable_dev(dev, silconfig);
555 }
556}
557
Hannah Williams3ff14a02017-05-05 16:30:22 -0700558static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
559 *cfg, FSP_S_CONFIG *silconfig)
560{
561#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
562 fields in FspsUpd.h yet */
563 uint8_t port;
564
565 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
566 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
567 silconfig->PortUsb20PerPortTxPeHalf[port] =
568 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
569
570 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
571 silconfig->PortUsb20PerPortPeTxiSet[port] =
572 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
573
574 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
575 silconfig->PortUsb20PerPortTxiSet[port] =
576 cfg->usb2eye[port].Usb20PerPortTxiSet;
577
578 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
579 silconfig->PortUsb20HsSkewSel[port] =
580 cfg->usb2eye[port].Usb20HsSkewSel;
581
582 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
583 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
584 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
585
586 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
587 silconfig->PortUsb20PerPortRXISet[port] =
588 cfg->usb2eye[port].Usb20PerPortRXISet;
589
590 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
591 silconfig->PortUsb20HsNpreDrvSel[port] =
592 cfg->usb2eye[port].Usb20HsNpreDrvSel;
593 }
594#endif
595}
596
597static void glk_fsp_silicon_init_params_cb(
598 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
599{
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700600#if IS_ENABLED(CONFIG_SOC_INTEL_GLK)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900601 uint8_t port;
602
603 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
604 if (!cfg->usb2eye[port].Usb20OverrideEn)
605 continue;
606
607 silconfig->Usb2AfePehalfbit[port] =
608 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
609 silconfig->Usb2AfePetxiset[port] =
610 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
611 silconfig->Usb2AfeTxiset[port] =
612 cfg->usb2eye[port].Usb20PerPortTxiSet;
613 silconfig->Usb2AfePredeemp[port] =
614 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
615 }
616
Hannah Williams3ff14a02017-05-05 16:30:22 -0700617 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700618
619 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
620 * settings using the device tree settings. This is because PCIe
621 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
622 * requires de-emphasis disabled. If we make this change common to both
623 * Apollolake and Geminilake, then we need to add mainboard device tree
624 * de-emphasis settings of 1 to Apollolake systems.
625 */
626 memcpy(silconfig->PcieRpSelectableDeemphasis,
627 cfg->pcie_rp_deemphasis_enable,
628 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700629 /*
630 * FSP does not know what the clock requirements are for the
631 * device on SPI bus, hence it should not modify what coreboot
632 * has set up. Hence skipping in FSP.
633 */
634 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700635
636 /*
637 * FSP provides UPD interface to execute IPC command. In order to
638 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
639 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800640 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700641 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800642
643 /*
644 * Options to disable XHCI Link Compliance Mode.
645 */
646 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800647
648 /*
649 * Options to change USB3 ModPhy setting for Integrated Filter value.
650 */
651 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
652
653 /*
654 * Options to bump USB3 LDO voltage with 40mv.
655 */
656 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
657
658 /*
659 * Options to adjust PMIC Vdd2 voltage.
660 */
661 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700662#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700663}
664
Aaron Durbin64031672018-04-21 14:45:32 -0600665void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800666{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200667 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800668}
669
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700670void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800671{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800672 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800673 static struct soc_intel_apollolake_config *cfg;
674
675 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200676 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800677
Subrata Banik2ee54db2017-03-05 12:37:00 +0530678 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700679
Patrick Georgi831d65d2016-04-14 11:53:48 +0200680 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800681 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
682 return;
683 }
684
Kane Chen5bddcc42017-08-22 11:37:18 +0800685 mainboard_devtree_update(dev);
686
Andrey Petrov70efecd2016-03-04 21:41:13 -0800687 cfg = dev->chip_info;
688
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700689 /* Parse device tree and disable unused device*/
690 parse_devicetree(silconfig);
691
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700692 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
693 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700694
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700695 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
696 sizeof(silconfig->PcieRpHotPlug));
697
Nico Huber88855292018-11-27 15:13:22 +0100698 switch (cfg->serirq_mode) {
699 case SERIRQ_QUIET:
700 silconfig->SirqEnable = 1;
701 silconfig->SirqMode = 0;
702 break;
703 case SERIRQ_CONTINUOUS:
704 silconfig->SirqEnable = 1;
705 silconfig->SirqMode = 1;
706 break;
707 case SERIRQ_OFF:
708 default:
709 silconfig->SirqEnable = 0;
710 break;
711 }
712
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700713 if (cfg->emmc_tx_cmd_cntl != 0)
714 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
715 if (cfg->emmc_tx_data_cntl1 != 0)
716 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
717 if (cfg->emmc_tx_data_cntl2 != 0)
718 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
719 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
720 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
721 if (cfg->emmc_rx_strobe_cntl != 0)
722 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
723 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
724 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200725 if (cfg->emmc_host_max_speed != 0)
726 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700727
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700728 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
729
Lee Leahy07441b52017-03-09 10:59:25 -0800730 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700731 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800732 */
Cole Nelsonf357c252017-05-16 11:38:59 -0700733 if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK))
734 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700735
Subrata Banikf699c142018-06-08 17:57:37 +0530736 silconfig->SkipMpInit = !chip_get_fsp_mp_init();
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700737
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700738 /* Disable setting of EISS bit in FSP. */
739 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700740
741 /* Disable FSP from locking access to the RTC NVRAM */
742 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700743
744 /* Enable Audio clk gate and power gate */
745 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
746 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
747 /* Bios config lockdown Audio clk and power gate */
748 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700749 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
750 glk_fsp_silicon_init_params_cb(cfg, silconfig);
751 else
752 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700753
754 /* Enable xDCI controller if enabled in devicetree and allowed */
755 dev = dev_find_slot(0, PCH_DEVFN_XDCI);
756 if (!xdci_can_enable())
757 dev->enabled = 0;
758 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100759
760 /* Set VTD feature according to devicetree */
761 silconfig->VtdEnable = cfg->enable_vtd;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800762}
763
764struct chip_operations soc_intel_apollolake_ops = {
765 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800766 .enable_dev = &enable_dev,
767 .init = &soc_init,
768 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800769};
770
Andrey Petrova697c192016-12-07 10:47:46 -0800771static void drop_privilege_all(void)
772{
773 /* Drop privilege level on all the CPUs */
Subrata Banik33374972018-04-24 13:45:30 +0530774 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800775 printk(BIOS_ERR, "failed to enable untrusted mode\n");
776}
777
John Zhao7dff7262018-07-30 13:54:25 -0700778static void configure_xhci_host_mode_port0(void)
779{
780 uint32_t *cfg0;
781 uint32_t *cfg1;
782 const struct resource *res;
783 uint32_t reg;
784 struct stopwatch sw;
785 struct device *xhci_dev = PCH_DEV_XHCI;
786
787 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
788 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
789 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
790 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
791 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700792 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700793 return;
794
795 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
796 write32(cfg0, reg);
797
798 stopwatch_init_msecs_expire(&sw, 10);
799 /* Wait for the host mode status bit. */
800 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
801 if (stopwatch_expired(&sw)) {
802 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
803 return;
804 }
805 }
806
807 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
808 stopwatch_duration_msecs(&sw));
809}
810
811static int check_xdci_enable(void)
812{
813 struct device *dev = PCH_DEV_XDCI;
814
815 return !!dev->enabled;
816}
817
Lee Leahy806fa242016-08-01 13:55:02 -0700818void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800819{
Andrey Petrova697c192016-12-07 10:47:46 -0800820 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800821
822 /*
823 * Before hiding P2SB device and dropping privilege level,
824 * dump CSE status and disable HECI1 interface.
825 */
826 heci_cse_lockdown();
827
Andrey Petrova697c192016-12-07 10:47:46 -0800828 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500829 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800830
Andrey Petrova697c192016-12-07 10:47:46 -0800831 /*
832 * As per guidelines BIOS is recommended to drop CPU privilege
833 * level to IA_UNTRUSTED. After that certain device registers
834 * and MSRs become inaccessible supposedly increasing system
835 * security.
836 */
837 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700838
839 /*
840 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
841 * configures USB-C as device mode. Force USB-C into host mode.
842 */
843 if (check_xdci_enable())
844 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800845
846 /*
847 * Override GLK xhci clock gating register(XHCLKGTEN) to
848 * mitigate usb device suspend and resume failure.
849 */
850 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK)) {
851 uint32_t *cfg;
852 const struct resource *res;
853 uint32_t reg;
854 struct device *xhci_dev = PCH_DEV_XHCI;
855
856 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
857 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
858 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
859 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
860 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
861 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
862 IOSFGBLCGE;
863 write32(cfg, reg);
864 }
Andrey Petrova697c192016-12-07 10:47:46 -0800865 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800866}
867
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700868/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800869 * spi_flash init() needs to run unconditionally on every boot (including
870 * resume) to allow write protect to be disabled for eventlog and nvram
871 * updates. This needs to be done as early as possible in ramstage. Thus, add a
872 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700873 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800874static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700875{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530876 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700877}
878
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800879BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);