blob: f72173da8ca8e723751f8003d23548beb5440961 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Andrey Petrov70efecd2016-03-04 21:41:13 -08005 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
6 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060012 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080017 */
18
Hannah Williams0f61da82016-04-18 13:47:08 -070019#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080020#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070021#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080022#include <console/console.h>
23#include <cpu/cpu.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080026#include <device/device.h>
27#include <device/pci.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053028#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053029#include <intelblocks/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080030#include <fsp/api.h>
31#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053032#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070033#include <intelblocks/itss.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080034#include <romstage_handoff.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070035#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070036#include <soc/itss.h>
Andrey Petrov868679f2016-05-12 19:11:48 -070037#include <soc/intel/common/vbt.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070038#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080039#include <soc/pci_devs.h>
Furquan Shaikh6ac226d2016-06-15 17:13:20 -070040#include <spi-generic.h>
Aaron Durbinac3e4822017-06-14 13:21:00 -050041#include <soc/cpu.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070042#include <soc/pm.h>
Aaron Durbinfadfc2e2016-07-01 16:36:03 -050043#include <soc/p2sb.h>
Subrata Banik7952e282017-03-14 18:26:27 +053044#include <soc/systemagent.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080045
46#include "chip.h"
47
Andrey Petrov868679f2016-05-12 19:11:48 -070048static void *vbt;
49static struct region_device vbt_rdev;
50
Duncan Laurie02fcc882016-06-27 10:51:17 -070051static const char *soc_acpi_name(struct device *dev)
52{
53 if (dev->path.type == DEVICE_PATH_DOMAIN)
54 return "PCI0";
55
56 if (dev->path.type != DEVICE_PATH_PCI)
57 return NULL;
58
59 switch (dev->path.pci.devfn) {
60 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053061 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -070062 return "MCHC";
63 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053064 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -070065 return "LPCB";
66 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053067 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -070068 return "XHCI";
69 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053070 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -070071 return "HDAS";
72 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053073 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070074 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053075 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070076 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053077 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070078 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053079 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070080 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053081 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070082 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053083 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070084 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053085 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070086 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053087 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -070088 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +053089 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070090 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +053091 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070092 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053093 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070094 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053095 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070096 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053097 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -070098 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053099 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700100 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530101 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700102 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530103 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700104 return "I2C7";
105 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530106 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700107 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530108 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700109 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530110 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700111 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700112 /* PCIe */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530113 case PCH_DEVFN_PCIE1:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700114 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700115 }
116
117 return NULL;
118}
119
Venkateswarlu Vinjamuri6dd7b402017-02-24 15:37:30 -0800120static void pci_set_subsystem(device_t dev, unsigned vendor, unsigned device)
121{
122 if (!vendor || !device)
123 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
124 pci_read_config32(dev, PCI_VENDOR_ID));
125 else
126 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
127 (device << 16) | vendor);
128}
129
130struct pci_operations soc_pci_ops = {
131 .set_subsystem = &pci_set_subsystem
132};
133
Andrey Petrov70efecd2016-03-04 21:41:13 -0800134static void pci_domain_set_resources(device_t dev)
135{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800136 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800137}
138
139static struct device_operations pci_domain_ops = {
140 .read_resources = pci_domain_read_resources,
141 .set_resources = pci_domain_set_resources,
142 .enable_resources = NULL,
143 .init = NULL,
144 .scan_bus = pci_domain_scan_bus,
145 .ops_pci_bus = pci_bus_default_ops,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700146 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800147};
148
149static struct device_operations cpu_bus_ops = {
150 .read_resources = DEVICE_NOOP,
151 .set_resources = DEVICE_NOOP,
152 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500153 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800154 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700155 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800156};
157
158static void enable_dev(device_t dev)
159{
160 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800161 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800162 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800163 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800164 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800165}
166
Kane Chend7796052016-07-11 12:17:13 +0800167/*
168 * If the PCIe root port at function 0 is disabled,
169 * the PCIe root ports might be coalesced after FSP silicon init.
170 * The below function will swap the devfn of the first enabled device
171 * in devicetree and function 0 resides a pci device
172 * so that it won't confuse coreboot.
173 */
174static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
175{
176 device_t func0;
177 unsigned int devfn;
178 int i;
179 unsigned int inc = PCI_DEVFN(0, 1);
180
181 func0 = dev_find_slot(0, devfn0);
182 if (func0 == NULL)
183 return;
184
185 /* No more functions if function 0 is disabled. */
186 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
187 return;
188
189 devfn = devfn0 + inc;
190
191 /*
192 * Increase funtion by 1.
193 * Then find first enabled device to replace func0
194 * as that port was move to func0.
195 */
196 for (i = 1; i < num_funcs; i++, devfn += inc) {
197 device_t dev = dev_find_slot(0, devfn);
198 if (dev == NULL)
199 continue;
200
201 if (!dev->enabled)
202 continue;
203 /* Found the first enabled device in given dev number */
204 func0->path.pci.devfn = dev->path.pci.devfn;
205 dev->path.pci.devfn = devfn0;
206 break;
207 }
208}
209
210static void pcie_override_devicetree_after_silicon_init(void)
211{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530212 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
213 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800214}
215
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530216/* Configure package power limits */
217static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530218{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530219 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530220 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530221 msr_t rapl_msr_reg, limit;
222 uint32_t power_unit;
223 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530224 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530225
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530226 if (!dev || !dev->chip_info) {
227 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
228 return;
229 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530230
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530231 cfg = dev->chip_info;
232
233 /* Get units */
234 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
235 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
236
237 /* Get power defaults for this SKU */
238 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
239 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530240 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530241 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
242 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
243
244 if (min_power > 0 && tdp < min_power)
245 tdp = min_power;
246
247 if (max_power > 0 && tdp > max_power)
248 tdp = max_power;
249
250 /* Set PL1 override value */
251 tdp = (cfg->tdp_pl1_override_mw == 0) ?
252 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530253 /* Set PL2 override value */
254 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
255 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530256
257 /* Set long term power limit to TDP */
258 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530259 /* Set PL1 Pkg Power clamp bit */
260 limit.lo |= PKG_POWER_LIMIT_CLAMP;
261
262 limit.lo |= PKG_POWER_LIMIT_EN;
263 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
264 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
265
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530266 /* Set short term power limit PL2 */
267 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
268 limit.hi |= PKG_POWER_LIMIT_EN;
269
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530270 /* Program package power limits in RAPL MSR */
271 wrmsr(MSR_PKG_POWER_LIMIT, limit);
272 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
273 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530274 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
275 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530276
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530277 /* Setting RAPL MMIO register for Power limits.
278 * RAPL driver is using MSR instead of MMIO.
279 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530280 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
281 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530282}
283
Andrey Petrov70efecd2016-03-04 21:41:13 -0800284static void soc_init(void *data)
285{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700286 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800287
Andrey Petrov868679f2016-05-12 19:11:48 -0700288 /* Save VBT info and mapping */
Abhay Kumarec2947f2016-07-14 18:43:54 -0700289 vbt = vbt_get(&vbt_rdev);
Andrey Petrov868679f2016-05-12 19:11:48 -0700290
Aaron Durbin81d1e092016-07-13 01:49:10 -0500291 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
292 * default policy that doesn't honor boards' requirements. */
293 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
294
Aaron Durbin6c191d82016-11-29 21:22:42 -0600295 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700296
Aaron Durbin81d1e092016-07-13 01:49:10 -0500297 /* Restore GPIO IRQ polarities back to previous settings. */
298 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
299
Kane Chend7796052016-07-11 12:17:13 +0800300 /* override 'enabled' setting in device tree if needed */
301 pcie_override_devicetree_after_silicon_init();
302
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500303 /*
304 * Keep the P2SB device visible so it and the other devices are
305 * visible in coreboot for driver support and PCI resource allocation.
306 * There is a UPD setting for this, but it's more consistent to use
307 * hide and unhide symmetrically.
308 */
309 p2sb_unhide();
310
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700311 /* Allocate ACPI NVS in CBMEM */
312 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530313
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530314 /* Set RAPL MSR for Package power limits*/
315 set_power_limits();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800316}
317
Andrey Petrov868679f2016-05-12 19:11:48 -0700318static void soc_final(void *data)
319{
320 if (vbt)
321 rdev_munmap(&vbt_rdev, vbt);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700322
323 /* Disable global reset, just in case */
324 global_reset_enable(0);
325 /* Make sure payload/OS can't trigger global reset */
326 global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700327}
328
Lee Leahybab8be22017-03-09 09:53:58 -0800329static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
330{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700331 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530332 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700333 silconfig->IshEnable = 0;
334 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530335 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700336 silconfig->EnableSata = 0;
337 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530338 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800339 silconfig->PcieRootPortEn[0] = 0;
340 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700341 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530342 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800343 silconfig->PcieRootPortEn[1] = 0;
344 silconfig->PcieRpHotPlug[1] = 0;
345 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530346 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800347 silconfig->PcieRootPortEn[2] = 0;
348 silconfig->PcieRpHotPlug[2] = 0;
349 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530350 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800351 silconfig->PcieRootPortEn[3] = 0;
352 silconfig->PcieRpHotPlug[3] = 0;
353 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530354 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800355 silconfig->PcieRootPortEn[4] = 0;
356 silconfig->PcieRpHotPlug[4] = 0;
357 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530358 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700359 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800360 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700361 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530362 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700363 silconfig->Usb30Mode = 0;
364 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530365 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700366 silconfig->UsbOtg = 0;
367 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530368 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700369 silconfig->I2c0Enable = 0;
370 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530371 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700372 silconfig->I2c1Enable = 0;
373 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530374 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700375 silconfig->I2c2Enable = 0;
376 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530377 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700378 silconfig->I2c3Enable = 0;
379 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530380 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700381 silconfig->I2c4Enable = 0;
382 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530383 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700384 silconfig->I2c5Enable = 0;
385 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530386 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700387 silconfig->I2c6Enable = 0;
388 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530389 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700390 silconfig->I2c7Enable = 0;
391 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530392 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700393 silconfig->Hsuart0Enable = 0;
394 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530395 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700396 silconfig->Hsuart1Enable = 0;
397 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530398 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700399 silconfig->Hsuart2Enable = 0;
400 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530401 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700402 silconfig->Hsuart3Enable = 0;
403 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530404 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700405 silconfig->Spi0Enable = 0;
406 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530407 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700408 silconfig->Spi1Enable = 0;
409 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530410 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700411 silconfig->Spi2Enable = 0;
412 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530413 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700414 silconfig->SdcardEnabled = 0;
415 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530416 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700417 silconfig->eMMCEnabled = 0;
418 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530419 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700420 silconfig->SdioEnabled = 0;
421 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530422 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700423 silconfig->SmbusEnable = 0;
424 break;
425 default:
426 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
427 PCI_SLOT(dev->path.pci.devfn),
428 PCI_FUNC(dev->path.pci.devfn));
429 break;
430 }
431}
432
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700433static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700434{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530435 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700436
437 if (!dev) {
438 printk(BIOS_ERR, "Could not find root device\n");
439 return;
440 }
441 /* Only disable bus 0 devices. */
442 for (dev = dev->bus->children; dev; dev = dev->sibling) {
443 if (!dev->enabled)
444 disable_dev(dev, silconfig);
445 }
446}
447
Hannah Williams3ff14a02017-05-05 16:30:22 -0700448static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
449 *cfg, FSP_S_CONFIG *silconfig)
450{
451#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
452 fields in FspsUpd.h yet */
453 uint8_t port;
454
455 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
456 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
457 silconfig->PortUsb20PerPortTxPeHalf[port] =
458 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
459
460 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
461 silconfig->PortUsb20PerPortPeTxiSet[port] =
462 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
463
464 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
465 silconfig->PortUsb20PerPortTxiSet[port] =
466 cfg->usb2eye[port].Usb20PerPortTxiSet;
467
468 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
469 silconfig->PortUsb20HsSkewSel[port] =
470 cfg->usb2eye[port].Usb20HsSkewSel;
471
472 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
473 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
474 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
475
476 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
477 silconfig->PortUsb20PerPortRXISet[port] =
478 cfg->usb2eye[port].Usb20PerPortRXISet;
479
480 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
481 silconfig->PortUsb20HsNpreDrvSel[port] =
482 cfg->usb2eye[port].Usb20HsNpreDrvSel;
483 }
484#endif
485}
486
487static void glk_fsp_silicon_init_params_cb(
488 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
489{
490 silconfig->Gmm = 0;
491 silconfig->HdaEnable = 0;
492}
493
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700494void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800495{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800496 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800497 static struct soc_intel_apollolake_config *cfg;
498
499 /* Load VBT before devicetree-specific config. */
Andrey Petrov868679f2016-05-12 19:11:48 -0700500 silconfig->GraphicsConfigPtr = (uintptr_t)vbt;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800501
Subrata Banik2ee54db2017-03-05 12:37:00 +0530502 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700503
Patrick Georgi831d65d2016-04-14 11:53:48 +0200504 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800505 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
506 return;
507 }
508
509 cfg = dev->chip_info;
510
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700511 /* Parse device tree and disable unused device*/
512 parse_devicetree(silconfig);
513
Andrey Petrov70efecd2016-03-04 21:41:13 -0800514 silconfig->PcieRpClkReqNumber[0] = cfg->pcie_rp0_clkreq_pin;
515 silconfig->PcieRpClkReqNumber[1] = cfg->pcie_rp1_clkreq_pin;
516 silconfig->PcieRpClkReqNumber[2] = cfg->pcie_rp2_clkreq_pin;
517 silconfig->PcieRpClkReqNumber[3] = cfg->pcie_rp3_clkreq_pin;
518 silconfig->PcieRpClkReqNumber[4] = cfg->pcie_rp4_clkreq_pin;
519 silconfig->PcieRpClkReqNumber[5] = cfg->pcie_rp5_clkreq_pin;
Andrey Petrove07e13d2016-03-18 14:43:00 -0700520
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700521 if (cfg->emmc_tx_cmd_cntl != 0)
522 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
523 if (cfg->emmc_tx_data_cntl1 != 0)
524 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
525 if (cfg->emmc_tx_data_cntl2 != 0)
526 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
527 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
528 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
529 if (cfg->emmc_rx_strobe_cntl != 0)
530 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
531 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
532 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
533
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700534 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
535
Lee Leahy07441b52017-03-09 10:59:25 -0800536 /* Disable monitor mwait since it is broken due to a hardware bug
537 * without a fix
538 */
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700539 silconfig->MonitorMwaitEnable = 0;
540
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700541 silconfig->SkipMpInit = 1;
542
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700543 /* Disable setting of EISS bit in FSP. */
544 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700545
546 /* Disable FSP from locking access to the RTC NVRAM */
547 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700548
549 /* Enable Audio clk gate and power gate */
550 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
551 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
552 /* Bios config lockdown Audio clk and power gate */
553 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700554 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
555 glk_fsp_silicon_init_params_cb(cfg, silconfig);
556 else
557 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800558}
559
560struct chip_operations soc_intel_apollolake_ops = {
561 CHIP_NAME("Intel Apollolake SOC")
562 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700563 .init = &soc_init,
564 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800565};
566
Andrey Petrova697c192016-12-07 10:47:46 -0800567static void drop_privilege_all(void)
568{
569 /* Drop privilege level on all the CPUs */
Barnali Sarkar66fe0c42017-05-23 18:17:14 +0530570 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800571 printk(BIOS_ERR, "failed to enable untrusted mode\n");
572}
573
Lee Leahy806fa242016-08-01 13:55:02 -0700574void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800575{
Andrey Petrova697c192016-12-07 10:47:46 -0800576 if (phase == END_OF_FIRMWARE) {
577 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500578 p2sb_hide();
Andrey Petrova697c192016-12-07 10:47:46 -0800579 /*
580 * As per guidelines BIOS is recommended to drop CPU privilege
581 * level to IA_UNTRUSTED. After that certain device registers
582 * and MSRs become inaccessible supposedly increasing system
583 * security.
584 */
585 drop_privilege_all();
586 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800587}
588
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700589/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800590 * spi_flash init() needs to run unconditionally on every boot (including
591 * resume) to allow write protect to be disabled for eventlog and nvram
592 * updates. This needs to be done as early as possible in ramstage. Thus, add a
593 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700594 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800595static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700596{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530597 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700598}
599
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800600BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);