blob: cac2f1134b01a99eaa4540c47d6a22ec8168a785 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Mario Scheithauera39aede2017-11-06 16:47:27 +01005 * Copyright (C) 2017 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
24#include <cpu/cpu.h>
Andrey Petrova697c192016-12-07 10:47:46 -080025#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053026#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080027#include <device/device.h>
28#include <device/pci.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020029#include <intelblocks/acpi.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053030#include <intelblocks/fast_spi.h>
Lijian Zhao8aba24d2017-10-26 12:16:53 -070031#include <intelblocks/p2sb.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053032#include <intelblocks/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080033#include <fsp/api.h>
34#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053035#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070036#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070037#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080038#include <romstage_handoff.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070039#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070040#include <soc/itss.h>
Andrey Petrov868679f2016-05-12 19:11:48 -070041#include <soc/intel/common/vbt.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070042#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080043#include <soc/pci_devs.h>
Furquan Shaikh6ac226d2016-06-15 17:13:20 -070044#include <spi-generic.h>
Aaron Durbinac3e4822017-06-14 13:21:00 -050045#include <soc/cpu.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070046#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053047#include <soc/systemagent.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080048
49#include "chip.h"
50
Aaron Durbinaa090cb2017-09-13 16:01:52 -060051static const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070052{
53 if (dev->path.type == DEVICE_PATH_DOMAIN)
54 return "PCI0";
55
56 if (dev->path.type != DEVICE_PATH_PCI)
57 return NULL;
58
59 switch (dev->path.pci.devfn) {
60 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053061 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -070062 return "MCHC";
63 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053064 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -070065 return "LPCB";
66 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053067 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -070068 return "XHCI";
69 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053070 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -070071 return "HDAS";
72 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053073 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070074 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053075 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070076 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053077 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070078 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053079 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070080 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053081 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070082 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053083 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070084 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053085 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070086 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053087 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -070088 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +053089 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070090 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +053091 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070092 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053093 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070094 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053095 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070096 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053097 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -070098 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053099 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700100 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530101 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700102 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530103 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700104 return "I2C7";
105 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530106 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700107 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530108 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700109 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530110 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700111 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700112 /* PCIe */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530113 case PCH_DEVFN_PCIE1:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700114 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700115 }
116
117 return NULL;
118}
119
Andrey Petrov70efecd2016-03-04 21:41:13 -0800120static void pci_domain_set_resources(device_t dev)
121{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800122 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800123}
124
125static struct device_operations pci_domain_ops = {
126 .read_resources = pci_domain_read_resources,
127 .set_resources = pci_domain_set_resources,
128 .enable_resources = NULL,
129 .init = NULL,
130 .scan_bus = pci_domain_scan_bus,
131 .ops_pci_bus = pci_bus_default_ops,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700132 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800133};
134
135static struct device_operations cpu_bus_ops = {
136 .read_resources = DEVICE_NOOP,
137 .set_resources = DEVICE_NOOP,
138 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500139 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800140 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700141 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800142};
143
144static void enable_dev(device_t dev)
145{
146 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800147 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800148 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800149 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800150 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800151}
152
Kane Chend7796052016-07-11 12:17:13 +0800153/*
154 * If the PCIe root port at function 0 is disabled,
155 * the PCIe root ports might be coalesced after FSP silicon init.
156 * The below function will swap the devfn of the first enabled device
157 * in devicetree and function 0 resides a pci device
158 * so that it won't confuse coreboot.
159 */
160static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
161{
162 device_t func0;
163 unsigned int devfn;
164 int i;
165 unsigned int inc = PCI_DEVFN(0, 1);
166
167 func0 = dev_find_slot(0, devfn0);
168 if (func0 == NULL)
169 return;
170
171 /* No more functions if function 0 is disabled. */
172 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
173 return;
174
175 devfn = devfn0 + inc;
176
177 /*
178 * Increase funtion by 1.
179 * Then find first enabled device to replace func0
180 * as that port was move to func0.
181 */
182 for (i = 1; i < num_funcs; i++, devfn += inc) {
183 device_t dev = dev_find_slot(0, devfn);
184 if (dev == NULL)
185 continue;
186
187 if (!dev->enabled)
188 continue;
189 /* Found the first enabled device in given dev number */
190 func0->path.pci.devfn = dev->path.pci.devfn;
191 dev->path.pci.devfn = devfn0;
192 break;
193 }
194}
195
196static void pcie_override_devicetree_after_silicon_init(void)
197{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530198 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
199 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800200}
201
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530202/* Configure package power limits */
203static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530204{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530205 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530206 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530207 msr_t rapl_msr_reg, limit;
208 uint32_t power_unit;
209 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530210 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530211
Mario Scheithauer38b61002017-07-25 10:52:41 +0200212 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
213 printk(BIOS_INFO, "Skip the RAPL settings.\n");
214 return;
215 }
216
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530217 if (!dev || !dev->chip_info) {
218 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
219 return;
220 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530221
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530222 cfg = dev->chip_info;
223
224 /* Get units */
225 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
226 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
227
228 /* Get power defaults for this SKU */
229 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
230 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530231 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530232 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
233 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
234
235 if (min_power > 0 && tdp < min_power)
236 tdp = min_power;
237
238 if (max_power > 0 && tdp > max_power)
239 tdp = max_power;
240
241 /* Set PL1 override value */
242 tdp = (cfg->tdp_pl1_override_mw == 0) ?
243 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530244 /* Set PL2 override value */
245 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
246 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530247
248 /* Set long term power limit to TDP */
249 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530250 /* Set PL1 Pkg Power clamp bit */
251 limit.lo |= PKG_POWER_LIMIT_CLAMP;
252
253 limit.lo |= PKG_POWER_LIMIT_EN;
254 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
255 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
256
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530257 /* Set short term power limit PL2 */
258 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
259 limit.hi |= PKG_POWER_LIMIT_EN;
260
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530261 /* Program package power limits in RAPL MSR */
262 wrmsr(MSR_PKG_POWER_LIMIT, limit);
263 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
264 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530265 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
266 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530267
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530268 /* Setting RAPL MMIO register for Power limits.
269 * RAPL driver is using MSR instead of MMIO.
270 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530271 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
272 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530273}
274
Mario Scheithauer841416f2017-09-18 17:08:48 +0200275/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
276static void set_sci_irq(void)
277{
278 static struct soc_intel_apollolake_config *cfg;
279 struct device *dev = SA_DEV_ROOT;
280 uint32_t scis;
281
282 if (!dev || !dev->chip_info) {
283 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
284 return;
285 }
286
287 cfg = dev->chip_info;
288
289 /* Change only if a device tree entry exists. */
290 if (cfg->sci_irq) {
291 scis = soc_read_sci_irq_select();
292 scis &= ~SCI_IRQ_SEL;
293 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
294 soc_write_sci_irq_select(scis);
295 }
296}
297
Andrey Petrov70efecd2016-03-04 21:41:13 -0800298static void soc_init(void *data)
299{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700300 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800301
Aaron Durbin81d1e092016-07-13 01:49:10 -0500302 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
303 * default policy that doesn't honor boards' requirements. */
304 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
305
Aaron Durbin6c191d82016-11-29 21:22:42 -0600306 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700307
Aaron Durbin81d1e092016-07-13 01:49:10 -0500308 /* Restore GPIO IRQ polarities back to previous settings. */
309 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
310
Kane Chend7796052016-07-11 12:17:13 +0800311 /* override 'enabled' setting in device tree if needed */
312 pcie_override_devicetree_after_silicon_init();
313
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500314 /*
315 * Keep the P2SB device visible so it and the other devices are
316 * visible in coreboot for driver support and PCI resource allocation.
317 * There is a UPD setting for this, but it's more consistent to use
318 * hide and unhide symmetrically.
319 */
320 p2sb_unhide();
321
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700322 /* Allocate ACPI NVS in CBMEM */
323 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530324
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530325 /* Set RAPL MSR for Package power limits*/
326 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200327
328 /*
329 * FSP-S routes SCI to IRQ 9. With the help of this function you can
330 * select another IRQ for SCI.
331 */
332 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800333}
334
Andrey Petrov868679f2016-05-12 19:11:48 -0700335static void soc_final(void *data)
336{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700337 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700338 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700339 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700340 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700341}
342
Lee Leahybab8be22017-03-09 09:53:58 -0800343static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
344{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700345 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530346 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700347 silconfig->IshEnable = 0;
348 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530349 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700350 silconfig->EnableSata = 0;
351 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530352 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800353 silconfig->PcieRootPortEn[0] = 0;
354 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700355 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530356 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800357 silconfig->PcieRootPortEn[1] = 0;
358 silconfig->PcieRpHotPlug[1] = 0;
359 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530360 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800361 silconfig->PcieRootPortEn[2] = 0;
362 silconfig->PcieRpHotPlug[2] = 0;
363 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530364 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800365 silconfig->PcieRootPortEn[3] = 0;
366 silconfig->PcieRpHotPlug[3] = 0;
367 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530368 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800369 silconfig->PcieRootPortEn[4] = 0;
370 silconfig->PcieRpHotPlug[4] = 0;
371 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530372 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700373 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800374 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700375 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530376 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700377 silconfig->Usb30Mode = 0;
378 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530379 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700380 silconfig->UsbOtg = 0;
381 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530382 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700383 silconfig->I2c0Enable = 0;
384 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530385 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700386 silconfig->I2c1Enable = 0;
387 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530388 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700389 silconfig->I2c2Enable = 0;
390 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530391 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700392 silconfig->I2c3Enable = 0;
393 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530394 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700395 silconfig->I2c4Enable = 0;
396 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530397 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700398 silconfig->I2c5Enable = 0;
399 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530400 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700401 silconfig->I2c6Enable = 0;
402 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530403 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700404 silconfig->I2c7Enable = 0;
405 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530406 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700407 silconfig->Hsuart0Enable = 0;
408 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530409 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700410 silconfig->Hsuart1Enable = 0;
411 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530412 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700413 silconfig->Hsuart2Enable = 0;
414 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530415 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700416 silconfig->Hsuart3Enable = 0;
417 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530418 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700419 silconfig->Spi0Enable = 0;
420 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530421 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700422 silconfig->Spi1Enable = 0;
423 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530424 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700425 silconfig->Spi2Enable = 0;
426 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530427 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700428 silconfig->SdcardEnabled = 0;
429 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530430 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700431 silconfig->eMMCEnabled = 0;
432 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530433 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700434 silconfig->SdioEnabled = 0;
435 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530436 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700437 silconfig->SmbusEnable = 0;
438 break;
439 default:
440 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
441 PCI_SLOT(dev->path.pci.devfn),
442 PCI_FUNC(dev->path.pci.devfn));
443 break;
444 }
445}
446
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700447static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700448{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530449 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700450
451 if (!dev) {
452 printk(BIOS_ERR, "Could not find root device\n");
453 return;
454 }
455 /* Only disable bus 0 devices. */
456 for (dev = dev->bus->children; dev; dev = dev->sibling) {
457 if (!dev->enabled)
458 disable_dev(dev, silconfig);
459 }
460}
461
Hannah Williams3ff14a02017-05-05 16:30:22 -0700462static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
463 *cfg, FSP_S_CONFIG *silconfig)
464{
465#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
466 fields in FspsUpd.h yet */
467 uint8_t port;
468
469 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
470 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
471 silconfig->PortUsb20PerPortTxPeHalf[port] =
472 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
473
474 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
475 silconfig->PortUsb20PerPortPeTxiSet[port] =
476 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
477
478 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
479 silconfig->PortUsb20PerPortTxiSet[port] =
480 cfg->usb2eye[port].Usb20PerPortTxiSet;
481
482 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
483 silconfig->PortUsb20HsSkewSel[port] =
484 cfg->usb2eye[port].Usb20HsSkewSel;
485
486 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
487 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
488 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
489
490 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
491 silconfig->PortUsb20PerPortRXISet[port] =
492 cfg->usb2eye[port].Usb20PerPortRXISet;
493
494 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
495 silconfig->PortUsb20HsNpreDrvSel[port] =
496 cfg->usb2eye[port].Usb20HsNpreDrvSel;
497 }
498#endif
499}
500
501static void glk_fsp_silicon_init_params_cb(
502 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
503{
504 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700505
506 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
507 * settings using the device tree settings. This is because PCIe
508 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
509 * requires de-emphasis disabled. If we make this change common to both
510 * Apollolake and Geminilake, then we need to add mainboard device tree
511 * de-emphasis settings of 1 to Apollolake systems.
512 */
513 memcpy(silconfig->PcieRpSelectableDeemphasis,
514 cfg->pcie_rp_deemphasis_enable,
515 sizeof(silconfig->PcieRpSelectableDeemphasis));
Hannah Williams3ff14a02017-05-05 16:30:22 -0700516}
517
Kane Chen5bddcc42017-08-22 11:37:18 +0800518void __attribute__((weak)) mainboard_devtree_update(struct device *dev)
519{
520 /* Override dev tree settings per board */
521}
522
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700523void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800524{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800525 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800526 static struct soc_intel_apollolake_config *cfg;
527
528 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200529 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800530
Subrata Banik2ee54db2017-03-05 12:37:00 +0530531 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700532
Patrick Georgi831d65d2016-04-14 11:53:48 +0200533 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800534 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
535 return;
536 }
537
Kane Chen5bddcc42017-08-22 11:37:18 +0800538 mainboard_devtree_update(dev);
539
Andrey Petrov70efecd2016-03-04 21:41:13 -0800540 cfg = dev->chip_info;
541
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700542 /* Parse device tree and disable unused device*/
543 parse_devicetree(silconfig);
544
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700545 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
546 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700547
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700548 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
549 sizeof(silconfig->PcieRpHotPlug));
550
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700551 if (cfg->emmc_tx_cmd_cntl != 0)
552 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
553 if (cfg->emmc_tx_data_cntl1 != 0)
554 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
555 if (cfg->emmc_tx_data_cntl2 != 0)
556 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
557 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
558 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
559 if (cfg->emmc_rx_strobe_cntl != 0)
560 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
561 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
562 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
563
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700564 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
565
Lee Leahy07441b52017-03-09 10:59:25 -0800566 /* Disable monitor mwait since it is broken due to a hardware bug
567 * without a fix
568 */
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700569 silconfig->MonitorMwaitEnable = 0;
570
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700571 silconfig->SkipMpInit = 1;
572
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700573 /* Disable setting of EISS bit in FSP. */
574 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700575
576 /* Disable FSP from locking access to the RTC NVRAM */
577 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700578
579 /* Enable Audio clk gate and power gate */
580 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
581 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
582 /* Bios config lockdown Audio clk and power gate */
583 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700584 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
585 glk_fsp_silicon_init_params_cb(cfg, silconfig);
586 else
587 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800588}
589
590struct chip_operations soc_intel_apollolake_ops = {
591 CHIP_NAME("Intel Apollolake SOC")
592 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700593 .init = &soc_init,
594 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800595};
596
Andrey Petrova697c192016-12-07 10:47:46 -0800597static void drop_privilege_all(void)
598{
599 /* Drop privilege level on all the CPUs */
Barnali Sarkar66fe0c42017-05-23 18:17:14 +0530600 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800601 printk(BIOS_ERR, "failed to enable untrusted mode\n");
602}
603
Lee Leahy806fa242016-08-01 13:55:02 -0700604void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800605{
Andrey Petrova697c192016-12-07 10:47:46 -0800606 if (phase == END_OF_FIRMWARE) {
607 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500608 p2sb_hide();
Andrey Petrova697c192016-12-07 10:47:46 -0800609 /*
610 * As per guidelines BIOS is recommended to drop CPU privilege
611 * level to IA_UNTRUSTED. After that certain device registers
612 * and MSRs become inaccessible supposedly increasing system
613 * security.
614 */
615 drop_privilege_all();
616 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800617}
618
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700619/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800620 * spi_flash init() needs to run unconditionally on every boot (including
621 * resume) to allow write protect to be disabled for eventlog and nvram
622 * updates. This needs to be done as early as possible in ramstage. Thus, add a
623 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700624 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800625static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700626{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530627 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700628}
629
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800630BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);