blob: 363450911a78172a10ba5e2378e4d5f9795a7c4c [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Werner Zehde3ace02019-01-15 08:03:43 +01005 * Copyright (C) 2017 - 2019 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080026#include <device/device.h>
27#include <device/pci.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020028#include <intelblocks/acpi.h>
Subrata Banikf699c142018-06-08 17:57:37 +053029#include <intelblocks/chip.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053030#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053031#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053032#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070033#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080034#include <fsp/api.h>
35#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053036#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070037#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070038#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080039#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080040#include <soc/cpu.h>
41#include <soc/heci.h>
42#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070043#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070044#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070045#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080046#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070047#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053048#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080049#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070050#include <timer.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080051
52#include "chip.h"
53
John Zhao7dff7262018-07-30 13:54:25 -070054#define DUAL_ROLE_CFG0 0x80d8
55#define SW_VBUS_VALID_MASK (1 << 24)
56#define SW_IDPIN_EN_MASK (1 << 21)
57#define SW_IDPIN_MASK (1 << 20)
58#define SW_IDPIN_HOST (0 << 20)
59#define DUAL_ROLE_CFG1 0x80dc
60#define DRD_MODE_MASK (1 << 29)
61#define DRD_MODE_HOST (1 << 29)
62
John Zhao57aa8b62019-01-14 09:15:50 -080063#define CFG_XHCLKGTEN 0x8650
64/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
65#define NUEFBCGPS (1 << 28)
66/* SRAM Power Gate Enable */
67#define SRAMPGTEN (1 << 27)
68/* SS Link PLL Shutdown Enable */
69#define SSLSE (1 << 26)
70/* USB2 PLL Shutdown Enable */
71#define USB2PLLSE (1 << 25)
72/* IOSF Sideband Trunk Clock Gating Enable */
73#define IOSFSTCGE (1 << 24)
74/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
75#define HSTCGE (1 << 23 | 1 << 22)
76/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
77#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
78/* XHC Ignore_EU3S */
79#define XHCIGEU3S (1 << 15)
80/* XHC Frame Timer Clock Shutdown Enable */
81#define XHCFTCLKSE (1 << 14)
82/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
83#define XHCBBTCGIPISO (1 << 13)
84/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
85#define XHCHSTCGU2NRWE (1 << 12)
86/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
87#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
88/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
89#define HSUXDMIPLLSE (1 << 9)
90/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
91#define SSPLLSUE (1 << 6)
92/* XHC Backbone Local Clock Gating Enable */
93#define XHCBLCGE (1 << 4)
94/* HS Link Trunk Clock Gating Enable */
95#define HSLTCGE (1 << 3)
96/* SS Link Trunk Clock Gating Enable */
97#define SSLTCGE (1 << 2)
98/* IOSF Backbone Trunk Clock Gating Enable */
99#define IOSFBTCGE (1 << 1)
100/* IOSF Gasket Backbone Local Clock Gating Enable */
101#define IOSFGBLCGE (1 << 0)
102
Duncan Lauriebf713b02018-05-07 15:33:18 -0700103const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -0700104{
105 if (dev->path.type == DEVICE_PATH_DOMAIN)
106 return "PCI0";
107
Duncan Lauriebf713b02018-05-07 15:33:18 -0700108 if (dev->path.type == DEVICE_PATH_USB) {
109 switch (dev->path.usb.port_type) {
110 case 0:
111 /* Root Hub */
112 return "RHUB";
113 case 2:
114 /* USB2 ports */
115 switch (dev->path.usb.port_id) {
116 case 0: return "HS01";
117 case 1: return "HS02";
118 case 2: return "HS03";
119 case 3: return "HS04";
120 case 4: return "HS05";
121 case 5: return "HS06";
122 case 6: return "HS07";
123 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800124 case 8:
125 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
126 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700127 }
128 break;
129 case 3:
130 /* USB3 ports */
131 switch (dev->path.usb.port_id) {
132 case 0: return "SS01";
133 case 1: return "SS02";
134 case 2: return "SS03";
135 case 3: return "SS04";
136 case 4: return "SS05";
137 case 5: return "SS06";
138 }
139 break;
140 }
141 return NULL;
142 }
143
Duncan Laurie02fcc882016-06-27 10:51:17 -0700144 if (dev->path.type != DEVICE_PATH_PCI)
145 return NULL;
146
147 switch (dev->path.pci.devfn) {
148 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530149 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700150 return "MCHC";
151 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530152 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700153 return "LPCB";
154 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530155 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700156 return "XHCI";
157 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530158 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700159 return "HDAS";
160 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530161 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700162 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530163 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700164 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530165 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700166 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530167 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700168 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530169 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700170 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530171 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700172 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530173 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700174 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530175 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700176 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530177 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700178 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530179 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700180 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530181 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700182 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530183 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700184 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530185 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700186 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530187 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700188 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530189 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700190 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530191 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700192 return "I2C7";
193 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530194 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700195 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530196 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700197 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530198 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700199 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700200 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700201 case PCH_DEVFN_PCIE1:
202 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700203 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700204 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700205 }
206
207 return NULL;
208}
209
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200210static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800211{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800212 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800213}
214
215static struct device_operations pci_domain_ops = {
216 .read_resources = pci_domain_read_resources,
217 .set_resources = pci_domain_set_resources,
218 .enable_resources = NULL,
219 .init = NULL,
220 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700221 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800222};
223
224static struct device_operations cpu_bus_ops = {
225 .read_resources = DEVICE_NOOP,
226 .set_resources = DEVICE_NOOP,
227 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500228 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800229 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700230 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800231};
232
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200233static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800234{
235 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800236 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800237 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800238 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800239 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800240}
241
Kane Chend7796052016-07-11 12:17:13 +0800242/*
243 * If the PCIe root port at function 0 is disabled,
244 * the PCIe root ports might be coalesced after FSP silicon init.
245 * The below function will swap the devfn of the first enabled device
246 * in devicetree and function 0 resides a pci device
247 * so that it won't confuse coreboot.
248 */
249static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
250{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200251 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800252 unsigned int devfn;
253 int i;
254 unsigned int inc = PCI_DEVFN(0, 1);
255
256 func0 = dev_find_slot(0, devfn0);
257 if (func0 == NULL)
258 return;
259
260 /* No more functions if function 0 is disabled. */
261 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
262 return;
263
264 devfn = devfn0 + inc;
265
266 /*
267 * Increase funtion by 1.
268 * Then find first enabled device to replace func0
269 * as that port was move to func0.
270 */
271 for (i = 1; i < num_funcs; i++, devfn += inc) {
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200272 struct device *dev = dev_find_slot(0, devfn);
Kane Chend7796052016-07-11 12:17:13 +0800273 if (dev == NULL)
274 continue;
275
276 if (!dev->enabled)
277 continue;
278 /* Found the first enabled device in given dev number */
279 func0->path.pci.devfn = dev->path.pci.devfn;
280 dev->path.pci.devfn = devfn0;
281 break;
282 }
283}
284
285static void pcie_override_devicetree_after_silicon_init(void)
286{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530287 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
288 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800289}
290
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530291/* Configure package power limits */
292static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530293{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530294 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530295 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530296 msr_t rapl_msr_reg, limit;
297 uint32_t power_unit;
298 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530299 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530300
Mario Scheithauer38b61002017-07-25 10:52:41 +0200301 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
302 printk(BIOS_INFO, "Skip the RAPL settings.\n");
303 return;
304 }
305
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530306 if (!dev || !dev->chip_info) {
307 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
308 return;
309 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530310
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530311 cfg = dev->chip_info;
312
313 /* Get units */
314 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
315 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
316
317 /* Get power defaults for this SKU */
318 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
319 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530320 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530321 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
322 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
323
324 if (min_power > 0 && tdp < min_power)
325 tdp = min_power;
326
327 if (max_power > 0 && tdp > max_power)
328 tdp = max_power;
329
330 /* Set PL1 override value */
331 tdp = (cfg->tdp_pl1_override_mw == 0) ?
332 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530333 /* Set PL2 override value */
334 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
335 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530336
337 /* Set long term power limit to TDP */
338 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530339 /* Set PL1 Pkg Power clamp bit */
340 limit.lo |= PKG_POWER_LIMIT_CLAMP;
341
342 limit.lo |= PKG_POWER_LIMIT_EN;
343 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
344 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
345
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530346 /* Set short term power limit PL2 */
347 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
348 limit.hi |= PKG_POWER_LIMIT_EN;
349
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530350 /* Program package power limits in RAPL MSR */
351 wrmsr(MSR_PKG_POWER_LIMIT, limit);
352 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
353 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530354 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
355 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530356
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530357 /* Setting RAPL MMIO register for Power limits.
358 * RAPL driver is using MSR instead of MMIO.
359 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530360 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
361 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530362}
363
Mario Scheithauer841416f2017-09-18 17:08:48 +0200364/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
365static void set_sci_irq(void)
366{
367 static struct soc_intel_apollolake_config *cfg;
368 struct device *dev = SA_DEV_ROOT;
369 uint32_t scis;
370
371 if (!dev || !dev->chip_info) {
372 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
373 return;
374 }
375
376 cfg = dev->chip_info;
377
378 /* Change only if a device tree entry exists. */
379 if (cfg->sci_irq) {
380 scis = soc_read_sci_irq_select();
381 scis &= ~SCI_IRQ_SEL;
382 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
383 soc_write_sci_irq_select(scis);
384 }
385}
386
Andrey Petrov70efecd2016-03-04 21:41:13 -0800387static void soc_init(void *data)
388{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700389 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800390
Aaron Durbin81d1e092016-07-13 01:49:10 -0500391 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
392 * default policy that doesn't honor boards' requirements. */
393 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
394
Aaron Durbin6c191d82016-11-29 21:22:42 -0600395 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700396
Aaron Durbin81d1e092016-07-13 01:49:10 -0500397 /* Restore GPIO IRQ polarities back to previous settings. */
398 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
399
Kane Chend7796052016-07-11 12:17:13 +0800400 /* override 'enabled' setting in device tree if needed */
401 pcie_override_devicetree_after_silicon_init();
402
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500403 /*
404 * Keep the P2SB device visible so it and the other devices are
405 * visible in coreboot for driver support and PCI resource allocation.
406 * There is a UPD setting for this, but it's more consistent to use
407 * hide and unhide symmetrically.
408 */
409 p2sb_unhide();
410
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700411 /* Allocate ACPI NVS in CBMEM */
412 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530413
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530414 /* Set RAPL MSR for Package power limits*/
415 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200416
417 /*
418 * FSP-S routes SCI to IRQ 9. With the help of this function you can
419 * select another IRQ for SCI.
420 */
421 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800422}
423
Andrey Petrov868679f2016-05-12 19:11:48 -0700424static void soc_final(void *data)
425{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700426 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700427 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700428 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700429 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700430}
431
Lee Leahybab8be22017-03-09 09:53:58 -0800432static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
433{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700434 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530435 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700436 silconfig->IshEnable = 0;
437 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530438 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700439 silconfig->EnableSata = 0;
440 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530441 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800442 silconfig->PcieRootPortEn[0] = 0;
443 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700444 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530445 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800446 silconfig->PcieRootPortEn[1] = 0;
447 silconfig->PcieRpHotPlug[1] = 0;
448 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530449 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800450 silconfig->PcieRootPortEn[2] = 0;
451 silconfig->PcieRpHotPlug[2] = 0;
452 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530453 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800454 silconfig->PcieRootPortEn[3] = 0;
455 silconfig->PcieRpHotPlug[3] = 0;
456 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530457 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800458 silconfig->PcieRootPortEn[4] = 0;
459 silconfig->PcieRpHotPlug[4] = 0;
460 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530461 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700462 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800463 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700464 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530465 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700466 silconfig->Usb30Mode = 0;
467 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530468 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700469 silconfig->UsbOtg = 0;
470 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530471 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700472 silconfig->I2c0Enable = 0;
473 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530474 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700475 silconfig->I2c1Enable = 0;
476 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530477 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700478 silconfig->I2c2Enable = 0;
479 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530480 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700481 silconfig->I2c3Enable = 0;
482 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530483 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700484 silconfig->I2c4Enable = 0;
485 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530486 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700487 silconfig->I2c5Enable = 0;
488 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530489 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700490 silconfig->I2c6Enable = 0;
491 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530492 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700493 silconfig->I2c7Enable = 0;
494 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530495 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700496 silconfig->Hsuart0Enable = 0;
497 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530498 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700499 silconfig->Hsuart1Enable = 0;
500 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530501 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700502 silconfig->Hsuart2Enable = 0;
503 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530504 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700505 silconfig->Hsuart3Enable = 0;
506 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530507 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700508 silconfig->Spi0Enable = 0;
509 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530510 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700511 silconfig->Spi1Enable = 0;
512 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530513 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700514 silconfig->Spi2Enable = 0;
515 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530516 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700517 silconfig->SdcardEnabled = 0;
518 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530519 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700520 silconfig->eMMCEnabled = 0;
521 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530522 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700523 silconfig->SdioEnabled = 0;
524 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530525 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700526 silconfig->SmbusEnable = 0;
527 break;
Werner Zehde3ace02019-01-15 08:03:43 +0100528#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK)
529 case SA_DEVFN_IPU:
530 silconfig->IpuEn = 0;
531 break;
532#endif
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700533 default:
534 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
535 PCI_SLOT(dev->path.pci.devfn),
536 PCI_FUNC(dev->path.pci.devfn));
537 break;
538 }
539}
540
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700541static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700542{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530543 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700544
545 if (!dev) {
546 printk(BIOS_ERR, "Could not find root device\n");
547 return;
548 }
549 /* Only disable bus 0 devices. */
550 for (dev = dev->bus->children; dev; dev = dev->sibling) {
551 if (!dev->enabled)
552 disable_dev(dev, silconfig);
553 }
554}
555
Hannah Williams3ff14a02017-05-05 16:30:22 -0700556static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
557 *cfg, FSP_S_CONFIG *silconfig)
558{
559#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
560 fields in FspsUpd.h yet */
561 uint8_t port;
562
563 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
564 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
565 silconfig->PortUsb20PerPortTxPeHalf[port] =
566 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
567
568 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
569 silconfig->PortUsb20PerPortPeTxiSet[port] =
570 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
571
572 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
573 silconfig->PortUsb20PerPortTxiSet[port] =
574 cfg->usb2eye[port].Usb20PerPortTxiSet;
575
576 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
577 silconfig->PortUsb20HsSkewSel[port] =
578 cfg->usb2eye[port].Usb20HsSkewSel;
579
580 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
581 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
582 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
583
584 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
585 silconfig->PortUsb20PerPortRXISet[port] =
586 cfg->usb2eye[port].Usb20PerPortRXISet;
587
588 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
589 silconfig->PortUsb20HsNpreDrvSel[port] =
590 cfg->usb2eye[port].Usb20HsNpreDrvSel;
591 }
592#endif
593}
594
595static void glk_fsp_silicon_init_params_cb(
596 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
597{
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700598#if IS_ENABLED(CONFIG_SOC_INTEL_GLK)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900599 uint8_t port;
600
601 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
602 if (!cfg->usb2eye[port].Usb20OverrideEn)
603 continue;
604
605 silconfig->Usb2AfePehalfbit[port] =
606 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
607 silconfig->Usb2AfePetxiset[port] =
608 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
609 silconfig->Usb2AfeTxiset[port] =
610 cfg->usb2eye[port].Usb20PerPortTxiSet;
611 silconfig->Usb2AfePredeemp[port] =
612 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
613 }
614
Hannah Williams3ff14a02017-05-05 16:30:22 -0700615 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700616
617 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
618 * settings using the device tree settings. This is because PCIe
619 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
620 * requires de-emphasis disabled. If we make this change common to both
621 * Apollolake and Geminilake, then we need to add mainboard device tree
622 * de-emphasis settings of 1 to Apollolake systems.
623 */
624 memcpy(silconfig->PcieRpSelectableDeemphasis,
625 cfg->pcie_rp_deemphasis_enable,
626 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700627 /*
628 * FSP does not know what the clock requirements are for the
629 * device on SPI bus, hence it should not modify what coreboot
630 * has set up. Hence skipping in FSP.
631 */
632 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700633
634 /*
635 * FSP provides UPD interface to execute IPC command. In order to
636 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
637 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800638 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700639 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800640
641 /*
642 * Options to disable XHCI Link Compliance Mode.
643 */
644 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800645
646 /*
647 * Options to change USB3 ModPhy setting for Integrated Filter value.
648 */
649 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
650
651 /*
652 * Options to bump USB3 LDO voltage with 40mv.
653 */
654 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
655
656 /*
657 * Options to adjust PMIC Vdd2 voltage.
658 */
659 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700660#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700661}
662
Aaron Durbin64031672018-04-21 14:45:32 -0600663void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800664{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200665 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800666}
667
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700668void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800669{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800670 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800671 static struct soc_intel_apollolake_config *cfg;
672
673 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200674 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800675
Subrata Banik2ee54db2017-03-05 12:37:00 +0530676 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700677
Patrick Georgi831d65d2016-04-14 11:53:48 +0200678 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800679 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
680 return;
681 }
682
Kane Chen5bddcc42017-08-22 11:37:18 +0800683 mainboard_devtree_update(dev);
684
Andrey Petrov70efecd2016-03-04 21:41:13 -0800685 cfg = dev->chip_info;
686
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700687 /* Parse device tree and disable unused device*/
688 parse_devicetree(silconfig);
689
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700690 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
691 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700692
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700693 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
694 sizeof(silconfig->PcieRpHotPlug));
695
Nico Huber88855292018-11-27 15:13:22 +0100696 switch (cfg->serirq_mode) {
697 case SERIRQ_QUIET:
698 silconfig->SirqEnable = 1;
699 silconfig->SirqMode = 0;
700 break;
701 case SERIRQ_CONTINUOUS:
702 silconfig->SirqEnable = 1;
703 silconfig->SirqMode = 1;
704 break;
705 case SERIRQ_OFF:
706 default:
707 silconfig->SirqEnable = 0;
708 break;
709 }
710
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700711 if (cfg->emmc_tx_cmd_cntl != 0)
712 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
713 if (cfg->emmc_tx_data_cntl1 != 0)
714 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
715 if (cfg->emmc_tx_data_cntl2 != 0)
716 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
717 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
718 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
719 if (cfg->emmc_rx_strobe_cntl != 0)
720 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
721 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
722 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200723 if (cfg->emmc_host_max_speed != 0)
724 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700725
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700726 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
727
Lee Leahy07441b52017-03-09 10:59:25 -0800728 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700729 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800730 */
Cole Nelsonf357c252017-05-16 11:38:59 -0700731 if (!IS_ENABLED(CONFIG_SOC_INTEL_GLK))
732 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700733
Subrata Banikf699c142018-06-08 17:57:37 +0530734 silconfig->SkipMpInit = !chip_get_fsp_mp_init();
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700735
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700736 /* Disable setting of EISS bit in FSP. */
737 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700738
739 /* Disable FSP from locking access to the RTC NVRAM */
740 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700741
742 /* Enable Audio clk gate and power gate */
743 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
744 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
745 /* Bios config lockdown Audio clk and power gate */
746 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700747 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
748 glk_fsp_silicon_init_params_cb(cfg, silconfig);
749 else
750 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700751
752 /* Enable xDCI controller if enabled in devicetree and allowed */
753 dev = dev_find_slot(0, PCH_DEVFN_XDCI);
754 if (!xdci_can_enable())
755 dev->enabled = 0;
756 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100757
758 /* Set VTD feature according to devicetree */
759 silconfig->VtdEnable = cfg->enable_vtd;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800760}
761
762struct chip_operations soc_intel_apollolake_ops = {
763 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800764 .enable_dev = &enable_dev,
765 .init = &soc_init,
766 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800767};
768
Andrey Petrova697c192016-12-07 10:47:46 -0800769static void drop_privilege_all(void)
770{
771 /* Drop privilege level on all the CPUs */
Subrata Banik33374972018-04-24 13:45:30 +0530772 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800773 printk(BIOS_ERR, "failed to enable untrusted mode\n");
774}
775
John Zhao7dff7262018-07-30 13:54:25 -0700776static void configure_xhci_host_mode_port0(void)
777{
778 uint32_t *cfg0;
779 uint32_t *cfg1;
780 const struct resource *res;
781 uint32_t reg;
782 struct stopwatch sw;
783 struct device *xhci_dev = PCH_DEV_XHCI;
784
785 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
786 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
787 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
788 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
789 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700790 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700791 return;
792
793 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
794 write32(cfg0, reg);
795
796 stopwatch_init_msecs_expire(&sw, 10);
797 /* Wait for the host mode status bit. */
798 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
799 if (stopwatch_expired(&sw)) {
800 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
801 return;
802 }
803 }
804
805 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
806 stopwatch_duration_msecs(&sw));
807}
808
809static int check_xdci_enable(void)
810{
811 struct device *dev = PCH_DEV_XDCI;
812
813 return !!dev->enabled;
814}
815
Lee Leahy806fa242016-08-01 13:55:02 -0700816void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800817{
Andrey Petrova697c192016-12-07 10:47:46 -0800818 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800819
820 /*
821 * Before hiding P2SB device and dropping privilege level,
822 * dump CSE status and disable HECI1 interface.
823 */
824 heci_cse_lockdown();
825
Andrey Petrova697c192016-12-07 10:47:46 -0800826 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500827 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800828
Andrey Petrova697c192016-12-07 10:47:46 -0800829 /*
830 * As per guidelines BIOS is recommended to drop CPU privilege
831 * level to IA_UNTRUSTED. After that certain device registers
832 * and MSRs become inaccessible supposedly increasing system
833 * security.
834 */
835 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700836
837 /*
838 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
839 * configures USB-C as device mode. Force USB-C into host mode.
840 */
841 if (check_xdci_enable())
842 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800843
844 /*
845 * Override GLK xhci clock gating register(XHCLKGTEN) to
846 * mitigate usb device suspend and resume failure.
847 */
848 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK)) {
849 uint32_t *cfg;
850 const struct resource *res;
851 uint32_t reg;
852 struct device *xhci_dev = PCH_DEV_XHCI;
853
854 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
855 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
856 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
857 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
858 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
859 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
860 IOSFGBLCGE;
861 write32(cfg, reg);
862 }
Andrey Petrova697c192016-12-07 10:47:46 -0800863 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800864}
865
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700866/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800867 * spi_flash init() needs to run unconditionally on every boot (including
868 * resume) to allow write protect to be disabled for eventlog and nvram
869 * updates. This needs to be done as early as possible in ramstage. Thus, add a
870 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700871 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800872static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700873{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530874 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700875}
876
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800877BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);