blob: 4eabf8a0122604d328931d56b716f74c1c72dc81 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Werner Zehde3ace02019-01-15 08:03:43 +01005 * Copyright (C) 2017 - 2019 Siemens AG
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053025#include <cpu/x86/msr.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020026#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080027#include <device/device.h>
28#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020029#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020030#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030031#include <intelblocks/cfg.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053032#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053033#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053034#include <intelblocks/p2sb.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070035#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080036#include <fsp/api.h>
37#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053038#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070039#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070040#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080041#include <romstage_handoff.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080042#include <soc/cpu.h>
43#include <soc/heci.h>
44#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070045#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070046#include <soc/itss.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070047#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080048#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070049#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053050#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080051#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070052#include <timer.h>
Felix Singere59ae102019-05-02 13:57:57 +020053#include <soc/ramstage.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080054
55#include "chip.h"
56
John Zhao7dff7262018-07-30 13:54:25 -070057#define DUAL_ROLE_CFG0 0x80d8
58#define SW_VBUS_VALID_MASK (1 << 24)
59#define SW_IDPIN_EN_MASK (1 << 21)
60#define SW_IDPIN_MASK (1 << 20)
61#define SW_IDPIN_HOST (0 << 20)
62#define DUAL_ROLE_CFG1 0x80dc
63#define DRD_MODE_MASK (1 << 29)
64#define DRD_MODE_HOST (1 << 29)
65
John Zhao57aa8b62019-01-14 09:15:50 -080066#define CFG_XHCLKGTEN 0x8650
67/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
68#define NUEFBCGPS (1 << 28)
69/* SRAM Power Gate Enable */
70#define SRAMPGTEN (1 << 27)
71/* SS Link PLL Shutdown Enable */
72#define SSLSE (1 << 26)
73/* USB2 PLL Shutdown Enable */
74#define USB2PLLSE (1 << 25)
75/* IOSF Sideband Trunk Clock Gating Enable */
76#define IOSFSTCGE (1 << 24)
77/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
78#define HSTCGE (1 << 23 | 1 << 22)
79/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
80#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
81/* XHC Ignore_EU3S */
82#define XHCIGEU3S (1 << 15)
83/* XHC Frame Timer Clock Shutdown Enable */
84#define XHCFTCLKSE (1 << 14)
85/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
86#define XHCBBTCGIPISO (1 << 13)
87/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
88#define XHCHSTCGU2NRWE (1 << 12)
89/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
90#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
91/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
92#define HSUXDMIPLLSE (1 << 9)
93/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
94#define SSPLLSUE (1 << 6)
95/* XHC Backbone Local Clock Gating Enable */
96#define XHCBLCGE (1 << 4)
97/* HS Link Trunk Clock Gating Enable */
98#define HSLTCGE (1 << 3)
99/* SS Link Trunk Clock Gating Enable */
100#define SSLTCGE (1 << 2)
101/* IOSF Backbone Trunk Clock Gating Enable */
102#define IOSFBTCGE (1 << 1)
103/* IOSF Gasket Backbone Local Clock Gating Enable */
104#define IOSFGBLCGE (1 << 0)
105
Duncan Lauriebf713b02018-05-07 15:33:18 -0700106const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -0700107{
108 if (dev->path.type == DEVICE_PATH_DOMAIN)
109 return "PCI0";
110
Duncan Lauriebf713b02018-05-07 15:33:18 -0700111 if (dev->path.type == DEVICE_PATH_USB) {
112 switch (dev->path.usb.port_type) {
113 case 0:
114 /* Root Hub */
115 return "RHUB";
116 case 2:
117 /* USB2 ports */
118 switch (dev->path.usb.port_id) {
119 case 0: return "HS01";
120 case 1: return "HS02";
121 case 2: return "HS03";
122 case 3: return "HS04";
123 case 4: return "HS05";
124 case 5: return "HS06";
125 case 6: return "HS07";
126 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800127 case 8:
Julius Wernercd49cce2019-03-05 16:53:33 -0800128 if (CONFIG(SOC_INTEL_GLK))
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800129 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700130 }
131 break;
132 case 3:
133 /* USB3 ports */
134 switch (dev->path.usb.port_id) {
135 case 0: return "SS01";
136 case 1: return "SS02";
137 case 2: return "SS03";
138 case 3: return "SS04";
139 case 4: return "SS05";
140 case 5: return "SS06";
141 }
142 break;
143 }
144 return NULL;
145 }
146
Duncan Laurie02fcc882016-06-27 10:51:17 -0700147 if (dev->path.type != DEVICE_PATH_PCI)
148 return NULL;
149
150 switch (dev->path.pci.devfn) {
151 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530152 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700153 return "MCHC";
154 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530155 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700156 return "LPCB";
157 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530158 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700159 return "XHCI";
160 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530161 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700162 return "HDAS";
163 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530164 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700165 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530166 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700167 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530168 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700169 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530170 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700171 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530172 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700173 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530174 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700175 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530176 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700177 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530178 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700179 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530180 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700181 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530182 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700183 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530184 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700185 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530186 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700187 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530188 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700189 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530190 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700191 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530192 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700193 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530194 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700195 return "I2C7";
196 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530197 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700198 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530199 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700200 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530201 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700202 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700203 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700204 case PCH_DEVFN_PCIE1:
205 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700206 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700207 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700208 }
209
210 return NULL;
211}
212
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200213static void pci_domain_set_resources(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800214{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800215 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800216}
217
218static struct device_operations pci_domain_ops = {
219 .read_resources = pci_domain_read_resources,
220 .set_resources = pci_domain_set_resources,
221 .enable_resources = NULL,
222 .init = NULL,
223 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700224 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800225};
226
227static struct device_operations cpu_bus_ops = {
228 .read_resources = DEVICE_NOOP,
229 .set_resources = DEVICE_NOOP,
230 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500231 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800232 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700233 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800234};
235
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200236static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800237{
238 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800239 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800240 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800241 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800242 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800243}
244
Kane Chend7796052016-07-11 12:17:13 +0800245/*
246 * If the PCIe root port at function 0 is disabled,
247 * the PCIe root ports might be coalesced after FSP silicon init.
248 * The below function will swap the devfn of the first enabled device
249 * in devicetree and function 0 resides a pci device
250 * so that it won't confuse coreboot.
251 */
252static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
253{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200254 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800255 unsigned int devfn;
256 int i;
257 unsigned int inc = PCI_DEVFN(0, 1);
258
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300259 func0 = pcidev_path_on_root(devfn0);
Kane Chend7796052016-07-11 12:17:13 +0800260 if (func0 == NULL)
261 return;
262
263 /* No more functions if function 0 is disabled. */
264 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
265 return;
266
267 devfn = devfn0 + inc;
268
269 /*
Elyes HAOUAS0f82c122019-12-04 19:23:50 +0100270 * Increase function by 1.
Kane Chend7796052016-07-11 12:17:13 +0800271 * Then find first enabled device to replace func0
272 * as that port was move to func0.
273 */
274 for (i = 1; i < num_funcs; i++, devfn += inc) {
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300275 struct device *dev = pcidev_path_on_root(devfn);
Kane Chend7796052016-07-11 12:17:13 +0800276 if (dev == NULL)
277 continue;
278
279 if (!dev->enabled)
280 continue;
281 /* Found the first enabled device in given dev number */
282 func0->path.pci.devfn = dev->path.pci.devfn;
283 dev->path.pci.devfn = devfn0;
284 break;
285 }
286}
287
288static void pcie_override_devicetree_after_silicon_init(void)
289{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530290 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
291 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800292}
293
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530294/* Configure package power limits */
295static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530296{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300297 struct soc_intel_apollolake_config *cfg;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530298 msr_t rapl_msr_reg, limit;
299 uint32_t power_unit;
300 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530301 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530302
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300303 cfg = config_of_soc();
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300304
Julius Wernercd49cce2019-03-05 16:53:33 -0800305 if (CONFIG(APL_SKIP_SET_POWER_LIMITS)) {
Mario Scheithauer38b61002017-07-25 10:52:41 +0200306 printk(BIOS_INFO, "Skip the RAPL settings.\n");
307 return;
308 }
309
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530310 /* Get units */
311 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
312 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
313
314 /* Get power defaults for this SKU */
315 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
316 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530317 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530318 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
319 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
320
321 if (min_power > 0 && tdp < min_power)
322 tdp = min_power;
323
324 if (max_power > 0 && tdp > max_power)
325 tdp = max_power;
326
327 /* Set PL1 override value */
328 tdp = (cfg->tdp_pl1_override_mw == 0) ?
329 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530330 /* Set PL2 override value */
331 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
332 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530333
334 /* Set long term power limit to TDP */
335 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530336 /* Set PL1 Pkg Power clamp bit */
337 limit.lo |= PKG_POWER_LIMIT_CLAMP;
338
339 limit.lo |= PKG_POWER_LIMIT_EN;
340 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
341 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
342
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530343 /* Set short term power limit PL2 */
344 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
345 limit.hi |= PKG_POWER_LIMIT_EN;
346
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530347 /* Program package power limits in RAPL MSR */
348 wrmsr(MSR_PKG_POWER_LIMIT, limit);
349 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
350 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530351 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
352 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530353
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530354 /* Setting RAPL MMIO register for Power limits.
355 * RAPL driver is using MSR instead of MMIO.
356 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530357 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
358 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530359}
360
Mario Scheithauer841416f2017-09-18 17:08:48 +0200361/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
362static void set_sci_irq(void)
363{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300364 struct soc_intel_apollolake_config *cfg;
Mario Scheithauer841416f2017-09-18 17:08:48 +0200365 uint32_t scis;
366
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300367 cfg = config_of_soc();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200368
369 /* Change only if a device tree entry exists. */
370 if (cfg->sci_irq) {
371 scis = soc_read_sci_irq_select();
372 scis &= ~SCI_IRQ_SEL;
373 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
374 soc_write_sci_irq_select(scis);
375 }
376}
377
Andrey Petrov70efecd2016-03-04 21:41:13 -0800378static void soc_init(void *data)
379{
Aaron Durbin81d1e092016-07-13 01:49:10 -0500380 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
381 * default policy that doesn't honor boards' requirements. */
382 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
383
Karthikeyan Ramasubramanian6629b4b2019-05-01 10:22:22 -0600384 /*
385 * Clear the GPI interrupt status and enable registers. These
386 * registers do not get reset to default state when booting from S5.
387 */
388 gpi_clear_int_cfg();
389
Aaron Durbin6c191d82016-11-29 21:22:42 -0600390 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700391
Aaron Durbin81d1e092016-07-13 01:49:10 -0500392 /* Restore GPIO IRQ polarities back to previous settings. */
393 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
394
Kane Chend7796052016-07-11 12:17:13 +0800395 /* override 'enabled' setting in device tree if needed */
396 pcie_override_devicetree_after_silicon_init();
397
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500398 /*
399 * Keep the P2SB device visible so it and the other devices are
400 * visible in coreboot for driver support and PCI resource allocation.
401 * There is a UPD setting for this, but it's more consistent to use
402 * hide and unhide symmetrically.
403 */
404 p2sb_unhide();
405
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700406 /* Allocate ACPI NVS in CBMEM */
John Zhao57448842019-05-20 16:10:16 -0700407 cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(struct global_nvs_t));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530408
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530409 /* Set RAPL MSR for Package power limits*/
410 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200411
412 /*
413 * FSP-S routes SCI to IRQ 9. With the help of this function you can
414 * select another IRQ for SCI.
415 */
416 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800417}
418
Andrey Petrov868679f2016-05-12 19:11:48 -0700419static void soc_final(void *data)
420{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700421 /* Make sure payload/OS can't trigger global reset */
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100422 pmc_global_reset_disable_and_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700423}
424
Lee Leahybab8be22017-03-09 09:53:58 -0800425static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
426{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700427 switch (dev->path.pci.devfn) {
Maxim Polyakov7b98e3e2020-02-16 11:51:57 +0300428 case PCH_DEVFN_NPK:
429 /*
430 * Disable this device in the parse_devicetree_setting() function
431 * in romstage.c
432 */
433 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530434 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700435 silconfig->IshEnable = 0;
436 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530437 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700438 silconfig->EnableSata = 0;
439 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530440 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800441 silconfig->PcieRootPortEn[0] = 0;
442 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700443 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530444 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800445 silconfig->PcieRootPortEn[1] = 0;
446 silconfig->PcieRpHotPlug[1] = 0;
447 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530448 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800449 silconfig->PcieRootPortEn[2] = 0;
450 silconfig->PcieRpHotPlug[2] = 0;
451 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530452 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800453 silconfig->PcieRootPortEn[3] = 0;
454 silconfig->PcieRpHotPlug[3] = 0;
455 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530456 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800457 silconfig->PcieRootPortEn[4] = 0;
458 silconfig->PcieRpHotPlug[4] = 0;
459 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530460 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700461 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800462 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700463 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530464 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700465 silconfig->Usb30Mode = 0;
466 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530467 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700468 silconfig->UsbOtg = 0;
469 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530470 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700471 silconfig->I2c0Enable = 0;
472 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530473 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700474 silconfig->I2c1Enable = 0;
475 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530476 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700477 silconfig->I2c2Enable = 0;
478 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530479 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700480 silconfig->I2c3Enable = 0;
481 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530482 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700483 silconfig->I2c4Enable = 0;
484 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530485 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700486 silconfig->I2c5Enable = 0;
487 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530488 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700489 silconfig->I2c6Enable = 0;
490 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530491 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700492 silconfig->I2c7Enable = 0;
493 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530494 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700495 silconfig->Hsuart0Enable = 0;
496 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530497 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700498 silconfig->Hsuart1Enable = 0;
499 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530500 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700501 silconfig->Hsuart2Enable = 0;
502 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530503 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700504 silconfig->Hsuart3Enable = 0;
505 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530506 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700507 silconfig->Spi0Enable = 0;
508 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530509 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700510 silconfig->Spi1Enable = 0;
511 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530512 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700513 silconfig->Spi2Enable = 0;
514 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530515 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700516 silconfig->SdcardEnabled = 0;
517 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530518 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700519 silconfig->eMMCEnabled = 0;
520 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530521 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700522 silconfig->SdioEnabled = 0;
523 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530524 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700525 silconfig->SmbusEnable = 0;
526 break;
Julius Wernercd49cce2019-03-05 16:53:33 -0800527#if !CONFIG(SOC_INTEL_GLK)
Werner Zehde3ace02019-01-15 08:03:43 +0100528 case SA_DEVFN_IPU:
529 silconfig->IpuEn = 0;
530 break;
531#endif
Nico Huber4074ce02019-01-31 16:45:04 +0100532 case PCH_DEVFN_HDA:
533 silconfig->HdaEnable = 0;
534 break;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700535 default:
536 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
537 PCI_SLOT(dev->path.pci.devfn),
538 PCI_FUNC(dev->path.pci.devfn));
539 break;
540 }
541}
542
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700543static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700544{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300545 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700546
547 if (!dev) {
548 printk(BIOS_ERR, "Could not find root device\n");
549 return;
550 }
551 /* Only disable bus 0 devices. */
552 for (dev = dev->bus->children; dev; dev = dev->sibling) {
553 if (!dev->enabled)
554 disable_dev(dev, silconfig);
555 }
556}
557
Hannah Williams3ff14a02017-05-05 16:30:22 -0700558static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
559 *cfg, FSP_S_CONFIG *silconfig)
560{
Maxim Polyakov67040492020-02-16 11:51:57 +0300561#if !CONFIG(SOC_INTEL_GLK) /* GLK FSP does not have these fields in FspsUpd.h yet */
Hannah Williams3ff14a02017-05-05 16:30:22 -0700562 uint8_t port;
563
564 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Maxim Polyakov67040492020-02-16 11:51:57 +0300565 if (cfg->usb_config_override) {
566 if (!cfg->usb2_port[port].enable)
567 continue;
568
569 silconfig->PortUsb20Enable[port] = 1;
570 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
571 }
572
Hannah Williams3ff14a02017-05-05 16:30:22 -0700573 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
574 silconfig->PortUsb20PerPortTxPeHalf[port] =
575 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
576
577 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
578 silconfig->PortUsb20PerPortPeTxiSet[port] =
579 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
580
581 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
582 silconfig->PortUsb20PerPortTxiSet[port] =
583 cfg->usb2eye[port].Usb20PerPortTxiSet;
584
585 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
586 silconfig->PortUsb20HsSkewSel[port] =
587 cfg->usb2eye[port].Usb20HsSkewSel;
588
589 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
590 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
591 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
592
593 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
594 silconfig->PortUsb20PerPortRXISet[port] =
595 cfg->usb2eye[port].Usb20PerPortRXISet;
596
597 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
598 silconfig->PortUsb20HsNpreDrvSel[port] =
599 cfg->usb2eye[port].Usb20HsNpreDrvSel;
600 }
Maxim Polyakov67040492020-02-16 11:51:57 +0300601
602 if (cfg->usb_config_override) {
603 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
604 if (!cfg->usb3_port[port].enable)
605 continue;
606
607 silconfig->PortUsb30Enable[port] = 1;
608 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
609 }
610 }
Hannah Williams3ff14a02017-05-05 16:30:22 -0700611#endif
612}
613
614static void glk_fsp_silicon_init_params_cb(
615 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
616{
Julius Wernercd49cce2019-03-05 16:53:33 -0800617#if CONFIG(SOC_INTEL_GLK)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900618 uint8_t port;
619
620 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
621 if (!cfg->usb2eye[port].Usb20OverrideEn)
622 continue;
623
624 silconfig->Usb2AfePehalfbit[port] =
625 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
626 silconfig->Usb2AfePetxiset[port] =
627 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
628 silconfig->Usb2AfeTxiset[port] =
629 cfg->usb2eye[port].Usb20PerPortTxiSet;
630 silconfig->Usb2AfePredeemp[port] =
631 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
632 }
633
Hannah Williams3ff14a02017-05-05 16:30:22 -0700634 silconfig->Gmm = 0;
Shamile Khanc4276a32018-03-14 18:09:19 -0700635
636 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
637 * settings using the device tree settings. This is because PCIe
638 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
639 * requires de-emphasis disabled. If we make this change common to both
640 * Apollolake and Geminilake, then we need to add mainboard device tree
641 * de-emphasis settings of 1 to Apollolake systems.
642 */
643 memcpy(silconfig->PcieRpSelectableDeemphasis,
644 cfg->pcie_rp_deemphasis_enable,
645 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700646 /*
647 * FSP does not know what the clock requirements are for the
648 * device on SPI bus, hence it should not modify what coreboot
649 * has set up. Hence skipping in FSP.
650 */
651 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700652
653 /*
654 * FSP provides UPD interface to execute IPC command. In order to
655 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
656 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800657 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700658 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800659
660 /*
661 * Options to disable XHCI Link Compliance Mode.
662 */
663 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800664
665 /*
666 * Options to change USB3 ModPhy setting for Integrated Filter value.
667 */
668 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
669
670 /*
671 * Options to bump USB3 LDO voltage with 40mv.
672 */
673 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
674
675 /*
676 * Options to adjust PMIC Vdd2 voltage.
677 */
678 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700679#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700680}
681
Aaron Durbin64031672018-04-21 14:45:32 -0600682void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800683{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200684 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800685}
686
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700687void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800688{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800689 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300690 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300691 struct device *dev;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800692
693 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200694 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800695
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300696 dev = pcidev_path_on_root(SA_DEVFN_ROOT);
697 cfg = config_of(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800698
Kane Chen5bddcc42017-08-22 11:37:18 +0800699 mainboard_devtree_update(dev);
700
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700701 /* Parse device tree and disable unused device*/
702 parse_devicetree(silconfig);
703
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700704 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
705 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700706
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700707 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
708 sizeof(silconfig->PcieRpHotPlug));
709
Nico Huber88855292018-11-27 15:13:22 +0100710 switch (cfg->serirq_mode) {
711 case SERIRQ_QUIET:
712 silconfig->SirqEnable = 1;
713 silconfig->SirqMode = 0;
714 break;
715 case SERIRQ_CONTINUOUS:
716 silconfig->SirqEnable = 1;
717 silconfig->SirqMode = 1;
718 break;
719 case SERIRQ_OFF:
720 default:
721 silconfig->SirqEnable = 0;
722 break;
723 }
724
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700725 if (cfg->emmc_tx_cmd_cntl != 0)
726 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
727 if (cfg->emmc_tx_data_cntl1 != 0)
728 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
729 if (cfg->emmc_tx_data_cntl2 != 0)
730 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
731 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
732 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
733 if (cfg->emmc_rx_strobe_cntl != 0)
734 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
735 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
736 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200737 if (cfg->emmc_host_max_speed != 0)
738 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700739
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700740 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
741
Lee Leahy07441b52017-03-09 10:59:25 -0800742 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700743 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800744 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800745 if (!CONFIG(SOC_INTEL_GLK))
Cole Nelsonf357c252017-05-16 11:38:59 -0700746 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700747
Subrata Banikcf32fd12018-12-19 18:02:17 +0530748 silconfig->SkipMpInit = !CONFIG_USE_INTEL_FSP_MP_INIT;
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700749
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700750 /* Disable setting of EISS bit in FSP. */
751 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700752
753 /* Disable FSP from locking access to the RTC NVRAM */
754 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700755
756 /* Enable Audio clk gate and power gate */
757 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
758 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100759 /* BIOS config lockdown Audio clk and power gate */
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700760 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Julius Wernercd49cce2019-03-05 16:53:33 -0800761 if (CONFIG(SOC_INTEL_GLK))
Hannah Williams3ff14a02017-05-05 16:30:22 -0700762 glk_fsp_silicon_init_params_cb(cfg, silconfig);
763 else
764 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700765
766 /* Enable xDCI controller if enabled in devicetree and allowed */
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300767 dev = pcidev_path_on_root(PCH_DEVFN_XDCI);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700768 if (!xdci_can_enable())
769 dev->enabled = 0;
770 silconfig->UsbOtg = dev->enabled;
Werner Zeh279afdc2019-02-01 12:32:51 +0100771
772 /* Set VTD feature according to devicetree */
773 silconfig->VtdEnable = cfg->enable_vtd;
Felix Singere59ae102019-05-02 13:57:57 +0200774
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200775 dev = pcidev_path_on_root(SA_DEVFN_IGD);
776 if (CONFIG(RUN_FSP_GOP) && dev && dev->enabled)
777 silconfig->PeiGraphicsPeimInit = 1;
778 else
779 silconfig->PeiGraphicsPeimInit = 0;
780
Felix Singere59ae102019-05-02 13:57:57 +0200781 mainboard_silicon_init_params(silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800782}
783
784struct chip_operations soc_intel_apollolake_ops = {
785 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800786 .enable_dev = &enable_dev,
787 .init = &soc_init,
788 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800789};
790
Andrey Petrova697c192016-12-07 10:47:46 -0800791static void drop_privilege_all(void)
792{
793 /* Drop privilege level on all the CPUs */
Patrick Rudolph5ec97ce2019-07-26 14:47:32 +0200794 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, NULL) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800795 printk(BIOS_ERR, "failed to enable untrusted mode\n");
796}
797
John Zhao7dff7262018-07-30 13:54:25 -0700798static void configure_xhci_host_mode_port0(void)
799{
800 uint32_t *cfg0;
801 uint32_t *cfg1;
802 const struct resource *res;
803 uint32_t reg;
804 struct stopwatch sw;
805 struct device *xhci_dev = PCH_DEV_XHCI;
806
807 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
808 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
809 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
810 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
811 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700812 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700813 return;
814
815 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
816 write32(cfg0, reg);
817
818 stopwatch_init_msecs_expire(&sw, 10);
819 /* Wait for the host mode status bit. */
820 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
821 if (stopwatch_expired(&sw)) {
822 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
823 return;
824 }
825 }
826
827 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
828 stopwatch_duration_msecs(&sw));
829}
830
831static int check_xdci_enable(void)
832{
833 struct device *dev = PCH_DEV_XDCI;
834
835 return !!dev->enabled;
836}
837
Lee Leahy806fa242016-08-01 13:55:02 -0700838void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800839{
Andrey Petrova697c192016-12-07 10:47:46 -0800840 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800841
842 /*
843 * Before hiding P2SB device and dropping privilege level,
844 * dump CSE status and disable HECI1 interface.
845 */
846 heci_cse_lockdown();
847
Andrey Petrova697c192016-12-07 10:47:46 -0800848 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500849 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800850
Andrey Petrova697c192016-12-07 10:47:46 -0800851 /*
852 * As per guidelines BIOS is recommended to drop CPU privilege
853 * level to IA_UNTRUSTED. After that certain device registers
854 * and MSRs become inaccessible supposedly increasing system
855 * security.
856 */
857 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700858
859 /*
860 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
861 * configures USB-C as device mode. Force USB-C into host mode.
862 */
863 if (check_xdci_enable())
864 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800865
866 /*
867 * Override GLK xhci clock gating register(XHCLKGTEN) to
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100868 * mitigate USB device suspend and resume failure.
John Zhao57aa8b62019-01-14 09:15:50 -0800869 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800870 if (CONFIG(SOC_INTEL_GLK)) {
John Zhao57aa8b62019-01-14 09:15:50 -0800871 uint32_t *cfg;
872 const struct resource *res;
873 uint32_t reg;
874 struct device *xhci_dev = PCH_DEV_XHCI;
875
876 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
877 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
878 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
879 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
880 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
881 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
882 IOSFGBLCGE;
883 write32(cfg, reg);
884 }
Andrey Petrova697c192016-12-07 10:47:46 -0800885 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800886}
887
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700888/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800889 * spi_flash init() needs to run unconditionally on every boot (including
890 * resume) to allow write protect to be disabled for eventlog and nvram
891 * updates. This needs to be done as early as possible in ramstage. Thus, add a
892 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700893 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800894static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700895{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530896 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700897}
898
Felix Singere59ae102019-05-02 13:57:57 +0200899__weak
900void mainboard_silicon_init_params(FSP_S_CONFIG *silconfig)
901{
902 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
903}
904
Wim Vervoornd1371502019-12-17 14:10:16 +0100905/* Handle FSP logo params */
906const struct cbmem_entry *soc_load_logo(FSPS_UPD *supd)
907{
908 return fsp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
909}
910
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800911BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);