blob: 20bbde9288a44a4e5a3e023ea13b30735c17b6aa [file] [log] [blame]
Patrick Georgiac959032020-05-05 22:49:26 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Andrey Petrov70efecd2016-03-04 21:41:13 -08002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +02004#include <bootsplash.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08005#include <bootstate.h>
6#include <console/console.h>
Andrey Petrova697c192016-12-07 10:47:46 -08007#include <cpu/x86/mp.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -08009#include <device/device.h>
10#include <device/pci.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020011#include <device/pci_ops.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020012#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +030013#include <intelblocks/cfg.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053014#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053015#include <intelblocks/msr.h>
Subrata Banikf699c142018-06-08 17:57:37 +053016#include <intelblocks/p2sb.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053017#include <intelblocks/power_limit.h>
Duncan Laurie4c8fbc02018-03-26 02:19:58 -070018#include <intelblocks/xdci.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080019#include <fsp/api.h>
20#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053021#include <intelblocks/cpulib.h>
Michael Niewöhner8913b782020-12-11 22:13:44 +010022#include <intelblocks/gpio.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070023#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070024#include <intelblocks/pmclib.h>
Arthur Heymans08769c62022-05-09 14:33:15 +020025#include <intelblocks/systemagent.h>
Sean Rhodesc397f002022-02-07 15:05:12 +000026#include <option.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080027#include <soc/cpu.h>
28#include <soc/heci.h>
29#include <soc/intel/common/vbt.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070030#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070031#include <soc/itss.h>
Subrata Banik05865b82022-01-07 13:01:18 +000032#include <soc/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080033#include <soc/pci_devs.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070034#include <soc/pm.h>
Subrata Banik7952e282017-03-14 18:26:27 +053035#include <soc/systemagent.h>
Furquan Shaikhd2c2f832018-11-07 10:24:31 -080036#include <spi-generic.h>
John Zhao7dff7262018-07-30 13:54:25 -070037#include <timer.h>
Felix Singere59ae102019-05-02 13:57:57 +020038#include <soc/ramstage.h>
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053039#include <soc/soc_chip.h>
Felix Held82faefb2021-10-20 20:50:58 +020040#include <types.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080041
42#include "chip.h"
43
John Zhao7dff7262018-07-30 13:54:25 -070044#define DUAL_ROLE_CFG0 0x80d8
45#define SW_VBUS_VALID_MASK (1 << 24)
46#define SW_IDPIN_EN_MASK (1 << 21)
47#define SW_IDPIN_MASK (1 << 20)
48#define SW_IDPIN_HOST (0 << 20)
49#define DUAL_ROLE_CFG1 0x80dc
50#define DRD_MODE_MASK (1 << 29)
51#define DRD_MODE_HOST (1 << 29)
52
John Zhao57aa8b62019-01-14 09:15:50 -080053#define CFG_XHCLKGTEN 0x8650
54/* Naking USB2.0 EPs for Backbone Clock Gating and PLL Shutdown */
55#define NUEFBCGPS (1 << 28)
56/* SRAM Power Gate Enable */
57#define SRAMPGTEN (1 << 27)
58/* SS Link PLL Shutdown Enable */
59#define SSLSE (1 << 26)
60/* USB2 PLL Shutdown Enable */
61#define USB2PLLSE (1 << 25)
62/* IOSF Sideband Trunk Clock Gating Enable */
63#define IOSFSTCGE (1 << 24)
64/* BIT[23:20] HS Backbone PXP Trunk Clock Gate Enable */
65#define HSTCGE (1 << 23 | 1 << 22)
66/* BIT[19:16] SS Backbone PXP Trunk Clock Gate Enable */
67#define SSTCGE (1 << 19 | 1 << 18 | 1 << 17)
68/* XHC Ignore_EU3S */
69#define XHCIGEU3S (1 << 15)
70/* XHC Frame Timer Clock Shutdown Enable */
71#define XHCFTCLKSE (1 << 14)
72/* XHC Backbone PXP Trunk Clock Gate In Presence of ISOCH EP */
73#define XHCBBTCGIPISO (1 << 13)
74/* XHC HS Backbone PXP Trunk Clock Gate U2 non RWE */
75#define XHCHSTCGU2NRWE (1 << 12)
76/* BIT[11:10] XHC USB2 PLL Shutdown Lx Enable */
77#define XHCUSB2PLLSDLE (1 << 11 | 1 << 10)
78/* BIT[9:8] HS Backbone PXP PLL Shutdown Ux Enable */
79#define HSUXDMIPLLSE (1 << 9)
80/* BIT[7:5] SS Backbone PXP PLL shutdown Ux Enable */
81#define SSPLLSUE (1 << 6)
82/* XHC Backbone Local Clock Gating Enable */
83#define XHCBLCGE (1 << 4)
84/* HS Link Trunk Clock Gating Enable */
85#define HSLTCGE (1 << 3)
86/* SS Link Trunk Clock Gating Enable */
87#define SSLTCGE (1 << 2)
88/* IOSF Backbone Trunk Clock Gating Enable */
89#define IOSFBTCGE (1 << 1)
90/* IOSF Gasket Backbone Local Clock Gating Enable */
91#define IOSFGBLCGE (1 << 0)
92
Marx Wangabc17d12020-04-07 16:58:38 +080093#define CFG_XHCPMCTRL 0x80a4
94/* BIT[7:4] LFPS periodic sampling for USB3 Ports */
95#define LFPS_PM_DISABLE_MASK 0xFFFFFF0F
96
Duncan Lauriebf713b02018-05-07 15:33:18 -070097const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070098{
99 if (dev->path.type == DEVICE_PATH_DOMAIN)
100 return "PCI0";
101
Duncan Lauriebf713b02018-05-07 15:33:18 -0700102 if (dev->path.type == DEVICE_PATH_USB) {
103 switch (dev->path.usb.port_type) {
104 case 0:
105 /* Root Hub */
106 return "RHUB";
107 case 2:
108 /* USB2 ports */
109 switch (dev->path.usb.port_id) {
110 case 0: return "HS01";
111 case 1: return "HS02";
112 case 2: return "HS03";
113 case 3: return "HS04";
114 case 4: return "HS05";
115 case 5: return "HS06";
116 case 6: return "HS07";
117 case 7: return "HS08";
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800118 case 8:
Angel Ponsb36100f2020-09-07 13:18:10 +0200119 if (CONFIG(SOC_INTEL_GEMINILAKE))
Furquan Shaikhad62b9a2019-01-30 22:47:17 -0800120 return "HS09";
Duncan Lauriebf713b02018-05-07 15:33:18 -0700121 }
122 break;
123 case 3:
124 /* USB3 ports */
125 switch (dev->path.usb.port_id) {
126 case 0: return "SS01";
127 case 1: return "SS02";
128 case 2: return "SS03";
129 case 3: return "SS04";
130 case 4: return "SS05";
131 case 5: return "SS06";
132 }
133 break;
134 }
135 return NULL;
136 }
137
Duncan Laurie02fcc882016-06-27 10:51:17 -0700138 if (dev->path.type != DEVICE_PATH_PCI)
139 return NULL;
140
141 switch (dev->path.pci.devfn) {
142 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530143 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700144 return "MCHC";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700145 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530146 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700147 return "XHCI";
148 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530149 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700150 return "HDAS";
151 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530152 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700153 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530154 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700155 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530156 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700157 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530158 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700159 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530160 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700161 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530162 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700163 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530164 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700165 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530166 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700167 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530168 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700169 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530170 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700171 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530172 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700173 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530174 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700175 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530176 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700177 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530178 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700179 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530180 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700181 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530182 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700183 return "I2C7";
184 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530185 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700186 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530187 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700188 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530189 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700190 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700191 /* PCIe */
Venkateswarlu Vinjamurif03c63e2018-04-12 10:13:43 -0700192 case PCH_DEVFN_PCIE1:
193 return "RP03";
Venkateswarlu Vinjamuriefeb6902018-04-09 11:14:42 -0700194 case PCH_DEVFN_PCIE5:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700195 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700196 }
197
198 return NULL;
199}
200
Andrey Petrov70efecd2016-03-04 21:41:13 -0800201static struct device_operations pci_domain_ops = {
202 .read_resources = pci_domain_read_resources,
203 .set_resources = pci_domain_set_resources,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800204 .scan_bus = pci_domain_scan_bus,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700205 .acpi_name = &soc_acpi_name,
Arthur Heymans08769c62022-05-09 14:33:15 +0200206 .acpi_fill_ssdt = ssdt_set_above_4g_pci,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800207};
208
209static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200210 .read_resources = noop_read_resources,
211 .set_resources = noop_set_resources,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500212 .init = apollolake_init_cpus,
Nico Huber68680dd2020-03-31 17:34:52 +0200213 .acpi_fill_ssdt = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800214};
215
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200216static void enable_dev(struct device *dev)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800217{
218 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800219 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800220 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800221 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800222 dev->ops = &cpu_bus_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100223 else if (dev->path.type == DEVICE_PATH_GPIO)
224 block_gpio_enable(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800225}
226
Kane Chend7796052016-07-11 12:17:13 +0800227/*
228 * If the PCIe root port at function 0 is disabled,
229 * the PCIe root ports might be coalesced after FSP silicon init.
230 * The below function will swap the devfn of the first enabled device
231 * in devicetree and function 0 resides a pci device
232 * so that it won't confuse coreboot.
233 */
234static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
235{
Elyes HAOUAS06e83152018-05-24 22:48:14 +0200236 struct device *func0;
Kane Chend7796052016-07-11 12:17:13 +0800237 unsigned int devfn;
238 int i;
239 unsigned int inc = PCI_DEVFN(0, 1);
240
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300241 func0 = pcidev_path_on_root(devfn0);
Kane Chend7796052016-07-11 12:17:13 +0800242 if (func0 == NULL)
243 return;
244
245 /* No more functions if function 0 is disabled. */
246 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
247 return;
248
249 devfn = devfn0 + inc;
250
251 /*
Elyes HAOUAS0f82c122019-12-04 19:23:50 +0100252 * Increase function by 1.
Kane Chend7796052016-07-11 12:17:13 +0800253 * Then find first enabled device to replace func0
254 * as that port was move to func0.
255 */
256 for (i = 1; i < num_funcs; i++, devfn += inc) {
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300257 struct device *dev = pcidev_path_on_root(devfn);
Kane Chend7796052016-07-11 12:17:13 +0800258 if (dev == NULL)
259 continue;
260
261 if (!dev->enabled)
262 continue;
263 /* Found the first enabled device in given dev number */
264 func0->path.pci.devfn = dev->path.pci.devfn;
265 dev->path.pci.devfn = devfn0;
266 break;
267 }
268}
269
270static void pcie_override_devicetree_after_silicon_init(void)
271{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530272 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
273 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800274}
275
Mario Scheithauer841416f2017-09-18 17:08:48 +0200276/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
277static void set_sci_irq(void)
278{
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300279 struct soc_intel_apollolake_config *cfg;
Mario Scheithauer841416f2017-09-18 17:08:48 +0200280 uint32_t scis;
281
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300282 cfg = config_of_soc();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200283
284 /* Change only if a device tree entry exists. */
285 if (cfg->sci_irq) {
286 scis = soc_read_sci_irq_select();
287 scis &= ~SCI_IRQ_SEL;
288 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
289 soc_write_sci_irq_select(scis);
290 }
291}
292
Andrey Petrov70efecd2016-03-04 21:41:13 -0800293static void soc_init(void *data)
294{
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +0530295 struct soc_power_limits_config *soc_config;
296 config_t *config;
297
Aaron Durbin81d1e092016-07-13 01:49:10 -0500298 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
299 * default policy that doesn't honor boards' requirements. */
300 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
301
Karthikeyan Ramasubramanian6629b4b2019-05-01 10:22:22 -0600302 /*
303 * Clear the GPI interrupt status and enable registers. These
304 * registers do not get reset to default state when booting from S5.
305 */
306 gpi_clear_int_cfg();
307
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200308 fsp_silicon_init();
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700309
Aaron Durbin81d1e092016-07-13 01:49:10 -0500310 /* Restore GPIO IRQ polarities back to previous settings. */
311 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
312
Kane Chend7796052016-07-11 12:17:13 +0800313 /* override 'enabled' setting in device tree if needed */
314 pcie_override_devicetree_after_silicon_init();
315
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500316 /*
317 * Keep the P2SB device visible so it and the other devices are
318 * visible in coreboot for driver support and PCI resource allocation.
319 * There is a UPD setting for this, but it's more consistent to use
320 * hide and unhide symmetrically.
321 */
322 p2sb_unhide();
323
Uwe Poeched2d90212022-05-23 12:06:28 +0200324 config = config_of_soc();
325 /* Set RAPL MSR for Package power limits */
326 soc_config = &config->power_limits_config;
327 set_power_limits(MOBILE_SKU_PL1_TIME_SEC, soc_config);
Mario Scheithauer841416f2017-09-18 17:08:48 +0200328
329 /*
330 * FSP-S routes SCI to IRQ 9. With the help of this function you can
331 * select another IRQ for SCI.
332 */
333 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800334}
335
Andrey Petrov868679f2016-05-12 19:11:48 -0700336static void soc_final(void *data)
337{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700338 /* Make sure payload/OS can't trigger global reset */
Michael Niewöhner1c6ea922019-11-02 12:20:53 +0100339 pmc_global_reset_disable_and_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700340}
341
Lee Leahybab8be22017-03-09 09:53:58 -0800342static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
343{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700344 switch (dev->path.pci.devfn) {
Maxim Polyakov7b98e3e2020-02-16 11:51:57 +0300345 case PCH_DEVFN_NPK:
346 /*
347 * Disable this device in the parse_devicetree_setting() function
348 * in romstage.c
349 */
350 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530351 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700352 silconfig->IshEnable = 0;
353 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530354 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700355 silconfig->EnableSata = 0;
356 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530357 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800358 silconfig->PcieRootPortEn[0] = 0;
359 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700360 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530361 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800362 silconfig->PcieRootPortEn[1] = 0;
363 silconfig->PcieRpHotPlug[1] = 0;
364 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530365 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800366 silconfig->PcieRootPortEn[2] = 0;
367 silconfig->PcieRpHotPlug[2] = 0;
368 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530369 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800370 silconfig->PcieRootPortEn[3] = 0;
371 silconfig->PcieRpHotPlug[3] = 0;
372 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530373 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800374 silconfig->PcieRootPortEn[4] = 0;
375 silconfig->PcieRpHotPlug[4] = 0;
376 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530377 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700378 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800379 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700380 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530381 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700382 silconfig->Usb30Mode = 0;
383 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530384 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700385 silconfig->UsbOtg = 0;
386 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530387 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700388 silconfig->I2c0Enable = 0;
389 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530390 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700391 silconfig->I2c1Enable = 0;
392 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530393 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700394 silconfig->I2c2Enable = 0;
395 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530396 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700397 silconfig->I2c3Enable = 0;
398 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530399 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700400 silconfig->I2c4Enable = 0;
401 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530402 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700403 silconfig->I2c5Enable = 0;
404 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530405 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700406 silconfig->I2c6Enable = 0;
407 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530408 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700409 silconfig->I2c7Enable = 0;
410 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530411 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700412 silconfig->Hsuart0Enable = 0;
413 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530414 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700415 silconfig->Hsuart1Enable = 0;
416 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530417 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700418 silconfig->Hsuart2Enable = 0;
419 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530420 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700421 silconfig->Hsuart3Enable = 0;
422 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530423 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700424 silconfig->Spi0Enable = 0;
425 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530426 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700427 silconfig->Spi1Enable = 0;
428 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530429 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700430 silconfig->Spi2Enable = 0;
431 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530432 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700433 silconfig->SdcardEnabled = 0;
434 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530435 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700436 silconfig->eMMCEnabled = 0;
437 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530438 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700439 silconfig->SdioEnabled = 0;
440 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530441 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700442 silconfig->SmbusEnable = 0;
443 break;
Angel Ponsb36100f2020-09-07 13:18:10 +0200444#if !CONFIG(SOC_INTEL_GEMINILAKE)
Werner Zehde3ace02019-01-15 08:03:43 +0100445 case SA_DEVFN_IPU:
446 silconfig->IpuEn = 0;
447 break;
Sean Rhodese06ded82022-02-17 14:44:32 +0000448#else
449 case PCH_DEVFN_CNVI:
450 silconfig->CnviMode = 0;
451 break;
Sean Rhodes9088b682022-06-08 21:41:53 +0100452 case PCH_DEVFN_UFS:
453 silconfig->UfsEnabled = 0;
454 break;
Werner Zehde3ace02019-01-15 08:03:43 +0100455#endif
Nico Huber4074ce02019-01-31 16:45:04 +0100456 case PCH_DEVFN_HDA:
457 silconfig->HdaEnable = 0;
458 break;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700459 default:
460 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
461 PCI_SLOT(dev->path.pci.devfn),
462 PCI_FUNC(dev->path.pci.devfn));
463 break;
464 }
465}
466
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700467static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700468{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300469 struct device *dev = pcidev_path_on_root(SA_DEVFN_ROOT);
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700470
471 if (!dev) {
472 printk(BIOS_ERR, "Could not find root device\n");
473 return;
474 }
475 /* Only disable bus 0 devices. */
476 for (dev = dev->bus->children; dev; dev = dev->sibling) {
477 if (!dev->enabled)
478 disable_dev(dev, silconfig);
479 }
480}
481
Hannah Williams3ff14a02017-05-05 16:30:22 -0700482static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
483 *cfg, FSP_S_CONFIG *silconfig)
484{
Angel Ponsb36100f2020-09-07 13:18:10 +0200485#if !CONFIG(SOC_INTEL_GEMINILAKE) /* GLK FSP does not have these fields in FspsUpd.h yet */
Hannah Williams3ff14a02017-05-05 16:30:22 -0700486 uint8_t port;
487
488 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Maxim Polyakov67040492020-02-16 11:51:57 +0300489 if (cfg->usb_config_override) {
490 if (!cfg->usb2_port[port].enable)
491 continue;
492
493 silconfig->PortUsb20Enable[port] = 1;
494 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
495 }
496
Hannah Williams3ff14a02017-05-05 16:30:22 -0700497 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
498 silconfig->PortUsb20PerPortTxPeHalf[port] =
499 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
500
501 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
502 silconfig->PortUsb20PerPortPeTxiSet[port] =
503 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
504
505 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
506 silconfig->PortUsb20PerPortTxiSet[port] =
507 cfg->usb2eye[port].Usb20PerPortTxiSet;
508
509 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
510 silconfig->PortUsb20HsSkewSel[port] =
511 cfg->usb2eye[port].Usb20HsSkewSel;
512
513 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
514 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
515 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
516
517 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
518 silconfig->PortUsb20PerPortRXISet[port] =
519 cfg->usb2eye[port].Usb20PerPortRXISet;
520
521 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
522 silconfig->PortUsb20HsNpreDrvSel[port] =
523 cfg->usb2eye[port].Usb20HsNpreDrvSel;
524 }
Maxim Polyakov67040492020-02-16 11:51:57 +0300525
526 if (cfg->usb_config_override) {
527 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
528 if (!cfg->usb3_port[port].enable)
529 continue;
530
531 silconfig->PortUsb30Enable[port] = 1;
532 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
533 }
534 }
Hannah Williams3ff14a02017-05-05 16:30:22 -0700535#endif
536}
537
538static void glk_fsp_silicon_init_params_cb(
539 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
540{
Angel Ponsb36100f2020-09-07 13:18:10 +0200541#if CONFIG(SOC_INTEL_GEMINILAKE)
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900542 uint8_t port;
543
Sean Rhodes3a260ad2022-02-16 16:50:55 +0000544 /*
545 * UsbPerPortCtl was retired in Fsp 2.0.0+, so PDO programming must be
546 * enabled to configure individual ports in what Fsp thinks is PEI.
547 */
548 silconfig->UsbPdoProgramming = cfg->usb_config_override;
549
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900550 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
Sean Rhodes3a260ad2022-02-16 16:50:55 +0000551 if (cfg->usb_config_override) {
552 silconfig->PortUsb20Enable[port] = cfg->usb2_port[port].enable;
553 silconfig->PortUs20bOverCurrentPin[port] = cfg->usb2_port[port].oc_pin;
554 }
555
Seunghwan Kimf7fd9b12019-01-24 16:17:44 +0900556 if (!cfg->usb2eye[port].Usb20OverrideEn)
557 continue;
558
559 silconfig->Usb2AfePehalfbit[port] =
560 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
561 silconfig->Usb2AfePetxiset[port] =
562 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
563 silconfig->Usb2AfeTxiset[port] =
564 cfg->usb2eye[port].Usb20PerPortTxiSet;
565 silconfig->Usb2AfePredeemp[port] =
566 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
567 }
568
Sean Rhodes3a260ad2022-02-16 16:50:55 +0000569 if (cfg->usb_config_override) {
570 for (port = 0; port < APOLLOLAKE_USB3_PORT_MAX; port++) {
571 silconfig->PortUsb30Enable[port] = cfg->usb3_port[port].enable;
572 silconfig->PortUs30bOverCurrentPin[port] = cfg->usb3_port[port].oc_pin;
573 }
574 }
575
Subrata Banik54a34172021-06-09 03:54:58 +0530576 silconfig->Gmm = is_devfn_enabled(SA_GLK_DEVFN_GMM);
Shamile Khanc4276a32018-03-14 18:09:19 -0700577
578 /* On Geminilake, we need to override the default FSP PCIe de-emphasis
579 * settings using the device tree settings. This is because PCIe
580 * de-emphasis is enabled by default and Thunderpeak PCIe WiFi detection
581 * requires de-emphasis disabled. If we make this change common to both
582 * Apollolake and Geminilake, then we need to add mainboard device tree
583 * de-emphasis settings of 1 to Apollolake systems.
584 */
585 memcpy(silconfig->PcieRpSelectableDeemphasis,
586 cfg->pcie_rp_deemphasis_enable,
587 sizeof(silconfig->PcieRpSelectableDeemphasis));
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700588 /*
589 * FSP does not know what the clock requirements are for the
590 * device on SPI bus, hence it should not modify what coreboot
591 * has set up. Hence skipping in FSP.
592 */
593 silconfig->SkipSpiPCP = 1;
John Zhaoe673e5c2018-10-30 15:12:11 -0700594
595 /*
596 * FSP provides UPD interface to execute IPC command. In order to
597 * improve boot performance, configure PmicPmcIpcCtrl for PMC to program
598 * PMIC PCH_PWROK delay.
John Zhao91600a32019-01-10 12:13:38 -0800599 */
John Zhaoe673e5c2018-10-30 15:12:11 -0700600 silconfig->PmicPmcIpcCtrl = cfg->PmicPmcIpcCtrl;
John Zhao91600a32019-01-10 12:13:38 -0800601
602 /*
603 * Options to disable XHCI Link Compliance Mode.
604 */
605 silconfig->DisableComplianceMode = cfg->DisableComplianceMode;
John Zhao9a4beb42019-01-28 16:04:35 -0800606
607 /*
608 * Options to change USB3 ModPhy setting for Integrated Filter value.
609 */
610 silconfig->ModPhyIfValue = cfg->ModPhyIfValue;
611
612 /*
613 * Options to bump USB3 LDO voltage with 40mv.
614 */
615 silconfig->ModPhyVoltageBump = cfg->ModPhyVoltageBump;
616
617 /*
618 * Options to adjust PMIC Vdd2 voltage.
619 */
620 silconfig->PmicVdd2Voltage = cfg->PmicVdd2Voltage;
Sean Rhodes5d2b1e62022-06-08 12:29:01 +0100621
622 /* FSP should let coreboot set subsystem IDs, which are read/write-once */
623 silconfig->SiSVID = 0;
624 silconfig->SiSSID = 0;
625 silconfig->HgSubSystemId = 0;
Srinidhi N Kaushik5af546c2018-05-14 23:33:55 -0700626#endif
Hannah Williams3ff14a02017-05-05 16:30:22 -0700627}
628
Aaron Durbin64031672018-04-21 14:45:32 -0600629void __weak mainboard_devtree_update(struct device *dev)
Kane Chen5bddcc42017-08-22 11:37:18 +0800630{
Elyes HAOUAS88607a42018-10-05 10:36:45 +0200631 /* Override dev tree settings per board */
Kane Chen5bddcc42017-08-22 11:37:18 +0800632}
633
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700634void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800635{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800636 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Kyösti Mälkki4af4e7f2019-07-14 05:50:20 +0300637 struct soc_intel_apollolake_config *cfg;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300638 struct device *dev;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800639
640 /* Load VBT before devicetree-specific config. */
Patrick Georgi22579592017-10-06 17:36:09 +0200641 silconfig->GraphicsConfigPtr = (uintptr_t)vbt_get();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800642
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300643 dev = pcidev_path_on_root(SA_DEVFN_ROOT);
644 cfg = config_of(dev);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800645
Kane Chen5bddcc42017-08-22 11:37:18 +0800646 mainboard_devtree_update(dev);
647
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700648 /* Parse device tree and disable unused device*/
649 parse_devicetree(silconfig);
650
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -0700651 memcpy(silconfig->PcieRpClkReqNumber, cfg->pcie_rp_clkreq_pin,
652 sizeof(silconfig->PcieRpClkReqNumber));
Andrey Petrove07e13d2016-03-18 14:43:00 -0700653
Furquan Shaikh2cfc8622018-03-14 21:43:04 -0700654 memcpy(silconfig->PcieRpHotPlug, cfg->pcie_rp_hotplug_enable,
655 sizeof(silconfig->PcieRpHotPlug));
656
Nico Huber88855292018-11-27 15:13:22 +0100657 switch (cfg->serirq_mode) {
658 case SERIRQ_QUIET:
659 silconfig->SirqEnable = 1;
660 silconfig->SirqMode = 0;
661 break;
662 case SERIRQ_CONTINUOUS:
663 silconfig->SirqEnable = 1;
664 silconfig->SirqMode = 1;
665 break;
666 case SERIRQ_OFF:
667 default:
668 silconfig->SirqEnable = 0;
669 break;
670 }
671
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700672 if (cfg->emmc_tx_cmd_cntl != 0)
673 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
674 if (cfg->emmc_tx_data_cntl1 != 0)
675 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
676 if (cfg->emmc_tx_data_cntl2 != 0)
677 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
678 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
679 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
680 if (cfg->emmc_rx_strobe_cntl != 0)
681 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
682 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
683 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
Mario Scheithauer9116eb62018-08-23 11:39:19 +0200684 if (cfg->emmc_host_max_speed != 0)
685 silconfig->eMMCHostMaxSpeed = cfg->emmc_host_max_speed;
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700686
Sean Rhodesde198bb2022-05-19 15:34:35 +0100687 memcpy(silconfig->SataPortsHotPlug, cfg->SataPortsHotPlug,
688 sizeof(silconfig->SataPortsHotPlug));
689
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700690 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
691
Lee Leahy07441b52017-03-09 10:59:25 -0800692 /* Disable monitor mwait since it is broken due to a hardware bug
Cole Nelsonf357c252017-05-16 11:38:59 -0700693 * without a fix. Specific to Apollolake.
Lee Leahy07441b52017-03-09 10:59:25 -0800694 */
Angel Ponsb36100f2020-09-07 13:18:10 +0200695 if (!CONFIG(SOC_INTEL_GEMINILAKE))
Cole Nelsonf357c252017-05-16 11:38:59 -0700696 silconfig->MonitorMwaitEnable = 0;
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700697
Martin Rothc25c1eb2020-07-24 12:26:21 -0600698 silconfig->SkipMpInit = !CONFIG(USE_INTEL_FSP_MP_INIT);
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700699
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700700 /* Disable setting of EISS bit in FSP. */
701 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700702
703 /* Disable FSP from locking access to the RTC NVRAM */
704 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700705
706 /* Enable Audio clk gate and power gate */
707 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
708 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
Elyes HAOUAS6dc9d032020-02-16 16:22:52 +0100709 /* BIOS config lockdown Audio clk and power gate */
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700710 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Angel Ponsb36100f2020-09-07 13:18:10 +0200711 if (CONFIG(SOC_INTEL_GEMINILAKE))
Hannah Williams3ff14a02017-05-05 16:30:22 -0700712 glk_fsp_silicon_init_params_cb(cfg, silconfig);
713 else
714 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Duncan Laurie4c8fbc02018-03-26 02:19:58 -0700715
Angel Ponsc7cfe0b2021-06-23 12:39:22 +0200716 silconfig->UsbOtg = xdci_can_enable(PCH_DEVFN_XDCI);
Werner Zeh279afdc2019-02-01 12:32:51 +0100717
Angel Pons320f2c12020-09-02 15:11:37 +0200718 silconfig->VmxEnable = CONFIG(ENABLE_VMX);
719
Werner Zeh279afdc2019-02-01 12:32:51 +0100720 /* Set VTD feature according to devicetree */
Sean Rhodesc397f002022-02-07 15:05:12 +0000721 silconfig->VtdEnable = get_uint_option("vtd", cfg->enable_vtd);
Felix Singere59ae102019-05-02 13:57:57 +0200722
Subrata Banik54a34172021-06-09 03:54:58 +0530723 silconfig->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(SA_DEVFN_IGD);
Michael Niewöhner9b8d28f2019-10-26 10:44:33 +0200724
Benjamin Doronbbb81232020-06-28 02:43:53 +0000725 silconfig->PavpEnable = CONFIG(PAVP);
726
Mario Scheithauerb11f3812022-01-26 11:49:10 +0100727 /* SATA config */
728 if (is_devfn_enabled(PCH_DEVFN_SATA))
729 silconfig->SataSalpSupport = !(cfg->DisableSataSalpSupport);
730
Sean Rhodes26831082022-05-19 15:06:15 +0100731 /* 8254 Timer */
732 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
733 silconfig->Timer8254ClkSetting = use_8254;
734
Sean Rhodes5d2b1e62022-06-08 12:29:01 +0100735 /* FSP should let coreboot set subsystem IDs, which are read/write-once */
736 silconfig->SubSystemVendorId = 0;
737 silconfig->SubSystemId = 0;
738
Felix Singere59ae102019-05-02 13:57:57 +0200739 mainboard_silicon_init_params(silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800740}
741
742struct chip_operations soc_intel_apollolake_ops = {
743 CHIP_NAME("Intel Apollolake SOC")
John Zhao57aa8b62019-01-14 09:15:50 -0800744 .enable_dev = &enable_dev,
745 .init = &soc_init,
746 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800747};
748
Subrata Banik05865b82022-01-07 13:01:18 +0000749static void soc_enable_untrusted_mode(void *unused)
750{
751 /*
752 * Set Bit 6 (ENABLE_IA_UNTRUSTED_MODE) of MSR 0x120
753 * UCODE_PCR_POWER_MISC MSR to enter IA Untrusted Mode.
754 */
755 msr_set(MSR_POWER_MISC, ENABLE_IA_UNTRUSTED);
756}
757
Andrey Petrova697c192016-12-07 10:47:46 -0800758static void drop_privilege_all(void)
759{
760 /* Drop privilege level on all the CPUs */
Subrata Banik05865b82022-01-07 13:01:18 +0000761 if (mp_run_on_all_cpus(&soc_enable_untrusted_mode, NULL) != CB_SUCCESS)
Andrey Petrova697c192016-12-07 10:47:46 -0800762 printk(BIOS_ERR, "failed to enable untrusted mode\n");
763}
764
John Zhao7dff7262018-07-30 13:54:25 -0700765static void configure_xhci_host_mode_port0(void)
766{
767 uint32_t *cfg0;
768 uint32_t *cfg1;
769 const struct resource *res;
770 uint32_t reg;
771 struct stopwatch sw;
772 struct device *xhci_dev = PCH_DEV_XHCI;
773
774 printk(BIOS_INFO, "Putting xHCI port 0 into host mode.\n");
775 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
776 cfg0 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG0);
777 cfg1 = (void *)(uintptr_t)(res->base + DUAL_ROLE_CFG1);
778 reg = read32(cfg0);
John Zhaodb2f91b2018-08-21 15:02:54 -0700779 if (!(reg & SW_IDPIN_EN_MASK))
John Zhao7dff7262018-07-30 13:54:25 -0700780 return;
781
782 reg &= ~(SW_IDPIN_MASK | SW_VBUS_VALID_MASK);
783 write32(cfg0, reg);
784
785 stopwatch_init_msecs_expire(&sw, 10);
786 /* Wait for the host mode status bit. */
787 while ((read32(cfg1) & DRD_MODE_MASK) != DRD_MODE_HOST) {
788 if (stopwatch_expired(&sw)) {
789 printk(BIOS_ERR, "Timed out waiting for host mode.\n");
790 return;
791 }
792 }
793
794 printk(BIOS_INFO, "xHCI port 0 host switch over took %lu ms\n",
795 stopwatch_duration_msecs(&sw));
796}
797
798static int check_xdci_enable(void)
799{
Werner Zeh69dcc1e2021-10-21 15:54:23 +0200800 return is_dev_enabled(pcidev_path_on_root(PCH_DEVFN_XDCI));
John Zhao7dff7262018-07-30 13:54:25 -0700801}
802
Marx Wangabc17d12020-04-07 16:58:38 +0800803static void disable_xhci_lfps_pm(void)
804{
805 struct soc_intel_apollolake_config *cfg;
806
807 cfg = config_of_soc();
808
809 if (cfg->disable_xhci_lfps_pm) {
810 void *addr;
811 const struct resource *res;
812 uint32_t reg;
813 struct device *xhci_dev = PCH_DEV_XHCI;
814
815 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
816 addr = (void *)(uintptr_t)(res->base + CFG_XHCPMCTRL);
817 reg = read32(addr);
818 printk(BIOS_DEBUG, "XHCI PM: control reg=0x%x.\n", reg);
819 if (reg) {
820 reg &= LFPS_PM_DISABLE_MASK;
821 write32(addr, reg);
822 printk(BIOS_INFO, "XHCI PM: Disable xHCI LFPS as configured in devicetree.\n");
823 }
824 }
825}
826
Lee Leahy806fa242016-08-01 13:55:02 -0700827void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800828{
Andrey Petrova697c192016-12-07 10:47:46 -0800829 if (phase == END_OF_FIRMWARE) {
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800830
831 /*
832 * Before hiding P2SB device and dropping privilege level,
833 * dump CSE status and disable HECI1 interface.
834 */
835 heci_cse_lockdown();
836
Andrey Petrova697c192016-12-07 10:47:46 -0800837 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500838 p2sb_hide();
Furquan Shaikhd2c2f832018-11-07 10:24:31 -0800839
Andrey Petrova697c192016-12-07 10:47:46 -0800840 /*
841 * As per guidelines BIOS is recommended to drop CPU privilege
842 * level to IA_UNTRUSTED. After that certain device registers
843 * and MSRs become inaccessible supposedly increasing system
844 * security.
845 */
846 drop_privilege_all();
John Zhao7dff7262018-07-30 13:54:25 -0700847
848 /*
849 * When USB OTG is set, GLK FSP enables xHCI SW ID pin and
850 * configures USB-C as device mode. Force USB-C into host mode.
851 */
852 if (check_xdci_enable())
853 configure_xhci_host_mode_port0();
John Zhao57aa8b62019-01-14 09:15:50 -0800854
855 /*
856 * Override GLK xhci clock gating register(XHCLKGTEN) to
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100857 * mitigate USB device suspend and resume failure.
John Zhao57aa8b62019-01-14 09:15:50 -0800858 */
Angel Ponsb36100f2020-09-07 13:18:10 +0200859 if (CONFIG(SOC_INTEL_GEMINILAKE)) {
John Zhao57aa8b62019-01-14 09:15:50 -0800860 uint32_t *cfg;
861 const struct resource *res;
862 uint32_t reg;
863 struct device *xhci_dev = PCH_DEV_XHCI;
864
865 res = find_resource(xhci_dev, PCI_BASE_ADDRESS_0);
866 cfg = (void *)(uintptr_t)(res->base + CFG_XHCLKGTEN);
867 reg = SRAMPGTEN | SSLSE | USB2PLLSE | IOSFSTCGE |
868 HSTCGE | HSUXDMIPLLSE | SSTCGE | XHCFTCLKSE |
869 XHCBBTCGIPISO | XHCUSB2PLLSDLE | SSPLLSUE |
870 XHCBLCGE | HSLTCGE | SSLTCGE | IOSFBTCGE |
871 IOSFGBLCGE;
872 write32(cfg, reg);
873 }
Marx Wangabc17d12020-04-07 16:58:38 +0800874
875 /* Disable XHCI LFPS power management if the option in dev tree is set. */
876 disable_xhci_lfps_pm();
Andrey Petrova697c192016-12-07 10:47:46 -0800877 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800878}
879
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700880/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800881 * spi_flash init() needs to run unconditionally on every boot (including
882 * resume) to allow write protect to be disabled for eventlog and nvram
883 * updates. This needs to be done as early as possible in ramstage. Thus, add a
884 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700885 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800886static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700887{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530888 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700889}
890
Felix Singere59ae102019-05-02 13:57:57 +0200891__weak
892void mainboard_silicon_init_params(FSP_S_CONFIG *silconfig)
893{
894 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
895}
896
Wim Vervoornd1371502019-12-17 14:10:16 +0100897/* Handle FSP logo params */
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200898void soc_load_logo(FSPS_UPD *supd)
Wim Vervoornd1371502019-12-17 14:10:16 +0100899{
Kyösti Mälkki4949a3d2021-01-09 20:38:43 +0200900 bmp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
Wim Vervoornd1371502019-12-17 14:10:16 +0100901}
902
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800903BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);