blob: 81e6395846d29c853f10489e9d4b095446bf5e7d [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Damien Zammit4b513a62015-08-20 00:37:05 +10002/*
Damien Zammit4b513a62015-08-20 00:37:05 +10003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
Arthur Heymans1994e4482017-11-04 07:52:23 +010015#include <assert.h>
Damien Zammit4b513a62015-08-20 00:37:05 +100016#include <stdint.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020017#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020018#include <device/pci_ops.h>
Damien Zammit4b513a62015-08-20 00:37:05 +100019#include <console/console.h>
20#include <commonlib/helpers.h>
21#include <delay.h>
Julius Wernercd49cce2019-03-05 16:53:33 -080022#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
Arthur Heymans97e13d82016-11-30 18:40:38 +010023#include <southbridge/intel/i82801gx/i82801gx.h>
Arthur Heymans349e0852017-04-09 20:48:37 +020024#else
25#include <southbridge/intel/i82801jx/i82801jx.h>
Arthur Heymans97e13d82016-11-30 18:40:38 +010026#endif
Arthur Heymans0bf87de2017-11-04 06:15:05 +010027#include <string.h>
Martin Rothcbe38922016-01-05 19:40:41 -070028#include "iomap.h"
29#include "x4x.h"
Damien Zammit4b513a62015-08-20 00:37:05 +100030
Damien Zammit9fb08f52016-01-22 18:56:23 +110031#define ME_UMA_SIZEMB 0
32
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020033u32 fsb_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100034{
35 return (speed * 267) + 800;
36}
37
Elyes HAOUASe951e8e2019-06-15 11:03:00 +020038u32 ddr_to_mhz(u32 speed)
Damien Zammit4b513a62015-08-20 00:37:05 +100039{
40 static const u16 mhz[] = { 0, 0, 667, 800, 1067, 1333 };
41
Jacob Garber5033d6c2019-06-11 15:23:23 -060042 if (speed <= 1 || speed >= ARRAY_SIZE(mhz))
43 die("RAM init: invalid memory speed %u\n", speed);
Damien Zammit4b513a62015-08-20 00:37:05 +100044
45 return mhz[speed];
46}
47
Arthur Heymansa2cc2312017-05-15 10:13:36 +020048
49static void program_crossclock(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +100050{
51 u8 i, j;
Arthur Heymans840c27e2017-05-15 10:21:37 +020052 u32 reg32;
Felix Held432575c2018-07-29 18:09:30 +020053 MCHBAR16_OR(0xc1c, (1 << 15));
Damien Zammit4b513a62015-08-20 00:37:05 +100054
Damien Zammit4b513a62015-08-20 00:37:05 +100055 static const u32 clkxtab[6][3][13] = {
Arthur Heymans8a3514d2016-10-27 23:56:08 +020056 /* MEMCLK 400 N/A */
57 {{}, {}, {} },
58 /* MEMCLK 533 N/A */
59 {{}, {}, {} },
60 /* MEMCLK 667
61 * FSB 800 */
Arthur Heymans840c27e2017-05-15 10:21:37 +020062 {{0x1f1f1f1f, 0x0d07070b, 0x00000000, 0x10000000,
Arthur Heymans8a3514d2016-10-27 23:56:08 +020063 0x20010208, 0x04080000, 0x10010002, 0x00000000,
64 0x00000000, 0x02000000, 0x04000100, 0x08000000,
65 0x10200204},
66 /* FSB 1067 */
67 {0x6d5b1f1f, 0x0f0f0f0f, 0x00000000, 0x20000000,
68 0x80020410, 0x02040008, 0x10000100, 0x00000000,
69 0x00000000, 0x04000000, 0x08000102, 0x20000000,
70 0x40010208},
71 /* FSB 1333 */
72 {0x05050303, 0xffffffff, 0xffff0000, 0x00000000,
73 0x08020000, 0x00000000, 0x00020001, 0x00000000,
74 0x00000000, 0x00000000, 0x08010204, 0x00000000,
75 0x04010000} },
76 /* MEMCLK 800
77 * FSB 800 */
78 {{0xffffffff, 0x05030305, 0x0000ffff, 0x0000000,
79 0x08010204, 0x00000000, 0x08010204, 0x0000000,
80 0x00000000, 0x00000000, 0x00020001, 0x0000000,
81 0x04080102},
82 /* FSB 1067 */
83 {0x07070707, 0x06030303, 0x00000000, 0x00000000,
84 0x08010200, 0x00000000, 0x04000102, 0x00000000,
Arthur Heymans840c27e2017-05-15 10:21:37 +020085 0x00000000, 0x00000000, 0x00020100, 0x00000000,
86 0x04080100},
Arthur Heymans8a3514d2016-10-27 23:56:08 +020087 /* FSB 1333 */
88 {0x0d0b0707, 0x3e1f1f2f, 0x01010000, 0x00000000,
89 0x10020400, 0x02000000, 0x00040100, 0x00000000,
90 0x00000000, 0x04080000, 0x00100102, 0x00000000,
91 0x08100200} },
92 /* MEMCLK 1067 */
93 {{},
94 /* FSB 1067 */
95 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
96 0x04080102, 0x00000000, 0x08010204, 0x00000000,
97 0x00000000, 0x00000000, 0x00020001, 0x00000000,
98 0x02040801},
99 /* FSB 1333 */
100 {0x0f0f0f0f, 0x5b1f1f6d, 0x00000000, 0x00000000,
101 0x08010204, 0x04000000, 0x00080102, 0x00000000,
102 0x00000000, 0x02000408, 0x00100001, 0x00000000,
103 0x04080102} },
104 /* MEMCLK 1333 */
105 {{}, {},
106 /* FSB 1333 */
107 {0xffffffff, 0x05030305, 0x0000ffff, 0x00000000,
108 0x04080102, 0x00000000, 0x04080102, 0x00000000,
109 0x00000000, 0x00000000, 0x00000000, 0x00000000,
110 0x02040801} }
Damien Zammit4b513a62015-08-20 00:37:05 +1000111 };
112
113 i = (u8)s->selected_timings.mem_clk;
114 j = (u8)s->selected_timings.fsb_clk;
115
116 MCHBAR32(0xc04) = clkxtab[i][j][0];
Arthur Heymans840c27e2017-05-15 10:21:37 +0200117 reg32 = clkxtab[i][j][1];
118 if (s->spd_type == DDR3 && s->max_fsb == FSB_CLOCK_1333MHz
119 && s->selected_timings.mem_clk == MEM_CLOCK_800MHz) {
120 reg32 &= ~(0xff << 24);
121 reg32 |= 0x3d << 24;
122 }
123 MCHBAR32(0xc50) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +1000124 MCHBAR32(0xc54) = clkxtab[i][j][2];
Felix Held432575c2018-07-29 18:09:30 +0200125 MCHBAR8_OR(0xc08, (1 << 7));
Damien Zammit4b513a62015-08-20 00:37:05 +1000126 MCHBAR32(0x6d8) = clkxtab[i][j][3];
127 MCHBAR32(0x6e0) = clkxtab[i][j][3];
128 MCHBAR32(0x6dc) = clkxtab[i][j][4];
129 MCHBAR32(0x6e4) = clkxtab[i][j][4];
130 MCHBAR32(0x6e8) = clkxtab[i][j][5];
131 MCHBAR32(0x6f0) = clkxtab[i][j][5];
132 MCHBAR32(0x6ec) = clkxtab[i][j][6];
133 MCHBAR32(0x6f4) = clkxtab[i][j][6];
134 MCHBAR32(0x6f8) = clkxtab[i][j][7];
135 MCHBAR32(0x6fc) = clkxtab[i][j][8];
136 MCHBAR32(0x708) = clkxtab[i][j][11];
137 MCHBAR32(0x70c) = clkxtab[i][j][12];
138}
139
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200140static void setioclk_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000141{
142 MCHBAR32(0x1bc) = 0x08060402;
Felix Held432575c2018-07-29 18:09:30 +0200143 MCHBAR16_OR(0x1c0, 0x200);
144 MCHBAR16_OR(0x1c0, 0x100);
145 MCHBAR16_OR(0x1c0, 0x20);
146 MCHBAR16_AND(0x1c0, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000147 switch (s->selected_timings.mem_clk) {
148 default:
149 case MEM_CLOCK_800MHz:
150 case MEM_CLOCK_1066MHz:
Felix Held432575c2018-07-29 18:09:30 +0200151 MCHBAR8_AND_OR(0x5d9, ~0x2, 0x2);
152 MCHBAR8_AND_OR(0x9d9, ~0x2, 0x2);
153 MCHBAR8_AND_OR(0x189, ~0xf0, 0xc0);
154 MCHBAR8_AND_OR(0x189, ~0xf0, 0xe0);
155 MCHBAR8_AND_OR(0x189, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +1000156 break;
157 case MEM_CLOCK_667MHz:
158 case MEM_CLOCK_1333MHz:
Felix Held432575c2018-07-29 18:09:30 +0200159 MCHBAR8_AND(0x5d9, ~0x2);
160 MCHBAR8_AND(0x9d9, ~0x2);
161 MCHBAR8_AND_OR(0x189, ~0xf0, 0x40);
Damien Zammit4b513a62015-08-20 00:37:05 +1000162 break;
163 }
Felix Held432575c2018-07-29 18:09:30 +0200164 MCHBAR32_OR(0x594, 1 << 31);
165 MCHBAR32_OR(0x994, 1 << 31);
Damien Zammit4b513a62015-08-20 00:37:05 +1000166}
167
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200168static void launch_dram(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000169{
170 u8 i;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200171 u32 launch1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000172 u32 launch2 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000173
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200174 static const u32 ddr3_launch1_tab[2][3] = {
175 /* 1N */
176 {0x58000007, /* DDR3 800 */
177 0x58000007, /* DDR3 1067 */
178 0x58100107}, /* DDR3 1333 */
179 /* 2N */
180 {0x58001117, /* DDR3 800 */
181 0x58001117, /* DDR3 1067 */
182 0x58001117} /* DDR3 1333 */
183 };
184
185 static const u32 ddr3_launch2_tab[2][3][6] = {
186 { /* 1N */
187 /* DDR3 800 */
188 {0x08030000, /* CL = 5 */
189 0x0C040100}, /* CL = 6 */
190 /* DDR3 1066 */
191 {0x00000000, /* CL = 5 */
192 0x00000000, /* CL = 6 */
193 0x10050100, /* CL = 7 */
194 0x14260200}, /* CL = 8 */
195 /* DDR3 1333 */
196 {0x00000000, /* CL = 5 */
197 0x00000000, /* CL = 6 */
198 0x00000000, /* CL = 7 */
199 0x14060000, /* CL = 8 */
200 0x18070100, /* CL = 9 */
201 0x1C280200}, /* CL = 10 */
202
203 },
204 { /* 2N */
205 /* DDR3 800 */
206 {0x00040101, /* CL = 5 */
207 0x00250201}, /* CL = 6 */
208 /* DDR3 1066 */
209 {0x00000000, /* CL = 5 */
210 0x00050101, /* CL = 6 */
211 0x04260201, /* CL = 7 */
212 0x08470301}, /* CL = 8 */
213 /* DDR3 1333 */
214 {0x00000000, /* CL = 5 */
215 0x00000000, /* CL = 6 */
216 0x00000000, /* CL = 7 */
217 0x08070100, /* CL = 8 */
218 0x0C280200, /* CL = 9 */
219 0x10490300} /* CL = 10 */
220 }
221 };
222
223 if (s->spd_type == DDR2) {
224 launch1 = 0x58001117;
225 if (s->selected_timings.CAS == 5)
226 launch2 = 0x00220201;
227 else if (s->selected_timings.CAS == 6)
228 launch2 = 0x00230302;
229 else
230 die("Unsupported CAS\n");
231 } else { /* DDR3 */
232 /* Default 2N mode */
233 s->nmode = 2;
234
235 if (s->selected_timings.mem_clk <= MEM_CLOCK_1066MHz)
236 s->nmode = 1;
237 /* 2N on DDR3 1066 with with 2 dimms per channel */
238 if ((s->selected_timings.mem_clk == MEM_CLOCK_1066MHz) &&
239 (BOTH_DIMMS_ARE_POPULATED(s->dimms, 0) ||
240 BOTH_DIMMS_ARE_POPULATED(s->dimms, 1)))
241 s->nmode = 2;
242 launch1 = ddr3_launch1_tab[s->nmode - 1]
243 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz];
244 launch2 = ddr3_launch2_tab[s->nmode - 1]
245 [s->selected_timings.mem_clk - MEM_CLOCK_800MHz]
246 [s->selected_timings.CAS - 5];
247 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000248
249 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
250 MCHBAR32(0x400*i + 0x220) = launch1;
251 MCHBAR32(0x400*i + 0x224) = launch2;
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200252 MCHBAR32(0x400*i + 0x21c) = 0;
Felix Held432575c2018-07-29 18:09:30 +0200253 MCHBAR32_OR(0x400*i + 0x248, 1 << 23);
Damien Zammit4b513a62015-08-20 00:37:05 +1000254 }
255
Felix Held432575c2018-07-29 18:09:30 +0200256 MCHBAR32_AND_OR(0x2c0, ~0x58000000, 0x48000000);
257 MCHBAR32_OR(0x2c0, 0x1e0);
258 MCHBAR32_AND_OR(0x2c4, ~0xf, 0xc);
Arthur Heymans7a3a3192017-05-15 10:26:29 +0200259 if (s->spd_type == DDR3)
Felix Held432575c2018-07-29 18:09:30 +0200260 MCHBAR32_OR(0x2c4, 0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000261}
262
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200263static void clkset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000264{
Felix Held3a2f9002018-07-29 18:51:22 +0200265 MCHBAR16_AND_OR(0x400*ch + 0x5a0, ~0xc440,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200266 (setting->clk_delay << 14) |
267 (setting->db_sel << 6) |
Felix Held3a2f9002018-07-29 18:51:22 +0200268 (setting->db_en << 10));
269 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0x70, setting->pi << 4);
270 MCHBAR8_AND_OR(0x400*ch + 0x581, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000271}
272
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200273static void clkset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000274{
Felix Held3a2f9002018-07-29 18:51:22 +0200275 MCHBAR32_AND_OR(0x400*ch + 0x5a0, ~0x30880,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200276 (setting->clk_delay << 16) |
277 (setting->db_sel << 7) |
Felix Held3a2f9002018-07-29 18:51:22 +0200278 (setting->db_en << 11));
279 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0x70, setting->pi << 4);
280 MCHBAR8_AND_OR(0x400*ch + 0x582, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000281}
282
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200283static void ctrlset0(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000284{
Felix Held3a2f9002018-07-29 18:51:22 +0200285 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x3300000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200286 (setting->clk_delay << 24) |
287 (setting->db_sel << 20) |
Felix Held3a2f9002018-07-29 18:51:22 +0200288 (setting->db_en << 21));
289 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0x70, setting->pi << 4);
290 MCHBAR8_AND_OR(0x400*ch + 0x584, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000291}
292
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200293static void ctrlset1(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000294{
Felix Held3a2f9002018-07-29 18:51:22 +0200295 MCHBAR32_AND_OR(0x400*ch + 0x59c, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200296 (setting->clk_delay << 27) |
297 (setting->db_sel << 22) |
Felix Held3a2f9002018-07-29 18:51:22 +0200298 (setting->db_en << 23));
299 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0x70, setting->pi << 4);
300 MCHBAR8_AND_OR(0x400*ch + 0x585, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000301}
302
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200303static void ctrlset2(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000304{
Felix Held3a2f9002018-07-29 18:51:22 +0200305 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200306 (setting->clk_delay << 14) |
307 (setting->db_sel << 12) |
Felix Held3a2f9002018-07-29 18:51:22 +0200308 (setting->db_en << 13));
309 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0x70, setting->pi << 4);
310 MCHBAR8_AND_OR(0x400*ch + 0x586, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000311}
312
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200313static void ctrlset3(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000314{
Felix Held3a2f9002018-07-29 18:51:22 +0200315 MCHBAR32_AND_OR(0x400*ch + 0x598, ~0x18c00000,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200316 (setting->clk_delay << 10) |
317 (setting->db_sel << 8) |
Felix Held3a2f9002018-07-29 18:51:22 +0200318 (setting->db_en << 9));
319 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0x70, setting->pi << 4);
320 MCHBAR8_AND_OR(0x400*ch + 0x587, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000321}
322
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200323static void cmdset(u8 ch, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000324{
Felix Held3a2f9002018-07-29 18:51:22 +0200325 MCHBAR8_AND_OR(0x400*ch + 0x598, ~0x30, setting->clk_delay << 4);
326 MCHBAR8_AND_OR(0x400*ch + 0x594, ~0x60,
Arthur Heymans27f0ca12017-05-09 18:38:14 +0200327 (setting->db_sel << 5) |
Felix Held3a2f9002018-07-29 18:51:22 +0200328 (setting->db_en << 6));
329 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0x70, setting->pi << 4);
330 MCHBAR8_AND_OR(0x400*ch + 0x580, ~0xf, setting->tap);
Damien Zammit4b513a62015-08-20 00:37:05 +1000331}
332
Arthur Heymans3876f242017-06-09 22:55:22 +0200333/**
334 * All finer DQ and DQS DLL settings are set to the same value
335 * for each rank in a channel, while coarse is common.
336 */
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100337void dqsset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000338{
Arthur Heymans3876f242017-06-09 22:55:22 +0200339 int rank;
Damien Zammit4b513a62015-08-20 00:37:05 +1000340
Felix Held3a2f9002018-07-29 18:51:22 +0200341 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4 + 1)),
342 setting->coarse << (lane * 4 + 1));
Damien Zammit4b513a62015-08-20 00:37:05 +1000343
Arthur Heymans3876f242017-06-09 22:55:22 +0200344 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200345 MCHBAR32_AND_OR(0x400 * ch + 0x5b4 + rank * 4, ~(0x201 << lane),
346 (setting->db_en << (9 + lane)) |
347 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000348
Felix Held3a2f9002018-07-29 18:51:22 +0200349 MCHBAR32_AND_OR(0x400*ch + 0x5c8 + rank * 4,
350 ~(0x3 << (16 + lane * 2)),
351 setting->clk_delay << (16+lane * 2));
Arthur Heymans3876f242017-06-09 22:55:22 +0200352
353 MCHBAR8(0x400*ch + 0x520 + lane * 4 + rank) =
Felix Held3a2f9002018-07-29 18:51:22 +0200354 (MCHBAR8(0x400*ch + 0x520 + lane * 4) & ~0x7f) |
355 (setting->pi << 4) |
356 setting->tap;
Arthur Heymans3876f242017-06-09 22:55:22 +0200357 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000358}
359
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100360void dqset(u8 ch, u8 lane, const struct dll_setting *setting)
Damien Zammit4b513a62015-08-20 00:37:05 +1000361{
Arthur Heymans3876f242017-06-09 22:55:22 +0200362 int rank;
Felix Held3a2f9002018-07-29 18:51:22 +0200363 MCHBAR32_AND_OR(0x400 * ch + 0x5fc, ~(1 << (lane * 4)),
364 setting->coarse << (lane * 4));
Damien Zammit4b513a62015-08-20 00:37:05 +1000365
Arthur Heymans3876f242017-06-09 22:55:22 +0200366 for (rank = 0; rank < 4; rank++) {
Felix Held3a2f9002018-07-29 18:51:22 +0200367 MCHBAR32_AND_OR(0x400 * ch + 0x5a4 + rank * 4, ~(0x201 << lane),
368 (setting->db_en << (9 + lane)) |
369 (setting->db_sel << lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000370
Felix Held3a2f9002018-07-29 18:51:22 +0200371 MCHBAR32_AND_OR(0x400 * ch + 0x5c8 + rank * 4,
372 ~(0x3 << (lane * 2)), setting->clk_delay << (2 * lane));
Damien Zammit4b513a62015-08-20 00:37:05 +1000373
Felix Held3a2f9002018-07-29 18:51:22 +0200374 MCHBAR8_AND_OR(0x400*ch + 0x500 + lane * 4 + rank, ~0x7f,
375 (setting->pi << 4) | setting->tap);
Arthur Heymans3876f242017-06-09 22:55:22 +0200376 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000377}
378
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100379void rt_set_dqs(u8 channel, u8 lane, u8 rank,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100380 struct rt_dqs_setting *dqs_setting)
381{
382 u16 saved_tap = MCHBAR16(0x540 + 0x400 * channel + lane * 4);
383 u16 saved_pi = MCHBAR16(0x542 + 0x400 * channel + lane * 4);
Arthur Heymans95c48cb2017-11-04 08:07:06 +0100384 printk(RAM_SPEW, "RT DQS: ch%d, r%d, L%d: %d.%d\n", channel, rank, lane,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100385 dqs_setting->tap,
386 dqs_setting->pi);
387
388 saved_tap &= ~(0xf << (rank * 4));
389 saved_tap |= dqs_setting->tap << (rank * 4);
390 MCHBAR16(0x540 + 0x400 * channel + lane * 4) = saved_tap;
391
392 saved_pi &= ~(0x7 << (rank * 3));
393 saved_pi |= dqs_setting->pi << (rank * 3);
394 MCHBAR16(0x542 + 0x400 * channel + lane * 4) = saved_pi;
395}
396
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200397static void program_timings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000398{
399 u8 i;
400 u8 twl, ta1, ta2, ta3, ta4;
401 u8 reg8;
402 u8 flag1 = 0;
403 u8 flag2 = 0;
404 u16 reg16;
405 u32 reg32;
406 u16 ddr, fsb;
407 u8 trpmod = 0;
408 u8 bankmod = 1;
409 u8 pagemod = 0;
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100410 u8 adjusted_cas;
411
412 adjusted_cas = s->selected_timings.CAS - 3;
Damien Zammit4b513a62015-08-20 00:37:05 +1000413
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200414 u16 fsb_to_ps[3] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000415 5000, // 800
416 3750, // 1067
417 3000 // 1333
418 };
419
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200420 u16 ddr_to_ps[6] = {
Damien Zammit4b513a62015-08-20 00:37:05 +1000421 5000, // 400
422 3750, // 533
423 3000, // 667
424 2500, // 800
425 1875, // 1067
426 1500 // 1333
427 };
428
429 u16 lut1[6] = {
430 0,
431 0,
432 2600,
433 3120,
434 4171,
435 5200
436 };
437
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200438 static const u8 ddr3_turnaround_tab[3][6][4] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200439 { /* DDR3 800 */
440 {0x9, 0x7, 0x7, 0x9}, /* CL = 5 */
441 {0x9, 0x7, 0x8, 0x8}, /* CL = 6 */
442 },
443 { /* DDR3 1066 */
444 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
445 {0x9, 0x7, 0x7, 0x9}, /* CL = 6 */
446 {0x9, 0x7, 0x8, 0x8}, /* CL = 7 */
447 {0x9, 0x7, 0x9, 0x7} /* CL = 8 */
448 },
449 { /* DDR3 1333 */
450 {0x0, 0x0, 0x0, 0x0}, /* CL = 5 - Not supported */
451 {0x0, 0x0, 0x0, 0x0}, /* CL = 6 - Not supported */
452 {0x0, 0x0, 0x0, 0x0}, /* CL = 7 - Not supported */
453 {0x9, 0x7, 0x9, 0x8}, /* CL = 8 */
454 {0x9, 0x7, 0xA, 0x7}, /* CL = 9 */
455 {0x9, 0x7, 0xB, 0x6}, /* CL = 10 */
456 }
457 };
Damien Zammit4b513a62015-08-20 00:37:05 +1000458
Arthur Heymans66a0f552017-05-15 10:33:01 +0200459 /* [DDR freq][0x26F & 1][pagemod] */
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200460 static const u8 ddr2_x252_tab[2][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200461 { /* DDR2 667 */
462 {12, 16},
463 {14, 18}
464 },
465 { /* DDR2 800 */
466 {14, 18},
467 {16, 20}
468 }
469 };
470
Elyes HAOUAS68ec3eb2019-06-22 09:21:18 +0200471 static const u8 ddr3_x252_tab[3][2][2] = {
Arthur Heymans66a0f552017-05-15 10:33:01 +0200472 { /* DDR3 800 */
473 {16, 20},
474 {18, 22}
475 },
476 { /* DDR3 1067 */
477 {20, 26},
478 {26, 26}
479 },
480 { /* DDR3 1333 */
481 {20, 30},
482 {22, 32},
483 }
484 };
485
486 if (s->spd_type == DDR2) {
487 ta1 = 6;
488 ta2 = 6;
489 ta3 = 5;
490 ta4 = 8;
491 } else {
492 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
493 int cas_idx = s->selected_timings.CAS - 5;
494 ta1 = ddr3_turnaround_tab[ddr3_idx][cas_idx][0];
495 ta2 = ddr3_turnaround_tab[ddr3_idx][cas_idx][1];
496 ta3 = ddr3_turnaround_tab[ddr3_idx][cas_idx][2];
497 ta4 = ddr3_turnaround_tab[ddr3_idx][cas_idx][3];
498 }
499
500 if (s->spd_type == DDR2)
501 twl = s->selected_timings.CAS - 1;
502 else /* DDR3 */
503 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
Damien Zammit4b513a62015-08-20 00:37:05 +1000504
505 FOR_EACH_POPULATED_DIMM(s->dimms, i) {
Arthur Heymans3cf94032017-04-05 16:17:26 +0200506 if (s->dimms[i].n_banks == N_BANKS_8) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000507 trpmod = 1;
508 bankmod = 0;
509 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100510 if (s->dimms[i].page_size == 2048)
Damien Zammit4b513a62015-08-20 00:37:05 +1000511 pagemod = 1;
Damien Zammit4b513a62015-08-20 00:37:05 +1000512 }
513
514 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200515 MCHBAR8_OR(0x400*i + 0x26f, 0x3);
516 MCHBAR8_AND_OR(0x400*i + 0x228, ~0x7, 0x2);
517 /* tWL - x ?? */
518 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf0, 0 << 4);
Felix Held3a2f9002018-07-29 18:51:22 +0200519 MCHBAR8_AND_OR(0x400*i + 0x240, ~0xf, adjusted_cas);
520 MCHBAR16_AND_OR(0x400*i + 0x265, ~0x3f00,
521 (adjusted_cas + 9) << 8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000522
523 reg16 = (s->selected_timings.tRAS << 11) |
524 ((twl + 4 + s->selected_timings.tWR) << 6) |
525 ((2 + MAX(s->selected_timings.tRTP, 2)) << 2) | 1;
526 MCHBAR16(0x400*i + 0x250) = reg16;
527
528 reg32 = (bankmod << 21) |
529 (s->selected_timings.tRRD << 17) |
530 (s->selected_timings.tRP << 13) |
531 ((s->selected_timings.tRP + trpmod) << 9) |
532 s->selected_timings.tRFC;
Arthur Heymans66a0f552017-05-15 10:33:01 +0200533 if (bankmod == 0) {
534 reg8 = (MCHBAR8(0x400*i + 0x26f) >> 1) & 1;
535 if (s->spd_type == DDR2)
536 reg32 |= ddr2_x252_tab[s->selected_timings.mem_clk
537 - MEM_CLOCK_667MHz][reg8][pagemod]
538 << 22;
539 else
540 reg32 |= ddr3_x252_tab[s->selected_timings.mem_clk
541 - MEM_CLOCK_800MHz][reg8][pagemod]
542 << 22;
Damien Zammit4b513a62015-08-20 00:37:05 +1000543 }
544 MCHBAR32(0x400*i + 0x252) = reg32;
545
546 MCHBAR16(0x400*i + 0x256) = (s->selected_timings.tRCD << 12) |
547 (0x4 << 8) | (ta2 << 4) | ta4;
548
549 MCHBAR32(0x400*i + 0x258) = (s->selected_timings.tRCD << 17) |
550 ((twl + 4 + s->selected_timings.tWTR) << 12) |
551 (ta3 << 8) | (4 << 4) | ta1;
552
553 MCHBAR16(0x400*i + 0x25b) = ((s->selected_timings.tRP + trpmod) << 9) |
554 s->selected_timings.tRFC;
555
Felix Held3a2f9002018-07-29 18:51:22 +0200556 MCHBAR16_AND_OR(0x400*i + 0x260, ~0x3fe,
557 (s->spd_type == DDR2 ? 100 : 256) << 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000558 MCHBAR8(0x400*i + 0x264) = 0xff;
Felix Held3a2f9002018-07-29 18:51:22 +0200559 MCHBAR8_AND_OR(0x400*i + 0x25d, ~0x3f,
560 s->selected_timings.tRAS);
Damien Zammit4b513a62015-08-20 00:37:05 +1000561 MCHBAR16(0x400*i + 0x244) = 0x2310;
562
563 switch (s->selected_timings.mem_clk) {
564 case MEM_CLOCK_667MHz:
565 reg8 = 0;
566 break;
567 default:
568 reg8 = 1;
569 break;
570 }
571
Felix Held3a2f9002018-07-29 18:51:22 +0200572 MCHBAR8_AND_OR(0x400*i + 0x246, ~0x1f, (reg8 << 2) | 1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000573
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200574 fsb = fsb_to_ps[s->selected_timings.fsb_clk];
575 ddr = ddr_to_ps[s->selected_timings.mem_clk];
Arthur Heymans66a0f552017-05-15 10:33:01 +0200576 reg32 = (u32)((s->selected_timings.CAS + 7 + reg8) * ddr);
Damien Zammit4b513a62015-08-20 00:37:05 +1000577 reg32 = (u32)((reg32 / fsb) << 8);
578 reg32 |= 0x0e000000;
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200579 if ((fsb_to_mhz(s->selected_timings.fsb_clk) /
580 ddr_to_mhz(s->selected_timings.mem_clk)) > 2) {
Damien Zammit4b513a62015-08-20 00:37:05 +1000581 reg32 |= 1 << 24;
582 }
Felix Held3a2f9002018-07-29 18:51:22 +0200583 MCHBAR32_AND_OR(0x400*i + 0x248, ~0x0f001f00, reg32);
Damien Zammit4b513a62015-08-20 00:37:05 +1000584
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100585 if (twl > 2)
Damien Zammit4b513a62015-08-20 00:37:05 +1000586 flag1 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100587
588 if (s->selected_timings.mem_clk >= MEM_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +1000589 flag2 = 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100590
Damien Zammit4b513a62015-08-20 00:37:05 +1000591 reg16 = (u8)(twl - 1 - flag1 - flag2);
592 reg16 |= reg16 << 4;
593 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100594 if (reg16)
Damien Zammit4b513a62015-08-20 00:37:05 +1000595 reg16--;
Damien Zammit4b513a62015-08-20 00:37:05 +1000596 }
597 reg16 |= flag1 << 8;
598 reg16 |= flag2 << 9;
Felix Held432575c2018-07-29 18:09:30 +0200599 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x1ff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000600 MCHBAR16(0x400*i + 0x25e) = 0x15a5;
Felix Held432575c2018-07-29 18:09:30 +0200601 MCHBAR32_AND(0x400*i + 0x265, ~0x1f);
602 MCHBAR32_AND_OR(0x400*i + 0x269, ~0x000fffff,
603 (0x3f << 14) | lut1[s->selected_timings.mem_clk]);
604 MCHBAR8_OR(0x400*i + 0x274, 1);
605 MCHBAR8_AND(0x400*i + 0x24c, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000606
607 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100608 if (s->spd_type == DDR2) {
609 switch (s->selected_timings.mem_clk) {
610 default:
611 case MEM_CLOCK_667MHz:
612 reg16 = 0x99;
613 break;
614 case MEM_CLOCK_800MHz:
615 if (s->selected_timings.CAS == 5)
616 reg16 = 0x19a;
617 else if (s->selected_timings.CAS == 6)
618 reg16 = 0x9a;
619 break;
620 }
621 } else { /* DDR3 */
622 switch (s->selected_timings.mem_clk) {
623 default:
624 case MEM_CLOCK_800MHz:
625 case MEM_CLOCK_1066MHz:
626 reg16 = 1;
627 break;
628 case MEM_CLOCK_1333MHz:
629 reg16 = 2;
630 break;
631 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000632 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100633
Damien Zammit4b513a62015-08-20 00:37:05 +1000634 reg16 &= 0x7;
635 reg16 += twl + 9;
636 reg16 <<= 10;
Felix Held432575c2018-07-29 18:09:30 +0200637 MCHBAR16_AND_OR(0x400*i + 0x24d, ~0x7c00, reg16);
638 MCHBAR8_AND_OR(0x400*i + 0x267, ~0x3f, 0x13);
639 MCHBAR8_AND_OR(0x400*i + 0x268, ~0xff, 0x4a);
Damien Zammit4b513a62015-08-20 00:37:05 +1000640
641 reg16 = (MCHBAR16(0x400*i + 0x269) & 0xc000) >> 2;
642 reg16 += 2 << 12;
643 reg16 |= (0x15 << 6) | 0x1f;
Felix Held432575c2018-07-29 18:09:30 +0200644 MCHBAR16_AND_OR(0x400*i + 0x26d, ~0x7fff, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000645
646 reg32 = (1 << 25) | (6 << 27);
Felix Held432575c2018-07-29 18:09:30 +0200647 MCHBAR32_AND_OR(0x400*i + 0x269, ~0xfa300000, reg32);
648 MCHBAR8_AND(0x400*i + 0x271, ~0x80);
649 MCHBAR8_AND(0x400*i + 0x274, ~0x6);
Damien Zammit4b513a62015-08-20 00:37:05 +1000650 } // END EACH POPULATED CHANNEL
651
652 reg16 = 0x1f << 5;
653 reg16 |= 0xe << 10;
Felix Held432575c2018-07-29 18:09:30 +0200654 MCHBAR16_AND_OR(0x125, ~0x3fe0, reg16);
655 MCHBAR16_AND_OR(0x127, ~0x7ff, 0x540);
656 MCHBAR8_OR(0x129, 0x1f);
657 MCHBAR8_OR(0x12c, 0xa0);
658 MCHBAR32_AND_OR(0x241, ~0x1ffff, 0x11);
659 MCHBAR32_AND_OR(0x641, ~0x1ffff, 0x11);
660 MCHBAR8_AND(0x246, ~0x10);
661 MCHBAR8_AND(0x646, ~0x10);
Damien Zammit4b513a62015-08-20 00:37:05 +1000662 MCHBAR32(0x120) = (2 << 29) | (1 << 28) | (1 << 23) | 0xd7f5f;
663 reg8 = (u8)((MCHBAR32(0x252) & 0x1e000) >> 13);
Felix Held432575c2018-07-29 18:09:30 +0200664 MCHBAR8_AND_OR(0x12d, ~0xf0, reg8 << 4);
Arthur Heymanseee4f6b2017-01-03 00:49:45 +0100665 reg8 = (u8)((MCHBAR32(0x258) & 0x1e0000) >> 17);
Felix Held432575c2018-07-29 18:09:30 +0200666 MCHBAR8_AND_OR(0x12d, ~0xf, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +1000667 MCHBAR8(0x12f) = 0x4c;
668 reg32 = (1 << 31) | (0x80 << 14) | (1 << 13) | (0xa << 9);
Arthur Heymans638240e2017-12-25 18:14:46 +0100669 if (s->spd_type == DDR3) {
670 MCHBAR8(0x114) = 0x42;
671 reg16 = (512 - MAX(5, s->selected_timings.tRFC + 10000
Elyes HAOUASe951e8e2019-06-15 11:03:00 +0200672 / ddr_to_ps[s->selected_timings.mem_clk]))
Arthur Heymans638240e2017-12-25 18:14:46 +0100673 / 2;
674 reg16 &= 0x1ff;
675 reg32 = (reg16 << 22) | (0x80 << 14) | (0xa << 9);
676 }
Felix Held432575c2018-07-29 18:09:30 +0200677 MCHBAR32_AND_OR(0x6c0, ~0xffffff00, reg32);
678 MCHBAR8_AND_OR(0x6c4, ~0x7, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +1000679}
680
Arthur Heymansa2cc2312017-05-15 10:13:36 +0200681static void program_dll(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +1000682{
Arthur Heymans37689fa2017-05-17 14:07:10 +0200683 u8 i, j, r, reg8, clk, async = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000684 u16 reg16 = 0;
685 u32 reg32 = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +1000686
Arthur Heymans638240e2017-12-25 18:14:46 +0100687 const u8 rank2clken[8] = { 0x04, 0x01, 0x20, 0x08, 0x01, 0x04,
688 0x08, 0x10 };
689
Felix Held432575c2018-07-29 18:09:30 +0200690 MCHBAR16_AND_OR(0x180, ~0x7e06, 0xc04);
691 MCHBAR16_AND_OR(0x182, ~0x3ff, 0xc8);
692 MCHBAR16_AND_OR(0x18a, ~0x1f1f, 0x0f0f);
693 MCHBAR16_AND_OR(0x1b4, ~0x8020, 0x100);
694 MCHBAR8_AND_OR(0x194, ~0x77, 0x33);
Damien Zammit4b513a62015-08-20 00:37:05 +1000695 switch (s->selected_timings.mem_clk) {
696 default:
697 case MEM_CLOCK_667MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +0100698 case MEM_CLOCK_1333MHz:
Damien Zammit4b513a62015-08-20 00:37:05 +1000699 reg16 = (0xa << 9) | 0xa;
700 break;
701 case MEM_CLOCK_800MHz:
702 reg16 = (0x9 << 9) | 0x9;
703 break;
Arthur Heymans638240e2017-12-25 18:14:46 +0100704 case MEM_CLOCK_1066MHz:
705 reg16 = (0x7 << 9) | 0x7;
706 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000707 }
Felix Held432575c2018-07-29 18:09:30 +0200708 MCHBAR16_AND_OR(0x19c, ~0x1e0f, reg16);
709 MCHBAR16_AND_OR(0x19c, ~0x2030, 0x2010);
Damien Zammit4b513a62015-08-20 00:37:05 +1000710 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200711 MCHBAR16_AND(0x198, ~0x100);
Damien Zammit4b513a62015-08-20 00:37:05 +1000712
Felix Held432575c2018-07-29 18:09:30 +0200713 MCHBAR16_AND_OR(0x1c8, ~0x1f, 0xd);
Damien Zammit4b513a62015-08-20 00:37:05 +1000714
715 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200716 MCHBAR8_AND(0x190, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000717 udelay(1); // 533ns
Felix Held432575c2018-07-29 18:09:30 +0200718 MCHBAR32_AND(0x198, ~0x11554000);
Damien Zammit4b513a62015-08-20 00:37:05 +1000719 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200720 MCHBAR32_AND(0x198, ~0x1455);
Damien Zammit4b513a62015-08-20 00:37:05 +1000721 udelay(1);
Felix Held432575c2018-07-29 18:09:30 +0200722 MCHBAR8_AND(0x583, ~0x1c);
723 MCHBAR8_AND(0x983, ~0x1c);
Damien Zammit4b513a62015-08-20 00:37:05 +1000724 udelay(1); // 533ns
Felix Held432575c2018-07-29 18:09:30 +0200725 MCHBAR8_AND(0x583, ~0x3);
726 MCHBAR8_AND(0x983, ~0x3);
Damien Zammit4b513a62015-08-20 00:37:05 +1000727 udelay(1); // 533ns
728
729 // ME related
Felix Held432575c2018-07-29 18:09:30 +0200730 MCHBAR32_AND_OR(0x1a0, ~0x7ffffff,
731 s->spd_type == DDR2 ? 0x551803 : 0x555801);
Damien Zammit4b513a62015-08-20 00:37:05 +1000732
Felix Held432575c2018-07-29 18:09:30 +0200733 MCHBAR16_AND(0x1b4, ~0x800);
Arthur Heymans638240e2017-12-25 18:14:46 +0100734 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200735 MCHBAR8_OR(0x1a8, 0xf0);
Arthur Heymans638240e2017-12-25 18:14:46 +0100736 } else { /* DDR3 */
737 reg8 = 0x9; /* 0x9 << 4 ?? */
738 if (s->dimms[0].ranks == 2)
739 reg8 &= ~0x80;
740 if (s->dimms[3].ranks == 2)
741 reg8 &= ~0x10;
Felix Held432575c2018-07-29 18:09:30 +0200742 MCHBAR8_AND_OR(0x1a8, ~0xf0, reg8);
Arthur Heymans638240e2017-12-25 18:14:46 +0100743 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000744
745 FOR_EACH_CHANNEL(i) {
746 reg16 = 0;
Arthur Heymans638240e2017-12-25 18:14:46 +0100747 if ((s->spd_type == DDR3) && (i == 0))
748 reg16 = (0x3 << 12);
Felix Held3a2f9002018-07-29 18:51:22 +0200749 MCHBAR16_AND_OR(0x400*i + 0x59c, ~0x3000, reg16);
Damien Zammit4b513a62015-08-20 00:37:05 +1000750
751 reg32 = 0;
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100752 FOR_EACH_RANK_IN_CHANNEL(r) {
753 if (!RANK_IS_POPULATED(s->dimms, i, r))
754 reg32 |= 0x111 << r;
Damien Zammit4b513a62015-08-20 00:37:05 +1000755 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100756
Felix Held432575c2018-07-29 18:09:30 +0200757 MCHBAR32_AND_OR(0x400*i + 0x59c, ~0xfff, reg32);
758 MCHBAR8_AND(0x400*i + 0x594, ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +1000759
Arthur Heymans638240e2017-12-25 18:14:46 +0100760 if (s->spd_type == DDR2) {
761 if (!CHANNEL_IS_POPULATED(s->dimms, i)) {
762 printk(BIOS_DEBUG,
763 "No dimms in channel %d\n", i);
764 reg8 = 0x3f;
765 } else if (ONLY_DIMMA_IS_POPULATED(s->dimms, i)) {
766 printk(BIOS_DEBUG,
767 "DimmA populated only in channel %d\n",
768 i);
769 reg8 = 0x38;
770 } else if (ONLY_DIMMB_IS_POPULATED(s->dimms, i)) {
771 printk(BIOS_DEBUG,
772 "DimmB populated only in channel %d\n",
773 i);
774 reg8 = 0x7;
775 } else if (BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
776 printk(BIOS_DEBUG,
777 "Both dimms populated in channel %d\n",
778 i);
779 reg8 = 0;
780 } else {
781 die("Unhandled case\n");
782 }
Felix Held432575c2018-07-29 18:09:30 +0200783 MCHBAR32_AND_OR(0x400*i + 0x5a0, ~0x3f000000,
784 (u32)(reg8 << 24));
Arthur Heymans638240e2017-12-25 18:14:46 +0100785
786 } else { /* DDR3 */
787 FOR_EACH_POPULATED_RANK_IN_CHANNEL(s->dimms, i, r) {
Felix Held3a2f9002018-07-29 18:51:22 +0200788 MCHBAR8_AND(0x400 * i + 0x5a0 + 3,
789 ~rank2clken[r + i * 4]);
Arthur Heymans638240e2017-12-25 18:14:46 +0100790 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000791 }
792
Martin Roth128c1042016-11-18 09:29:03 -0700793 //reg8 = 0x00; // FIXME don't switch on all clocks anyway
Damien Zammit4b513a62015-08-20 00:37:05 +1000794 } // END EACH CHANNEL
795
Arthur Heymans638240e2017-12-25 18:14:46 +0100796 if (s->spd_type == DDR2) {
Felix Held432575c2018-07-29 18:09:30 +0200797 MCHBAR8_OR(0x1a8, 1);
798 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100799 } else { /* DDR3 */
Felix Held432575c2018-07-29 18:09:30 +0200800 MCHBAR8_AND(0x1a8, ~1);
801 MCHBAR8_OR(0x1a8, 0x4);
Arthur Heymans638240e2017-12-25 18:14:46 +0100802 }
Damien Zammit4b513a62015-08-20 00:37:05 +1000803
804 // Update DLL timing
Felix Held432575c2018-07-29 18:09:30 +0200805 MCHBAR8_AND(0x1a4, ~0x80);
806 MCHBAR8_OR(0x1a4, 0x40);
807 MCHBAR16_AND_OR(0x5f0, ~0x400, 0x400);
Damien Zammit4b513a62015-08-20 00:37:05 +1000808
Damien Zammit4b513a62015-08-20 00:37:05 +1000809 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Felix Held432575c2018-07-29 18:09:30 +0200810 MCHBAR16_AND_OR(0x400*i + 0x5f0, ~0x3fc, 0x3fc);
811 MCHBAR32_AND(0x400*i + 0x5fc, ~0xcccccccc);
812 MCHBAR8_AND_OR(0x400*i + 0x5d9, ~0xf0,
813 s->spd_type == DDR2 ? 0x70 : 0x60);
814 MCHBAR16_AND_OR(0x400*i + 0x590, ~0xffff,
815 s->spd_type == DDR2 ? 0x5555 : 0xa955);
Damien Zammit4b513a62015-08-20 00:37:05 +1000816 }
817
818 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100819 const struct dll_setting *setting;
820
Elyes HAOUAS0ce41f12018-11-13 10:03:31 +0100821 switch (s->selected_timings.mem_clk) {
Arthur Heymans638240e2017-12-25 18:14:46 +0100822 default: /* Should not happen */
823 case MEM_CLOCK_667MHz:
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100824 setting = default_ddr2_667_ctrl;
Arthur Heymans638240e2017-12-25 18:14:46 +0100825 break;
826 case MEM_CLOCK_800MHz:
827 if (s->spd_type == DDR2)
828 setting = default_ddr2_800_ctrl;
829 else
830 setting = default_ddr3_800_ctrl[s->nmode - 1];
831 break;
832 case MEM_CLOCK_1066MHz:
833 setting = default_ddr3_1067_ctrl[s->nmode - 1];
834 break;
835 case MEM_CLOCK_1333MHz:
836 setting = default_ddr3_1333_ctrl[s->nmode - 1];
837 break;
838 }
Jonathan Neuschäfer7be74db2018-02-12 12:00:40 +0100839
840 clkset0(i, &setting[CLKSET0]);
841 clkset1(i, &setting[CLKSET1]);
842 ctrlset0(i, &setting[CTRL0]);
843 ctrlset1(i, &setting[CTRL1]);
844 ctrlset2(i, &setting[CTRL2]);
845 ctrlset3(i, &setting[CTRL3]);
846 cmdset(i, &setting[CMD]);
Damien Zammit4b513a62015-08-20 00:37:05 +1000847 }
848
849 // XXX if not async mode
Felix Held432575c2018-07-29 18:09:30 +0200850 MCHBAR16_AND(0x180, ~0x8200);
851 MCHBAR8_OR(0x180, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +1000852 j = 0;
853 for (i = 0; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200854 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
855 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100856 while (MCHBAR8(0x180) & 0x10)
857 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000858 if (MCHBAR32(0x184) == 0xffffffff) {
859 j++;
860 if (j >= 2)
861 break;
862
863 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz) {
864 j = 2;
865 break;
866 }
867 } else {
868 j = 0;
869 }
870 }
871 if (i == 1 || ((i == 0) && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
872 j = 0;
873 i++;
874 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200875 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
876 MCHBAR8_OR(0x180, 0x4);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100877 while (MCHBAR8(0x180) & 0x10)
878 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000879 if (MCHBAR32(0x184) == 0) {
880 i++;
881 break;
882 }
883 }
884 for (; i < 16; i++) {
Felix Held432575c2018-07-29 18:09:30 +0200885 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
886 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100887 while (MCHBAR8(0x180) & 0x10)
888 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000889 if (MCHBAR32(0x184) == 0xffffffff) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100890 j++;
Damien Zammit4b513a62015-08-20 00:37:05 +1000891 if (j >= 2)
892 break;
893 } else {
894 j = 0;
895 }
896 }
897 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200898 MCHBAR8_AND(0x1c8, ~0x1f);
899 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100900 while (MCHBAR8(0x180) & 0x10)
901 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000902 j = 2;
903 }
904 }
905
906 if (j < 2) {
Felix Held432575c2018-07-29 18:09:30 +0200907 MCHBAR8_AND(0x1c8, ~0x1f);
Damien Zammit4b513a62015-08-20 00:37:05 +1000908 async = 1;
909 }
910
Arthur Heymans638240e2017-12-25 18:14:46 +0100911 switch (s->selected_timings.mem_clk) {
912 case MEM_CLOCK_667MHz:
913 clk = 0x1a;
914 if (async != 1) {
915 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
916 clk = 0x10;
Damien Zammit4b513a62015-08-20 00:37:05 +1000917 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100918 break;
919 case MEM_CLOCK_800MHz:
920 case MEM_CLOCK_1066MHz:
921 if (async != 1)
922 clk = 0x10;
923 else
924 clk = 0x1a;
925 break;
926 case MEM_CLOCK_1333MHz:
927 clk = 0x18;
928 break;
929 default:
930 clk = 0x1a;
931 break;
Damien Zammit4b513a62015-08-20 00:37:05 +1000932 }
Arthur Heymans638240e2017-12-25 18:14:46 +0100933
934 if (async != 1)
935 reg8 = MCHBAR8(0x188) & 0x1e;
936
Felix Held432575c2018-07-29 18:09:30 +0200937 MCHBAR8_AND(0x180, ~0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +1000938
Arthur Heymans638240e2017-12-25 18:14:46 +0100939 if ((s->spd_type == DDR3 && s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
940 || (s->spd_type == DDR2 && s->selected_timings.fsb_clk == FSB_CLOCK_800MHz
941 && s->selected_timings.mem_clk == MEM_CLOCK_667MHz)) {
Arthur Heymans24798a12017-08-13 16:02:09 +0200942 i = MCHBAR8(0x1c8) & 0xf;
Arthur Heymans638240e2017-12-25 18:14:46 +0100943 if (s->spd_type == DDR2)
944 i = (i + 10) % 14;
945 else /* DDR3 */
946 i = (i + 3) % 12;
Felix Held432575c2018-07-29 18:09:30 +0200947 MCHBAR8_AND_OR(0x1c8, ~0x1f, i);
948 MCHBAR8_OR(0x180, 0x10);
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100949 while (MCHBAR8(0x180) & 0x10)
950 ;
Damien Zammit4b513a62015-08-20 00:37:05 +1000951 }
952
953 reg8 = MCHBAR8(0x188) & ~1;
954 MCHBAR8(0x188) = reg8;
955 reg8 &= ~0x3e;
956 reg8 |= clk;
957 MCHBAR8(0x188) = reg8;
958 reg8 |= 1;
959 MCHBAR8(0x188) = reg8;
960
Arthur Heymans70a1dda2017-03-09 01:58:24 +0100961 if (s->selected_timings.mem_clk == MEM_CLOCK_1333MHz)
Felix Held432575c2018-07-29 18:09:30 +0200962 MCHBAR8_OR(0x18c, 1);
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100963}
Damien Zammit4b513a62015-08-20 00:37:05 +1000964
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100965static void select_default_dq_dqs_settings(struct sysinfo *s)
966{
967 int ch, lane;
968
Arthur Heymans276049f2017-11-05 05:56:34 +0100969 FOR_EACH_POPULATED_CHANNEL_AND_BYTELANE(s->dimms, ch, lane) {
970 switch (s->selected_timings.mem_clk) {
971 case MEM_CLOCK_667MHz:
972 memcpy(s->dqs_settings[ch],
973 default_ddr2_667_dqs,
974 sizeof(s->dqs_settings[ch]));
975 memcpy(s->dq_settings[ch],
976 default_ddr2_667_dq,
977 sizeof(s->dq_settings[ch]));
978 s->rt_dqs[ch][lane].tap = 7;
979 s->rt_dqs[ch][lane].pi = 2;
980 break;
981 case MEM_CLOCK_800MHz:
982 if (s->spd_type == DDR2) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100983 memcpy(s->dqs_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100984 default_ddr2_800_dqs,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100985 sizeof(s->dqs_settings[ch]));
986 memcpy(s->dq_settings[ch],
Arthur Heymans276049f2017-11-05 05:56:34 +0100987 default_ddr2_800_dq,
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100988 sizeof(s->dq_settings[ch]));
989 s->rt_dqs[ch][lane].tap = 7;
Arthur Heymans0bf87de2017-11-04 06:15:05 +0100990 s->rt_dqs[ch][lane].pi = 0;
Arthur Heymans276049f2017-11-05 05:56:34 +0100991 } else { /* DDR3 */
Arthur Heymans638240e2017-12-25 18:14:46 +0100992 memcpy(s->dqs_settings[ch],
993 default_ddr3_800_dqs[s->nmode - 1],
994 sizeof(s->dqs_settings[ch]));
995 memcpy(s->dq_settings[ch],
996 default_ddr3_800_dq[s->nmode - 1],
997 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +0100998 s->rt_dqs[ch][lane].tap = 6;
Arthur Heymans638240e2017-12-25 18:14:46 +0100999 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001000 }
Arthur Heymans276049f2017-11-05 05:56:34 +01001001 break;
1002 case MEM_CLOCK_1066MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +01001003 memcpy(s->dqs_settings[ch],
1004 default_ddr3_1067_dqs[s->nmode - 1],
1005 sizeof(s->dqs_settings[ch]));
1006 memcpy(s->dq_settings[ch],
1007 default_ddr3_1067_dq[s->nmode - 1],
1008 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +01001009 s->rt_dqs[ch][lane].tap = 5;
Arthur Heymans638240e2017-12-25 18:14:46 +01001010 s->rt_dqs[ch][lane].pi = 3;
Arthur Heymans276049f2017-11-05 05:56:34 +01001011 break;
1012 case MEM_CLOCK_1333MHz:
Arthur Heymans638240e2017-12-25 18:14:46 +01001013 memcpy(s->dqs_settings[ch],
1014 default_ddr3_1333_dqs[s->nmode - 1],
1015 sizeof(s->dqs_settings[ch]));
1016 memcpy(s->dq_settings[ch],
1017 default_ddr3_1333_dq[s->nmode - 1],
1018 sizeof(s->dq_settings[ch]));
Arthur Heymans276049f2017-11-05 05:56:34 +01001019 s->rt_dqs[ch][lane].tap = 7;
1020 s->rt_dqs[ch][lane].pi = 0;
1021 break;
1022 default: /* not supported */
1023 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001024 }
1025 }
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001026}
Damien Zammit4b513a62015-08-20 00:37:05 +10001027
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001028/*
1029 * It looks like only the RT DQS register for the first rank
1030 * is used for all ranks. Just set all the 'unused' RT DQS registers
1031 * to the same as rank 0, out of precaution.
1032 */
1033static void set_all_dq_dqs_dll_settings(struct sysinfo *s)
1034{
1035 // Program DQ/DQS dll settings
1036 int ch, lane, rank;
1037
1038 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans276049f2017-11-05 05:56:34 +01001039 FOR_EACH_BYTELANE(lane) {
Arthur Heymans0bf87de2017-11-04 06:15:05 +01001040 FOR_EACH_RANK_IN_CHANNEL(rank) {
1041 rt_set_dqs(ch, lane, rank,
1042 &s->rt_dqs[ch][lane]);
1043 }
1044 dqsset(ch, lane, &s->dqs_settings[ch][lane]);
1045 dqset(ch, lane, &s->dq_settings[ch][lane]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001046 }
1047 }
1048}
1049
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001050static void prog_rcomp(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001051{
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001052 u8 i, j, k, reg8;
1053 const u32 ddr2_x32a[8] = { 0x04040404, 0x06050505, 0x09090807, 0x0D0C0B0A,
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001054 0x04040404, 0x08070605, 0x0C0B0A09, 0x100F0E0D };
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001055 const u16 ddr2_x378[6] = { 0, 0xAAAA, 0x7777, 0x7777, 0x7777, 0x7777 };
1056 const u32 ddr2_x382[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x04030303, 0x04030303 };
1057 const u32 ddr2_x386[6] = { 0, 0x03020202, 0x03020202, 0x03020202, 0x05040404, 0x05040404 };
1058 const u32 ddr2_x38a[6] = { 0, 0x04040303, 0x04040303, 0x04040303, 0x07070605, 0x07070605 };
1059 const u32 ddr2_x38e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x09090808, 0x09090808 };
1060 const u32 ddr2_x392[6] = { 0, 0x02020202, 0x02020202, 0x02020202, 0x03030202, 0x03030202 };
1061 const u32 ddr2_x396[6] = { 0, 0x03030202, 0x03030202, 0x03030202, 0x05040303, 0x05040303 };
1062 const u32 ddr2_x39a[6] = { 0, 0x04040403, 0x04040403, 0x04040403, 0x07070605, 0x07070605 };
1063 const u32 ddr2_x39e[6] = { 0, 0x06060505, 0x06060505, 0x06060505, 0x08080808, 0x08080808 };
1064
1065 const u32 ddr3_x32a[8] = {0x06060606, 0x06060606, 0x0b090807, 0x12110f0d,
1066 0x06060606, 0x08070606, 0x0d0b0a09, 0x16161511};
1067 const u16 ddr3_x378[6] = {0, 0xbbbb, 0x6666, 0x6666, 0x6666, 0x6666};
1068 const u32 ddr3_x382[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1069 const u32 ddr3_x386[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1070 const u32 ddr3_x38a[6] = {0, 0x06060605, 0x07060504, 0x07060504, 0x34343434, 0x34343434};
1071 const u32 ddr3_x38e[6] = {0, 0x09080707, 0x09090808, 0x09090808, 0x34343434, 0x34343434};
1072 const u32 ddr3_x392[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1073 const u32 ddr3_x396[6] = {0, 0x05050505, 0x04040404, 0x04040404, 0x34343434, 0x34343434};
1074 const u32 ddr3_x39a[6] = {0, 0x07060606, 0x08070605, 0x08070605, 0x34343434, 0x34343434};
1075 const u32 ddr3_x39e[6] = {0, 0x09090807, 0x0b0b0a09, 0x0b0b0a09, 0x34343434, 0x34343434};
1076
1077 const u16 *x378;
1078 const u32 *x32a, *x382, *x386, *x38a, *x38e;
1079 const u32 *x392, *x396, *x39a, *x39e;
1080
1081 const u16 addr[6] = { 0x31c, 0x374, 0x3a2, 0x3d0, 0x3fe, 0x42c };
Damien Zammit4b513a62015-08-20 00:37:05 +10001082 u8 bit[6] = { 0, 0, 1, 1, 0, 0 };
1083
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001084 if (s->spd_type == DDR2) {
1085 x32a = ddr2_x32a;
1086 x378 = ddr2_x378;
1087 x382 = ddr2_x382;
1088 x386 = ddr2_x386;
1089 x38a = ddr2_x38a;
1090 x38e = ddr2_x38e;
1091 x392 = ddr2_x392;
1092 x396 = ddr2_x396;
1093 x39a = ddr2_x39a;
1094 x39e = ddr2_x39e;
1095 } else { /* DDR3 */
1096 x32a = ddr3_x32a;
1097 x378 = ddr3_x378;
1098 x382 = ddr3_x382;
1099 x386 = ddr3_x386;
1100 x38a = ddr3_x38a;
1101 x38e = ddr3_x38e;
1102 x392 = ddr3_x392;
1103 x396 = ddr3_x396;
1104 x39a = ddr3_x39a;
1105 x39e = ddr3_x39e;
1106 }
1107
Damien Zammit4b513a62015-08-20 00:37:05 +10001108 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
1109 for (j = 0; j < 6; j++) {
1110 if (j == 0) {
Felix Held3a2f9002018-07-29 18:51:22 +02001111 MCHBAR32_AND_OR(0x400*i + addr[j], ~0xff000,
1112 0xaa000);
Felix Held432575c2018-07-29 18:09:30 +02001113 MCHBAR16_AND_OR(0x400*i + 0x320, ~0xffff,
1114 0x6666);
Damien Zammit4b513a62015-08-20 00:37:05 +10001115 for (k = 0; k < 8; k++) {
Felix Held3a2f9002018-07-29 18:51:22 +02001116 MCHBAR32_AND_OR(0x400*i + addr[j] +
1117 0xe + (k << 2),
1118 ~0x3f3f3f3f, x32a[k]);
1119 MCHBAR32_AND_OR(0x400*i + addr[j] +
1120 0x2e + (k << 2),
1121 ~0x3f3f3f3f, x32a[k]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001122 }
1123 } else {
Felix Held3a2f9002018-07-29 18:51:22 +02001124 MCHBAR16_AND_OR(0x400*i + addr[j],
1125 ~0xf000, 0xa000);
1126 MCHBAR16_AND_OR(0x400*i + addr[j] + 4,
1127 ~0xffff, x378[j]);
1128 MCHBAR32_AND_OR(0x400*i + addr[j] + 0xe,
1129 ~0x3f3f3f3f, x382[j]);
1130 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x12,
1131 ~0x3f3f3f3f, x386[j]);
1132 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x16,
1133 ~0x3f3f3f3f, x38a[j]);
1134 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1a,
1135 ~0x3f3f3f3f, x38e[j]);
1136 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x1e,
1137 ~0x3f3f3f3f, x392[j]);
1138 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x22,
1139 ~0x3f3f3f3f, x396[j]);
1140 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x26,
1141 ~0x3f3f3f3f, x39a[j]);
1142 MCHBAR32_AND_OR(0x400*i + addr[j] + 0x2a,
1143 ~0x3f3f3f3f, x39e[j]);
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001144 }
Felix Held3a2f9002018-07-29 18:51:22 +02001145 if (s->spd_type == DDR3 &&
1146 BOTH_DIMMS_ARE_POPULATED(s->dimms, i)) {
1147 MCHBAR16_AND_OR(0x378 + 0x400 * i,
1148 ~0xffff, 0xcccc);
Damien Zammit4b513a62015-08-20 00:37:05 +10001149 }
Felix Held3a2f9002018-07-29 18:51:22 +02001150 MCHBAR8_AND_OR(0x400*i + addr[j], ~1, bit[j]);
Damien Zammit4b513a62015-08-20 00:37:05 +10001151 }
Arthur Heymans0d1c9b02017-05-15 10:40:42 +02001152 reg8 = (s->spd_type == DDR2) ? 0x12 : 0x36;
Felix Held432575c2018-07-29 18:09:30 +02001153 MCHBAR8_AND_OR(0x400*i + 0x45a, ~0x3f, reg8);
1154 MCHBAR8_AND_OR(0x400*i + 0x45e, ~0x3f, reg8);
1155 MCHBAR8_AND_OR(0x400*i + 0x462, ~0x3f, reg8);
1156 MCHBAR8_AND_OR(0x400*i + 0x466, ~0x3f, reg8);
Damien Zammit4b513a62015-08-20 00:37:05 +10001157 } // END EACH POPULATED CHANNEL
1158
Felix Held432575c2018-07-29 18:09:30 +02001159 MCHBAR32_AND_OR(0x134, ~0x63c00, 0x63c00);
1160 MCHBAR16_AND_OR(0x174, ~0x63ff, 0x63ff);
Damien Zammit4b513a62015-08-20 00:37:05 +10001161 MCHBAR16(0x178) = 0x0135;
Felix Held432575c2018-07-29 18:09:30 +02001162 MCHBAR32_AND_OR(0x130, ~0x7bdffe0, 0x7a9ffa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001163
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001164 if (!CHANNEL_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001165 MCHBAR32_AND(0x130, ~(1 << 27));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001166 if (!CHANNEL_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001167 MCHBAR32_AND(0x130, ~(1 << 28));
Damien Zammit4b513a62015-08-20 00:37:05 +10001168
Felix Held432575c2018-07-29 18:09:30 +02001169 MCHBAR8_OR(0x130, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001170}
1171
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001172static void program_odt(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001173{
1174 u8 i;
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001175 static u16 ddr2_odt[16][2] = {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001176 { 0x0000, 0x0000 }, // NC_NC
1177 { 0x0000, 0x0001 }, // x8SS_NC
1178 { 0x0000, 0x0011 }, // x8DS_NC
1179 { 0x0000, 0x0001 }, // x16SS_NC
1180 { 0x0004, 0x0000 }, // NC_x8SS
1181 { 0x0101, 0x0404 }, // x8SS_x8SS
1182 { 0x0101, 0x4444 }, // x8DS_x8SS
1183 { 0x0101, 0x0404 }, // x16SS_x8SS
1184 { 0x0044, 0x0000 }, // NC_x8DS
1185 { 0x1111, 0x0404 }, // x8SS_x8DS
1186 { 0x1111, 0x4444 }, // x8DS_x8DS
1187 { 0x1111, 0x0404 }, // x16SS_x8DS
1188 { 0x0004, 0x0000 }, // NC_x16SS
1189 { 0x0101, 0x0404 }, // x8SS_x16SS
1190 { 0x0101, 0x4444 }, // x8DS_x16SS
1191 { 0x0101, 0x0404 }, // x16SS_x16SS
Damien Zammit4b513a62015-08-20 00:37:05 +10001192 };
1193
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001194 static const u16 ddr3_odt[16][2] = {
1195 { 0x0000, 0x0000 }, // NC_NC
1196 { 0x0000, 0x0001 }, // x8SS_NC
1197 { 0x0000, 0x0021 }, // x8DS_NC
1198 { 0x0000, 0x0001 }, // x16SS_NC
1199 { 0x0004, 0x0000 }, // NC_x8SS
1200 { 0x0105, 0x0405 }, // x8SS_x8SS
1201 { 0x0105, 0x4465 }, // x8DS_x8SS
1202 { 0x0105, 0x0405 }, // x16SS_x8SS
1203 { 0x0084, 0x0000 }, // NC_x8DS
1204 { 0x1195, 0x0405 }, // x8SS_x8DS
1205 { 0x1195, 0x4465 }, // x8DS_x8DS
1206 { 0x1195, 0x0405 }, // x16SS_x8DS
1207 { 0x0004, 0x0000 }, // NC_x16SS
1208 { 0x0105, 0x0405 }, // x8SS_x16SS
1209 { 0x0105, 0x4465 }, // x8DS_x16SS
1210 { 0x0105, 0x0405 }, // x16SS_x16SS
1211 };
1212
Damien Zammit4b513a62015-08-20 00:37:05 +10001213 FOR_EACH_POPULATED_CHANNEL(s->dimms, i) {
Arthur Heymanse6cc21e2017-05-15 10:43:20 +02001214 if (s->spd_type == DDR2) {
1215 MCHBAR16(0x400 * i + 0x298) =
1216 ddr2_odt[s->dimm_config[i]][1];
1217 MCHBAR16(0x400 * i + 0x294) =
1218 ddr2_odt[s->dimm_config[i]][0];
1219 } else {
1220 MCHBAR16(0x400 * i + 0x298) =
1221 ddr3_odt[s->dimm_config[i]][1];
1222 MCHBAR16(0x400 * i + 0x294) =
1223 ddr3_odt[s->dimm_config[i]][0];
1224 }
1225 u16 reg16 = MCHBAR16(0x400*i + 0x29c);
1226 reg16 &= ~0xfff;
1227 reg16 |= (s->spd_type == DDR2 ? 0x66b : 0x778);
1228 MCHBAR16(0x400*i + 0x29c) = reg16;
Felix Held3a2f9002018-07-29 18:51:22 +02001229 MCHBAR32_AND_OR(0x400*i + 0x260, ~0x70e3c00, 0x3063c00);
Damien Zammit4b513a62015-08-20 00:37:05 +10001230 }
1231}
1232
Arthur Heymans1994e4482017-11-04 07:52:23 +01001233static void pre_jedec_memory_map(void)
1234{
1235 /*
1236 * Configure the memory mapping in stacked mode (channel 1 being mapped
1237 * above channel 0) and with 128M per rank.
1238 * This simplifies dram trainings a lot since those need a test address.
1239 *
1240 * +-------------+ => 0
1241 * | ch 0, rank 0|
1242 * +-------------+ => 0x8000000 (128M)
1243 * | ch 0, rank 1|
1244 * +-------------+ => 0x10000000 (256M)
1245 * | ch 0, rank 2|
1246 * +-------------+ => 0x18000000 (384M)
1247 * | ch 0, rank 3|
1248 * +-------------+ => 0x20000000 (512M)
1249 * | ch 1, rank 0|
1250 * +-------------+ => 0x28000000 (640M)
1251 * | ch 1, rank 1|
1252 * +-------------+ => 0x30000000 (768M)
1253 * | ch 1, rank 2|
1254 * +-------------+ => 0x38000000 (896M)
1255 * | ch 1, rank 3|
1256 * +-------------+
1257 *
1258 * After all trainings are done this is set to the real values specified
1259 * by the SPD.
1260 */
1261 /* Set rank 0-3 populated */
Felix Held432575c2018-07-29 18:09:30 +02001262 MCHBAR32_AND_OR(C0CKECTRL, ~1, 0xf00000);
1263 MCHBAR32_AND_OR(C1CKECTRL, ~1, 0xf00000);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001264 /* Set size of each rank to 128M */
1265 MCHBAR16(C0DRA01) = 0x0101;
1266 MCHBAR16(C0DRA23) = 0x0101;
1267 MCHBAR16(C1DRA01) = 0x0101;
1268 MCHBAR16(C1DRA23) = 0x0101;
1269 MCHBAR16(C0DRB0) = 0x0002;
1270 MCHBAR16(C0DRB1) = 0x0004;
1271 MCHBAR16(C0DRB2) = 0x0006;
1272 MCHBAR16(C0DRB3) = 0x0008;
1273 MCHBAR16(C1DRB0) = 0x0002;
1274 MCHBAR16(C1DRB1) = 0x0004;
1275 MCHBAR16(C1DRB2) = 0x0006;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001276 /* In stacked mode the last present rank on ch1 needs to have its
1277 size doubled in c1drbx */
Arthur Heymans1994e4482017-11-04 07:52:23 +01001278 MCHBAR16(C1DRB3) = 0x0010;
Felix Held432575c2018-07-29 18:09:30 +02001279 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans1994e4482017-11-04 07:52:23 +01001280 MCHBAR32(0x104) = 0;
1281 MCHBAR16(0x102) = 0x400;
1282 MCHBAR8(0x110) = (2 << 5) | (3 << 3);
1283 MCHBAR16(0x10e) = 0;
1284 MCHBAR32(0x108) = 0;
1285 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOLUD, 0x4000);
1286 /* TOM(64M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1287 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOM, 0x10);
1288 /* TOUUD(1M unit) = 1G = TOTAL_CHANNELS * RANKS_PER_CHANNEL * 128M */
1289 pci_write_config16(PCI_DEV(0, 0, 0), D0F0_TOUUD, 0x0400);
1290 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_GBSM, 0x40000000);
1291 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_BGSM, 0x40000000);
1292 pci_write_config32(PCI_DEV(0, 0, 0), D0F0_TSEG, 0x40000000);
1293}
1294
1295u32 test_address(int channel, int rank)
1296{
1297 ASSERT(channel <= 1 && rank < 4);
1298 return channel * 512 * MiB + rank * 128 * MiB;
1299}
1300
Arthur Heymansf1287262017-12-25 18:30:01 +01001301
1302/* DDR3 Rank1 Address mirror
1303 * swap the following pins:
1304 * A3<->A4, A5<->A6, A7<->A8, BA0<->BA1 */
1305static u32 mirror_shift_bit(const u32 data, u8 bit)
1306{
1307 u32 temp0 = data, temp1 = data;
1308 temp0 &= 1 << bit;
1309 temp0 <<= 1;
1310 temp1 &= 1 << (bit + 1);
1311 temp1 >>= 1;
1312 return (data & ~(3 << bit)) | temp0 | temp1;
1313}
1314
Arthur Heymansb5170c32017-12-25 20:13:28 +01001315void send_jedec_cmd(const struct sysinfo *s, u8 r, u8 ch, u8 cmd, u32 val)
Damien Zammit4b513a62015-08-20 00:37:05 +10001316{
Arthur Heymans1994e4482017-11-04 07:52:23 +01001317 u32 addr = test_address(ch, r);
Arthur Heymansf1287262017-12-25 18:30:01 +01001318 u8 data8 = cmd;
1319 u32 data32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001320
Arthur Heymansf1287262017-12-25 18:30:01 +01001321 if (s->spd_type == DDR3 && (r & 1)
1322 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1323 data8 = (u8)mirror_shift_bit(data8, 4);
1324 }
1325
Felix Held432575c2018-07-29 18:09:30 +02001326 MCHBAR8_AND_OR(0x271, ~0x3e, data8);
1327 MCHBAR8_AND_OR(0x671, ~0x3e, data8);
Arthur Heymansf1287262017-12-25 18:30:01 +01001328 data32 = val;
1329 if (s->spd_type == DDR3 && (r & 1)
1330 && s->dimms[ch * 2 + (r >> 1)].mirrored) {
1331 data32 = mirror_shift_bit(data32, 3);
1332 data32 = mirror_shift_bit(data32, 5);
1333 data32 = mirror_shift_bit(data32, 7);
1334 }
1335 data32 <<= 3;
1336
Elyes HAOUASc53665c2019-05-22 20:06:30 +02001337 read32((void *)((data32 | addr)));
Damien Zammit4b513a62015-08-20 00:37:05 +10001338 udelay(10);
Felix Held432575c2018-07-29 18:09:30 +02001339 MCHBAR8_AND_OR(0x271, ~0x3e, NORMALOP_CMD);
1340 MCHBAR8_AND_OR(0x671, ~0x3e, NORMALOP_CMD);
Damien Zammit4b513a62015-08-20 00:37:05 +10001341}
1342
1343static void jedec_ddr2(struct sysinfo *s)
1344{
1345 u8 i;
1346 u16 mrsval, ch, r, v;
1347
1348 u8 odt[16][4] = {
1349 {0x00, 0x00, 0x00, 0x00},
1350 {0x01, 0x00, 0x00, 0x00},
1351 {0x01, 0x01, 0x00, 0x00},
1352 {0x01, 0x00, 0x00, 0x00},
1353 {0x00, 0x00, 0x01, 0x00},
1354 {0x11, 0x00, 0x11, 0x00},
1355 {0x11, 0x11, 0x11, 0x00},
1356 {0x11, 0x00, 0x11, 0x00},
1357 {0x00, 0x00, 0x01, 0x01},
1358 {0x11, 0x00, 0x11, 0x11},
1359 {0x11, 0x11, 0x11, 0x11},
1360 {0x11, 0x00, 0x11, 0x11},
1361 {0x00, 0x00, 0x01, 0x00},
1362 {0x11, 0x00, 0x11, 0x00},
1363 {0x11, 0x11, 0x11, 0x00},
1364 {0x11, 0x00, 0x11, 0x00}
1365 };
1366
1367 u16 jedec[12][2] = {
1368 {NOP_CMD, 0x0},
1369 {PRECHARGE_CMD, 0x0},
1370 {EMRS2_CMD, 0x0},
1371 {EMRS3_CMD, 0x0},
1372 {EMRS1_CMD, 0x0},
1373 {MRS_CMD, 0x100}, // DLL Reset
1374 {PRECHARGE_CMD, 0x0},
1375 {CBR_CMD, 0x0},
1376 {CBR_CMD, 0x0},
1377 {MRS_CMD, 0x0}, // DLL out of reset
1378 {EMRS1_CMD, 0x380}, // OCD calib default
1379 {EMRS1_CMD, 0x0}
1380 };
1381
1382 mrsval = (s->selected_timings.CAS << 4) | ((s->selected_timings.tWR - 1) << 9) | 0xb;
1383
1384 printk(BIOS_DEBUG, "MRS...\n");
1385
1386 udelay(200);
1387
1388 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1389 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1390 for (i = 0; i < 12; i++) {
1391 v = jedec[i][1];
1392 switch (jedec[i][0]) {
1393 case EMRS1_CMD:
1394 v |= (odt[s->dimm_config[ch]][r] << 2);
1395 break;
1396 case MRS_CMD:
1397 v |= mrsval;
1398 break;
1399 default:
1400 break;
1401 }
Arthur Heymansf1287262017-12-25 18:30:01 +01001402 send_jedec_cmd(s, r, ch, jedec[i][0], v);
Damien Zammit4b513a62015-08-20 00:37:05 +10001403 udelay(1);
Arthur Heymanscfa2eaa2017-03-20 16:32:07 +01001404 printk(RAM_SPEW, "Jedec step %d\n", i);
Damien Zammit4b513a62015-08-20 00:37:05 +10001405 }
1406 }
1407 printk(BIOS_DEBUG, "MRS done\n");
1408}
1409
Arthur Heymansf1287262017-12-25 18:30:01 +01001410static void jedec_ddr3(struct sysinfo *s)
1411{
1412 int ch, r, dimmconfig, cmd, ddr3_freq;
1413
1414 u8 ddr3_emrs2_rtt_wr_config[16][4] = { /* [config][Rank] */
1415 {0, 0, 0, 0}, /* NC_NC */
1416 {0, 0, 0, 0}, /* x8ss_NC */
1417 {0, 0, 0, 0}, /* x8ds_NC */
1418 {0, 0, 0, 0}, /* x16ss_NC */
1419 {0, 0, 0, 0}, /* NC_x8ss */
1420 {2, 0, 2, 0}, /* x8ss_x8ss */
1421 {2, 2, 2, 0}, /* x8ds_x8ss */
1422 {2, 0, 2, 0}, /* x16ss_x8ss */
1423 {0, 0, 0, 0}, /* NC_x8ss */
1424 {2, 0, 2, 2}, /* x8ss_x8ds */
1425 {2, 2, 2, 2}, /* x8ds_x8ds */
1426 {2, 0, 2, 2}, /* x16ss_x8ds */
1427 {0, 0, 0, 0}, /* NC_x16ss */
1428 {2, 0, 2, 0}, /* x8ss_x16ss */
1429 {2, 2, 2, 0}, /* x8ds_x16ss */
1430 {2, 0, 2, 0}, /* x16ss_x16ss */
1431 };
1432
1433 printk(BIOS_DEBUG, "MRS...\n");
1434
1435 ddr3_freq = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1436 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
1437 printk(BIOS_DEBUG, "CH%d: Found Rank %d\n", ch, r);
1438 send_jedec_cmd(s, r, ch, NOP_CMD, 0);
1439 udelay(200);
1440 dimmconfig = s->dimm_config[ch];
1441 cmd = ddr3_freq << 3; /* actually twl - 5 which is same */
1442 cmd |= ddr3_emrs2_rtt_wr_config[dimmconfig][r] << 9;
1443 send_jedec_cmd(s, r, ch, EMRS2_CMD, cmd);
1444 send_jedec_cmd(s, r, ch, EMRS3_CMD, 0);
1445 cmd = ddr3_emrs1_rtt_nom_config[dimmconfig][r] << 2;
1446 /* Hardcode output drive strength to 34 Ohm / RZQ/7 (why??) */
1447 cmd |= (1 << 1);
1448 send_jedec_cmd(s, r, ch, EMRS1_CMD, cmd);
1449 /* Burst type interleaved, burst length 8, Reset DLL,
1450 * Precharge PD: DLL on */
1451 send_jedec_cmd(s, r, ch, MRS_CMD, (1 << 3) | (1 << 8)
1452 | (1 << 12) | ((s->selected_timings.CAS - 4) << 4)
1453 | ((s->selected_timings.tWR - 4) << 9));
1454 send_jedec_cmd(s, r, ch, ZQCAL_CMD, (1 << 10));
1455 }
1456 printk(BIOS_DEBUG, "MRS done\n");
1457}
1458
Arthur Heymansadc571a2017-09-25 09:40:54 +02001459static void sdram_recover_receive_enable(const struct sysinfo *s)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001460{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001461 u32 reg32;
Arthur Heymansadc571a2017-09-25 09:40:54 +02001462 u16 medium, coarse_offset;
1463 u8 pi_tap;
1464 int lane, channel;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001465
Arthur Heymansadc571a2017-09-25 09:40:54 +02001466 FOR_EACH_POPULATED_CHANNEL(s->dimms, channel) {
1467 medium = 0;
1468 coarse_offset = 0;
1469 reg32 = MCHBAR32(0x400 * channel + 0x248);
1470 reg32 &= ~0xf0000;
1471 reg32 |= s->rcven_t[channel].min_common_coarse << 16;
1472 MCHBAR32(0x400 * channel + 0x248) = reg32;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001473
Arthur Heymans276049f2017-11-05 05:56:34 +01001474 FOR_EACH_BYTELANE(lane) {
Arthur Heymansadc571a2017-09-25 09:40:54 +02001475 medium |= s->rcven_t[channel].medium[lane]
1476 << (lane * 2);
1477 coarse_offset |=
1478 (s->rcven_t[channel].coarse_offset[lane] & 0x3)
1479 << (lane * 2);
1480
1481 pi_tap = MCHBAR8(0x400 * channel + 0x560 + lane * 4);
1482 pi_tap &= ~0x7f;
1483 pi_tap |= s->rcven_t[channel].tap[lane];
1484 pi_tap |= s->rcven_t[channel].pi[lane] << 4;
1485 MCHBAR8(0x400 * channel + 0x560 + lane * 4) = pi_tap;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001486 }
Arthur Heymansadc571a2017-09-25 09:40:54 +02001487 MCHBAR16(0x400 * channel + 0x58c) = medium;
1488 MCHBAR16(0x400 * channel + 0x5fa) = coarse_offset;
Arthur Heymans97e13d82016-11-30 18:40:38 +01001489 }
1490}
1491
Arthur Heymansadc571a2017-09-25 09:40:54 +02001492static void sdram_program_receive_enable(struct sysinfo *s, int fast_boot)
Arthur Heymans97e13d82016-11-30 18:40:38 +01001493{
Arthur Heymans97e13d82016-11-30 18:40:38 +01001494 /* Program Receive Enable Timings */
Arthur Heymansadc571a2017-09-25 09:40:54 +02001495 if (fast_boot)
1496 sdram_recover_receive_enable(s);
1497 else
Arthur Heymans6d7a8c12017-03-07 20:48:14 +01001498 rcven(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01001499}
1500
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001501static void set_dradrb(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001502{
Arthur Heymans0602ce62018-05-26 14:44:42 +02001503 u8 map, i, ch, r, rankpop0, rankpop1, lastrank_ch1;
Damien Zammit4b513a62015-08-20 00:37:05 +10001504 u32 c0dra = 0;
1505 u32 c1dra = 0;
1506 u32 c0drb = 0;
1507 u32 c1drb = 0;
1508 u32 dra;
1509 u32 dra0;
1510 u32 dra1;
1511 u16 totalmemorymb;
Arthur Heymans701da392017-12-16 22:56:19 +01001512 u32 dual_channel_size, single_channel_size, single_channel_offset;
1513 u32 size_ch0, size_ch1, size_me;
Damien Zammit4b513a62015-08-20 00:37:05 +10001514 u8 dratab[2][2][2][4] = {
1515 {
1516 {
1517 {0xff, 0xff, 0xff, 0xff},
1518 {0xff, 0x00, 0x02, 0xff}
1519 },
1520 {
1521 {0xff, 0x01, 0xff, 0xff},
1522 {0xff, 0x03, 0xff, 0xff}
1523 }
1524 },
1525 {
1526 {
1527 {0xff, 0xff, 0xff, 0xff},
1528 {0xff, 0x04, 0x06, 0x08}
1529 },
1530 {
1531 {0xff, 0xff, 0xff, 0xff},
1532 {0x05, 0x07, 0x09, 0xff}
1533 }
1534 }
1535 };
1536
1537 u8 drbtab[10] = {0x04, 0x02, 0x08, 0x04, 0x08, 0x04, 0x10, 0x08, 0x20, 0x10};
1538
1539 // DRA
1540 rankpop0 = 0;
1541 rankpop1 = 0;
1542 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001543 if (s->dimms[ch<<1].card_type != RAW_CARD_UNPOPULATED
1544 && (r) < s->dimms[ch<<1].ranks)
Damien Zammit4b513a62015-08-20 00:37:05 +10001545 i = ch << 1;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001546 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001547 i = (ch << 1) + 1;
Arthur Heymans3cf94032017-04-05 16:17:26 +02001548
1549 dra = dratab[s->dimms[i].n_banks]
Damien Zammit4b513a62015-08-20 00:37:05 +10001550 [s->dimms[i].width]
1551 [s->dimms[i].cols-9]
1552 [s->dimms[i].rows-12];
Arthur Heymans3cf94032017-04-05 16:17:26 +02001553 if (s->dimms[i].n_banks == N_BANKS_8)
Damien Zammit4b513a62015-08-20 00:37:05 +10001554 dra |= 0x80;
Damien Zammit4b513a62015-08-20 00:37:05 +10001555 if (ch == 0) {
1556 c0dra |= dra << (r*8);
1557 rankpop0 |= 1 << r;
1558 } else {
1559 c1dra |= dra << (r*8);
1560 rankpop1 |= 1 << r;
1561 }
1562 }
1563 MCHBAR32(0x208) = c0dra;
1564 MCHBAR32(0x608) = c1dra;
1565
Felix Held432575c2018-07-29 18:09:30 +02001566 MCHBAR8_AND_OR(0x262, ~0xf0, (rankpop0 << 4) & 0xf0);
1567 MCHBAR8_AND_OR(0x662, ~0xf0, (rankpop1 << 4) & 0xf0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001568
Arthur Heymansb4a78042017-12-25 20:17:41 +01001569 if (s->spd_type == DDR3) {
1570 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1571 /* ZQCAL enable */
Felix Held432575c2018-07-29 18:09:30 +02001572 MCHBAR32_OR(0x269 + 0x400 * ch, 1 << 26);
Arthur Heymansb4a78042017-12-25 20:17:41 +01001573 }
1574 }
1575
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001576 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 0) ||
1577 ONLY_DIMMB_IS_POPULATED(s->dimms, 0))
Felix Held432575c2018-07-29 18:09:30 +02001578 MCHBAR8_OR(0x260, 1);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001579 if (ONLY_DIMMA_IS_POPULATED(s->dimms, 1) ||
1580 ONLY_DIMMB_IS_POPULATED(s->dimms, 1))
Felix Held432575c2018-07-29 18:09:30 +02001581 MCHBAR8_OR(0x660, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001582
1583 // DRB
Arthur Heymans0602ce62018-05-26 14:44:42 +02001584 lastrank_ch1 = 0;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001585 FOR_EACH_RANK(ch, r) {
Damien Zammit4b513a62015-08-20 00:37:05 +10001586 if (ch == 0) {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001587 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
1588 dra0 = (c0dra >> (8*r)) & 0x7f;
1589 c0drb = (u16)(c0drb + drbtab[dra0]);
1590 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001591 MCHBAR16(0x200 + 2*r) = c0drb;
1592 } else {
Arthur Heymansdfce9322017-12-16 19:48:00 +01001593 if (RANK_IS_POPULATED(s->dimms, ch, r)) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001594 lastrank_ch1 = r;
Arthur Heymansdfce9322017-12-16 19:48:00 +01001595 dra1 = (c1dra >> (8*r)) & 0x7f;
1596 c1drb = (u16)(c1drb + drbtab[dra1]);
1597 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001598 MCHBAR16(0x600 + 2*r) = c1drb;
1599 }
1600 }
1601
1602 s->channel_capacity[0] = c0drb << 6;
1603 s->channel_capacity[1] = c1drb << 6;
Arthur Heymans0602ce62018-05-26 14:44:42 +02001604
1605 /*
1606 * In stacked mode the last present rank on ch1 needs to have its
1607 * size doubled in c1drbx. All subsequent ranks need the same setting
1608 * according to: "Intel 4 Series Chipset Family Datasheet"
1609 */
1610 if (s->stacked_mode) {
1611 for (r = lastrank_ch1; r < 4; r++)
1612 MCHBAR16(0x600 + 2*r) = 2 * c1drb;
1613 }
1614
Damien Zammit4b513a62015-08-20 00:37:05 +10001615 totalmemorymb = s->channel_capacity[0] + s->channel_capacity[1];
1616 printk(BIOS_DEBUG, "Total memory: %d + %d = %dMiB\n",
1617 s->channel_capacity[0], s->channel_capacity[1], totalmemorymb);
1618
Damien Zammit9fb08f52016-01-22 18:56:23 +11001619 /* Populated channel sizes in MiB */
Arthur Heymans701da392017-12-16 22:56:19 +01001620 size_ch0 = s->channel_capacity[0];
1621 size_ch1 = s->channel_capacity[1];
1622 size_me = ME_UMA_SIZEMB;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001623
Arthur Heymans0602ce62018-05-26 14:44:42 +02001624 if (s->stacked_mode) {
Felix Held432575c2018-07-29 18:09:30 +02001625 MCHBAR8_OR(0x111, STACKED_MEM);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001626 } else {
Felix Held432575c2018-07-29 18:09:30 +02001627 MCHBAR8_AND(0x111, ~STACKED_MEM);
1628 MCHBAR8_OR(0x111, 1 << 4);
Arthur Heymans0602ce62018-05-26 14:44:42 +02001629 }
Damien Zammit9fb08f52016-01-22 18:56:23 +11001630
Arthur Heymans0602ce62018-05-26 14:44:42 +02001631 if (s->stacked_mode) {
1632 dual_channel_size = 0;
1633 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001634 dual_channel_size = MIN(size_ch0, size_ch1) * 2;
1635 } else {
1636 if (size_ch0 == 0) {
Elyes HAOUASef906092020-02-20 19:41:17 +01001637 /* ME needs RAM on CH0 */
Arthur Heymans701da392017-12-16 22:56:19 +01001638 size_me = 0;
1639 /* TOTEST: bailout? */
1640 } else {
1641 /* Set ME UMA size in MiB */
1642 MCHBAR16(0x100) = size_me;
1643 /* Set ME UMA Present bit */
Felix Held432575c2018-07-29 18:09:30 +02001644 MCHBAR32_OR(0x111, 1);
Arthur Heymans701da392017-12-16 22:56:19 +01001645 }
1646 dual_channel_size = MIN(size_ch0 - size_me, size_ch1) * 2;
1647 }
Arthur Heymans0602ce62018-05-26 14:44:42 +02001648
Arthur Heymans701da392017-12-16 22:56:19 +01001649 MCHBAR16(0x104) = dual_channel_size;
1650 single_channel_size = size_ch0 + size_ch1 - dual_channel_size;
1651 MCHBAR16(0x102) = single_channel_size;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001652
Damien Zammit4b513a62015-08-20 00:37:05 +10001653 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001654 if (size_ch0 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001655 map = 0;
Arthur Heymans701da392017-12-16 22:56:19 +01001656 else if (size_ch1 == 0)
Damien Zammit4b513a62015-08-20 00:37:05 +10001657 map |= 0x20;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001658 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001659 map |= 0x40;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001660
Arthur Heymans701da392017-12-16 22:56:19 +01001661 if (dual_channel_size == 0)
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001662 map |= 0x18;
Arthur Heymans701da392017-12-16 22:56:19 +01001663 /* Enable flex mode, we hardcode this everywhere */
1664 if (size_me == 0) {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001665 if (!(s->stacked_mode && size_ch0 != 0 && size_ch1 != 0)) {
1666 map |= 0x04;
1667 if (size_ch0 <= size_ch1)
1668 map |= 0x01;
1669 }
Arthur Heymans701da392017-12-16 22:56:19 +01001670 } else {
Arthur Heymans0602ce62018-05-26 14:44:42 +02001671 if (s->stacked_mode == 0 && size_ch0 - size_me < size_ch1)
Arthur Heymans701da392017-12-16 22:56:19 +01001672 map |= 0x04;
1673 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001674
Damien Zammit4b513a62015-08-20 00:37:05 +10001675 MCHBAR8(0x110) = map;
1676 MCHBAR16(0x10e) = 0;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001677
Arthur Heymans701da392017-12-16 22:56:19 +01001678 /*
1679 * "108h[15:0] Single Channel Offset for Ch0"
1680 * This is the 'limit' of the part on CH0 that cannot be matched
1681 * with memory on CH1. MCHBAR16(0x10a) is where the dual channel
1682 * memory on ch0s end and MCHBAR16(0x108) is the limit of the single
1683 * channel size on ch0.
1684 */
Arthur Heymans0602ce62018-05-26 14:44:42 +02001685 if (s->stacked_mode && size_ch1 != 0) {
1686 single_channel_offset = 0;
1687 } else if (size_me == 0) {
Arthur Heymans701da392017-12-16 22:56:19 +01001688 if (size_ch0 > size_ch1)
1689 single_channel_offset = dual_channel_size / 2
1690 + single_channel_size;
1691 else
1692 single_channel_offset = dual_channel_size / 2;
1693 } else {
1694 if ((size_ch0 > size_ch1) && ((map & 0x7) == 4))
1695 single_channel_offset = dual_channel_size / 2
1696 + single_channel_size;
1697 else
1698 single_channel_offset = dual_channel_size / 2
1699 + size_me;
1700 }
1701
1702 MCHBAR16(0x108) = single_channel_offset;
1703 MCHBAR16(0x10a) = dual_channel_size / 2;
Damien Zammit4b513a62015-08-20 00:37:05 +10001704}
1705
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001706static void configure_mmap(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001707{
Damien Zammitd63115d2016-01-22 19:11:44 +11001708 bool reclaim;
1709 u32 gfxsize, gttsize, tsegsize, mmiosize, tom, tolud, touud;
1710 u32 gfxbase, gttbase, tsegbase, reclaimbase, reclaimlimit;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001711 u32 mmiostart, umasizem;
Damien Zammit4b513a62015-08-20 00:37:05 +10001712 u16 ggc;
Arthur Heymans27f94ee2016-06-18 21:08:58 +02001713 u16 ggc2uma[] = { 0, 1, 4, 8, 16, 32, 48, 64, 128, 256, 96,
1714 160, 224, 352 };
Damien Zammit4b513a62015-08-20 00:37:05 +10001715 u8 ggc2gtt[] = { 0, 1, 0, 2, 0, 0, 0, 0, 0, 2, 3, 4};
Arthur Heymans16a70a42017-09-22 12:22:24 +02001716 u8 reg8;
Damien Zammit4b513a62015-08-20 00:37:05 +10001717
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001718 ggc = pci_read_config16(PCI_DEV(0, 0, 0), 0x52);
Damien Zammit4b513a62015-08-20 00:37:05 +10001719 gfxsize = ggc2uma[(ggc & 0xf0) >> 4];
1720 gttsize = ggc2gtt[(ggc & 0xf00) >> 8];
Arthur Heymansd522db02018-08-06 15:50:54 +02001721 /* TSEG 2M, This amount can easily be covered by SMRR MTRR's,
1722 which requires to have TSEG_BASE aligned to TSEG_SIZE. */
1723 tsegsize = 2;
Damien Zammit523e90f2016-09-05 02:32:40 +10001724 mmiosize = 0x800; // 2GB MMIO
Arthur Heymans16a70a42017-09-22 12:22:24 +02001725 umasizem = gfxsize + gttsize + tsegsize;
1726 mmiostart = 0x1000 - mmiosize + umasizem;
Damien Zammit9fb08f52016-01-22 18:56:23 +11001727 tom = s->channel_capacity[0] + s->channel_capacity[1] - ME_UMA_SIZEMB;
Arthur Heymans16a70a42017-09-22 12:22:24 +02001728 tolud = MIN(mmiostart, tom);
Damien Zammitd63115d2016-01-22 19:11:44 +11001729
1730 reclaim = false;
1731 if ((tom - tolud) > 0x40)
1732 reclaim = true;
1733
1734 if (reclaim) {
1735 tolud = tolud & ~0x3f;
1736 tom = tom & ~0x3f;
1737 reclaimbase = MAX(0x1000, tom);
1738 reclaimlimit = reclaimbase + (MIN(0x1000, tom) - tolud) - 0x40;
1739 }
1740
Damien Zammit4b513a62015-08-20 00:37:05 +10001741 touud = tom;
Damien Zammitd63115d2016-01-22 19:11:44 +11001742 if (reclaim)
1743 touud = reclaimlimit + 0x40;
1744
Damien Zammit4b513a62015-08-20 00:37:05 +10001745 gfxbase = tolud - gfxsize;
1746 gttbase = gfxbase - gttsize;
1747 tsegbase = gttbase - tsegsize;
1748
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001749 pci_write_config16(PCI_DEV(0, 0, 0), 0xb0, tolud << 4);
1750 pci_write_config16(PCI_DEV(0, 0, 0), 0xa0, tom >> 6);
Damien Zammitd63115d2016-01-22 19:11:44 +11001751 if (reclaim) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001752 pci_write_config16(PCI_DEV(0, 0, 0), 0x98,
Damien Zammitd63115d2016-01-22 19:11:44 +11001753 (u16)(reclaimbase >> 6));
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001754 pci_write_config16(PCI_DEV(0, 0, 0), 0x9a,
Damien Zammitd63115d2016-01-22 19:11:44 +11001755 (u16)(reclaimlimit >> 6));
1756 }
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001757 pci_write_config16(PCI_DEV(0, 0, 0), 0xa2, touud);
1758 pci_write_config32(PCI_DEV(0, 0, 0), 0xa4, gfxbase << 20);
1759 pci_write_config32(PCI_DEV(0, 0, 0), 0xa8, gttbase << 20);
Arthur Heymansd522db02018-08-06 15:50:54 +02001760 /* Enable and set tseg size to 2M */
Arthur Heymans16a70a42017-09-22 12:22:24 +02001761 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC);
1762 reg8 &= ~0x7;
Arthur Heymansd522db02018-08-06 15:50:54 +02001763 reg8 |= (1 << 1) | (1 << 0); /* 2M and TSEG_Enable */
Arthur Heymans16a70a42017-09-22 12:22:24 +02001764 pci_write_config8(PCI_DEV(0, 0, 0), D0F0_ESMRAMC, reg8);
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001765 pci_write_config32(PCI_DEV(0, 0, 0), 0xac, tsegbase << 20);
Damien Zammit4b513a62015-08-20 00:37:05 +10001766}
1767
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001768static void set_enhanced_mode(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001769{
1770 u8 ch, reg8;
Arthur Heymans7345a172018-05-26 15:08:06 +02001771 u32 reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001772
1773 MCHBAR32(0xfb0) = 0x1000d024;
1774 MCHBAR32(0xfb4) = 0xc842;
1775 MCHBAR32(0xfbc) = 0xf;
1776 MCHBAR32(0xfc4) = 0xfe22244;
1777 MCHBAR8(0x12f) = 0x5c;
Felix Held432575c2018-07-29 18:09:30 +02001778 MCHBAR8_OR(0xfb0, 1);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001779 if (s->selected_timings.mem_clk <= MEM_CLOCK_800MHz)
Felix Held432575c2018-07-29 18:09:30 +02001780 MCHBAR8_OR(0x12f, 0x2);
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001781 else
Felix Held432575c2018-07-29 18:09:30 +02001782 MCHBAR8_AND(0x12f, ~0x2);
1783 MCHBAR8_AND_OR(0x6c0, ~0xf0, 0xa0);
Damien Zammit4b513a62015-08-20 00:37:05 +10001784 MCHBAR32(0xfa8) = 0x30d400;
1785
1786 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02001787 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001788 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
1789 MCHBAR16(0x400*ch + 0x27c) = 0x0041;
1790 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02001791 MCHBAR16_OR(0x400*ch + 0x272, 0x100);
1792 MCHBAR8_AND_OR(0x400*ch + 0x243, ~0x2, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001793 MCHBAR32(0x400*ch + 0x288) = 0x8040200;
1794 MCHBAR32(0x400*ch + 0x28c) = 0xff402010;
1795 MCHBAR32(0x400*ch + 0x290) = 0x4f2091c;
1796 }
1797
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001798 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf0);
1799 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 | 1);
Felix Held3a2f9002018-07-29 18:51:22 +02001800 MCHBAR32_AND_OR(0xfa0, ~0x20002, 0x2 | (s->selected_timings.fsb_clk ==
1801 FSB_CLOCK_1333MHz ? 0x20000 : 0));
Arthur Heymans7345a172018-05-26 15:08:06 +02001802 reg32 = 0x219100c2;
1803 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz) {
1804 reg32 |= 1;
1805 if (s->selected_timings.mem_clk == MEM_CLOCK_1066MHz)
1806 reg32 &= ~0x10000;
1807 } else if (s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz) {
1808 reg32 &= ~0x10000;
1809 }
Felix Held432575c2018-07-29 18:09:30 +02001810 MCHBAR32_AND_OR(0xfa4, ~0x219100c3, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001811 reg32 = 0x44a00;
1812 switch (s->selected_timings.fsb_clk) {
1813 case FSB_CLOCK_1333MHz:
1814 reg32 |= 0x62;
1815 break;
1816 case FSB_CLOCK_1066MHz:
1817 reg32 |= 0x5a;
1818 break;
1819 default:
1820 case FSB_CLOCK_800MHz:
1821 reg32 |= 0x53;
1822 break;
1823 }
1824
1825 MCHBAR32(0x2c) = reg32;
Damien Zammit4b513a62015-08-20 00:37:05 +10001826 MCHBAR32(0x30) = 0x1f5a86;
1827 MCHBAR32(0x34) = 0x1902810;
1828 MCHBAR32(0x38) = 0xf7000000;
Arthur Heymans7345a172018-05-26 15:08:06 +02001829 reg32 = 0x23014410;
1830 if (s->selected_timings.fsb_clk > FSB_CLOCK_800MHz)
1831 reg32 = (reg32 & ~0x2000000) | 0x44000000;
1832 MCHBAR32(0x3c) = reg32;
1833 reg32 = 0x8f038000;
1834 if (s->selected_timings.fsb_clk == FSB_CLOCK_1333MHz)
1835 reg32 &= ~0x4000000;
Felix Held432575c2018-07-29 18:09:30 +02001836 MCHBAR32_AND_OR(0x40, ~0x8f038000, reg32);
Arthur Heymans7345a172018-05-26 15:08:06 +02001837 reg32 = 0x00013001;
1838 if (s->selected_timings.fsb_clk < FSB_CLOCK_1333MHz)
1839 reg32 |= 0x20000;
1840 MCHBAR32(0x20) = reg32;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001841 pci_write_config8(PCI_DEV(0, 0, 0), 0xf0, reg8 & ~1);
Damien Zammit4b513a62015-08-20 00:37:05 +10001842}
1843
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001844static void power_settings(struct sysinfo *s)
Damien Zammit4b513a62015-08-20 00:37:05 +10001845{
1846 u32 reg1, reg2, reg3, reg4, clkgate, x592;
1847 u8 lane, ch;
1848 u8 twl = 0;
1849 u16 x264, x23c;
1850
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001851 if (s->spd_type == DDR2) {
1852 twl = s->selected_timings.CAS - 1;
1853 x264 = 0x78;
1854
1855 switch (s->selected_timings.mem_clk) {
1856 default:
1857 case MEM_CLOCK_667MHz:
1858 reg1 = 0x99;
1859 reg2 = 0x1048a9;
1860 clkgate = 0x230000;
1861 x23c = 0x7a89;
1862 break;
1863 case MEM_CLOCK_800MHz:
1864 if (s->selected_timings.CAS == 5) {
1865 reg1 = 0x19a;
1866 reg2 = 0x1048aa;
1867 } else {
1868 reg1 = 0x9a;
1869 reg2 = 0x2158aa;
Damien Zammit4b513a62015-08-20 00:37:05 +10001870 x264 = 0x89;
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001871 }
1872 clkgate = 0x280000;
1873 x23c = 0x7b89;
1874 break;
Damien Zammit4b513a62015-08-20 00:37:05 +10001875 }
Arthur Heymans3fa103a2017-05-25 19:54:49 +02001876 reg3 = 0x232;
1877 reg4 = 0x2864;
1878 } else { /* DDR3 */
1879 int ddr3_idx = s->selected_timings.mem_clk - MEM_CLOCK_800MHz;
1880 int cas_idx = s->selected_timings.CAS - 5;
1881
1882 twl = s->selected_timings.mem_clk - MEM_CLOCK_800MHz + 5;
1883 reg1 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][0];
1884 reg2 = ddr3_c2_tab[s->nmode - 1][ddr3_idx][cas_idx][1];
1885 reg3 = 0x764;
1886 reg4 = 0x78c8;
1887 x264 = ddr3_c2_x264[ddr3_idx][cas_idx];
1888 x23c = ddr3_c2_x23c[ddr3_idx][cas_idx];
1889 switch (s->selected_timings.mem_clk) {
1890 case MEM_CLOCK_800MHz:
1891 default:
1892 clkgate = 0x280000;
1893 break;
1894 case MEM_CLOCK_1066MHz:
1895 clkgate = 0x350000;
1896 break;
1897 case MEM_CLOCK_1333MHz:
1898 clkgate = 0xff0000;
1899 break;
1900 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001901 }
Damien Zammit4b513a62015-08-20 00:37:05 +10001902
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001903 if (CHANNEL_IS_POPULATED(s->dimms, 0) && CHANNEL_IS_POPULATED(s->dimms, 1))
Damien Zammit4b513a62015-08-20 00:37:05 +10001904 MCHBAR32(0x14) = 0x0010461f;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001905 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001906 MCHBAR32(0x14) = 0x0010691f;
Damien Zammit4b513a62015-08-20 00:37:05 +10001907 MCHBAR32(0x18) = 0xdf6437f7;
1908 MCHBAR32(0x1c) = 0x0;
Felix Held432575c2018-07-29 18:09:30 +02001909 MCHBAR32_AND_OR(0x24, ~0xe0000000, 0x60000000);
1910 MCHBAR32_AND_OR(0x44, ~0x1fef0000, 0x6b0000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001911 MCHBAR16(0x115) = (u16) reg1;
Felix Held432575c2018-07-29 18:09:30 +02001912 MCHBAR32_AND_OR(0x117, ~0xffffff, reg2);
Damien Zammit4b513a62015-08-20 00:37:05 +10001913 MCHBAR8(0x124) = 0x7;
Felix Held432575c2018-07-29 18:09:30 +02001914 // not sure if dummy reads are needed
1915 MCHBAR16_AND_OR(0x12a, 0, 0x80);
1916 MCHBAR8_AND_OR(0x12c, 0, 0xa0);
1917 MCHBAR16_AND(0x174, ~(1 << 15));
1918 MCHBAR16_AND_OR(0x188, ~0x1f00, 0x1f00);
1919 MCHBAR8_AND(0x18c, ~0x8);
1920 MCHBAR8_OR(0x192, 1);
1921 MCHBAR8_OR(0x193, 0xf);
1922 MCHBAR16_AND_OR(0x1b4, ~0x480, 0x80);
1923 MCHBAR16_AND_OR(0x210, ~0x1fff, 0x3f); // | clockgatingiii
1924 // non-aligned access: possible bug?
1925 MCHBAR32_AND_OR(0x6d1, ~0xff03ff, 0x100 | clkgate);
1926 MCHBAR8_AND_OR(0x212, ~0x7f, 0x7f);
1927 MCHBAR32_AND_OR(0x2c0, ~0xffff0, 0xcc5f0);
1928 MCHBAR8_AND_OR(0x2c4, ~0x70, 0x70);
1929 // non-aligned access: possible bug?
1930 MCHBAR32_AND_OR(0x2d1, ~0xffffff, 0xff2831); // | clockgatingi
Damien Zammit4b513a62015-08-20 00:37:05 +10001931 MCHBAR32(0x2d4) = 0x40453600;
1932 MCHBAR32(0x300) = 0xc0b0a08;
1933 MCHBAR32(0x304) = 0x6040201;
Felix Held432575c2018-07-29 18:09:30 +02001934 MCHBAR32_AND_OR(0x30c, ~0x43c0f, 0x41405);
Arthur Heymans7345a172018-05-26 15:08:06 +02001935 MCHBAR16(0x610) = reg3;
1936 MCHBAR16(0x612) = reg4;
Felix Held432575c2018-07-29 18:09:30 +02001937 MCHBAR32_AND_OR(0x62c, ~0xc000000, 0x4000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001938 MCHBAR32(0xae4) = 0;
Felix Held432575c2018-07-29 18:09:30 +02001939 MCHBAR32_AND_OR(0xc00, ~0xf0000, 0x10000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001940 MCHBAR32(0xf00) = 0x393a3b3c;
1941 MCHBAR32(0xf04) = 0x3d3e3f40;
1942 MCHBAR32(0xf08) = 0x393a3b3c;
1943 MCHBAR32(0xf0c) = 0x3d3e3f40;
Felix Held432575c2018-07-29 18:09:30 +02001944 MCHBAR32_AND(0xf18, ~0xfff00001);
Damien Zammit4b513a62015-08-20 00:37:05 +10001945 MCHBAR32(0xf48) = 0xfff0ffe0;
1946 MCHBAR32(0xf4c) = 0xffc0ff00;
1947 MCHBAR32(0xf50) = 0xfc00f000;
1948 MCHBAR32(0xf54) = 0xc0008000;
Felix Held432575c2018-07-29 18:09:30 +02001949 MCHBAR32_AND_OR(0xf6c, ~0xffff0000, 0xffff0000);
1950 MCHBAR32_AND(0xfac, ~0x80000000);
1951 MCHBAR32_AND(0xfb8, ~0xff000000);
1952 MCHBAR32_AND_OR(0xfbc, ~0x7f800, 0xf000);
Damien Zammit4b513a62015-08-20 00:37:05 +10001953 MCHBAR32(0x1104) = 0x3003232;
1954 MCHBAR32(0x1108) = 0x74;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001955 if (s->selected_timings.fsb_clk == FSB_CLOCK_800MHz)
Damien Zammit4b513a62015-08-20 00:37:05 +10001956 MCHBAR32(0x110c) = 0xaa;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001957 else
Damien Zammit4b513a62015-08-20 00:37:05 +10001958 MCHBAR32(0x110c) = 0x100;
Damien Zammit4b513a62015-08-20 00:37:05 +10001959 MCHBAR32(0x1110) = 0x10810350 & ~0x78;
1960 MCHBAR32(0x1114) = 0;
Damien Zammit4b513a62015-08-20 00:37:05 +10001961 x592 = 0xff;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001962 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 3)
Damien Zammit4b513a62015-08-20 00:37:05 +10001963 x592 = ~0x4;
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001964
Damien Zammit4b513a62015-08-20 00:37:05 +10001965 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
1966 MCHBAR8(0x400*ch + 0x239) = twl + 15;
1967 MCHBAR16(0x400*ch + 0x23c) = x23c;
Felix Held432575c2018-07-29 18:09:30 +02001968 MCHBAR32_AND_OR(0x400*ch + 0x248, ~0x706033, 0x406033);
1969 MCHBAR32_AND_OR(0x400*ch + 0x260, ~(1 << 16), 1 << 16);
Damien Zammit4b513a62015-08-20 00:37:05 +10001970 MCHBAR8(0x400*ch + 0x264) = x264;
Felix Held432575c2018-07-29 18:09:30 +02001971 MCHBAR8_AND_OR(0x400*ch + 0x592, ~0x3f, 0x3c & x592);
1972 MCHBAR8_AND_OR(0x400*ch + 0x593, ~0x1f, 0x1e);
Damien Zammit4b513a62015-08-20 00:37:05 +10001973 }
1974
Arthur Heymans70a1dda2017-03-09 01:58:24 +01001975 for (lane = 0; lane < 8; lane++)
Felix Held432575c2018-07-29 18:09:30 +02001976 MCHBAR8_AND(0x561 + (lane << 2), ~(1 << 3));
Damien Zammit4b513a62015-08-20 00:37:05 +10001977}
1978
Arthur Heymansb5170c32017-12-25 20:13:28 +01001979static void software_ddr3_reset(struct sysinfo *s)
1980{
1981 printk(BIOS_DEBUG, "Software initiated DDR3 reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02001982 MCHBAR8_OR(0x1a8, 0x02);
1983 MCHBAR8_AND(0x5da, ~0x80);
1984 MCHBAR8_AND(0x1a8, ~0x02);
1985 MCHBAR8_AND_OR(0x5da, ~0x03, 1);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001986 udelay(200);
Felix Held432575c2018-07-29 18:09:30 +02001987 MCHBAR8_AND(0x1a8, ~0x02);
1988 MCHBAR8_OR(0x5da, 0x80);
1989 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001990 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02001991 MCHBAR8_OR(0x5da, 0x03);
1992 MCHBAR8_AND(0x5da, ~0x03);
Arthur Heymansb5170c32017-12-25 20:13:28 +01001993 /* After write leveling the dram needs to be reset and reinitialised */
1994 jedec_ddr3(s);
1995}
1996
Arthur Heymansa2cc2312017-05-15 10:13:36 +02001997void do_raminit(struct sysinfo *s, int fast_boot)
Damien Zammit4b513a62015-08-20 00:37:05 +10001998{
1999 u8 ch;
2000 u8 r, bank;
2001 u32 reg32;
2002
Arthur Heymans97e13d82016-11-30 18:40:38 +01002003 if (s->boot_path != BOOT_PATH_WARM_RESET) {
2004 // Clear self refresh
2005 MCHBAR32(PMSTS_MCHBAR) = MCHBAR32(PMSTS_MCHBAR)
2006 | PMSTS_BOTH_SELFREFRESH;
Damien Zammit4b513a62015-08-20 00:37:05 +10002007
Arthur Heymans97e13d82016-11-30 18:40:38 +01002008 // Clear host clk gate reg
Felix Held432575c2018-07-29 18:09:30 +02002009 MCHBAR32_OR(0x1c, 0xffffffff);
Damien Zammit4b513a62015-08-20 00:37:05 +10002010
Arthur Heymans840c27e2017-05-15 10:21:37 +02002011 // Select type
2012 if (s->spd_type == DDR2)
Felix Held432575c2018-07-29 18:09:30 +02002013 MCHBAR8_AND(0x1a8, ~0x4);
Arthur Heymans840c27e2017-05-15 10:21:37 +02002014 else
Felix Held432575c2018-07-29 18:09:30 +02002015 MCHBAR8_OR(0x1a8, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002016
Arthur Heymans97e13d82016-11-30 18:40:38 +01002017 // Set freq
Felix Held432575c2018-07-29 18:09:30 +02002018 MCHBAR32_AND_OR(0xc00, ~0x70,
2019 (s->selected_timings.mem_clk << 4) | (1 << 10));
Damien Zammit4b513a62015-08-20 00:37:05 +10002020
Arthur Heymans97e13d82016-11-30 18:40:38 +01002021 // Overwrite freq if chipset rejects it
2022 s->selected_timings.mem_clk = (MCHBAR8(0xc00) & 0x70) >> 4;
2023 if (s->selected_timings.mem_clk > (s->max_fsb + 3))
2024 die("Error: DDR is faster than FSB, halt\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002025 }
2026
Damien Zammit4b513a62015-08-20 00:37:05 +10002027 // Program clock crossing
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002028 program_crossclock(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002029 printk(BIOS_DEBUG, "Done clk crossing\n");
2030
Arthur Heymans97e13d82016-11-30 18:40:38 +01002031 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002032 setioclk_dram(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002033 printk(BIOS_DEBUG, "Done I/O clk\n");
2034 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002035
2036 // Grant to launch
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002037 launch_dram(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002038 printk(BIOS_DEBUG, "Done launch\n");
2039
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002040 // Program DRAM timings
2041 program_timings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002042 printk(BIOS_DEBUG, "Done timings\n");
2043
2044 // Program DLL
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002045 program_dll(s);
Arthur Heymans0bf87de2017-11-04 06:15:05 +01002046 if (!fast_boot)
2047 select_default_dq_dqs_settings(s);
2048 set_all_dq_dqs_dll_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002049
2050 // RCOMP
Arthur Heymans97e13d82016-11-30 18:40:38 +01002051 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002052 prog_rcomp(s);
Arthur Heymans97e13d82016-11-30 18:40:38 +01002053 printk(BIOS_DEBUG, "RCOMP\n");
2054 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002055
2056 // ODT
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002057 program_odt(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002058 printk(BIOS_DEBUG, "Done ODT\n");
2059
2060 // RCOMP update
Arthur Heymans97e13d82016-11-30 18:40:38 +01002061 if (s->boot_path != BOOT_PATH_WARM_RESET) {
Felix Held432575c2018-07-29 18:09:30 +02002062 while (MCHBAR8(0x130) & 1)
Arthur Heymans97e13d82016-11-30 18:40:38 +01002063 ;
2064 printk(BIOS_DEBUG, "Done RCOMP update\n");
2065 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002066
Arthur Heymans1994e4482017-11-04 07:52:23 +01002067 pre_jedec_memory_map();
Damien Zammit4b513a62015-08-20 00:37:05 +10002068
2069 // IOBUFACT
2070 if (CHANNEL_IS_POPULATED(s->dimms, 0)) {
Felix Held432575c2018-07-29 18:09:30 +02002071 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2072 MCHBAR8_OR(0x5d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002073 }
2074 if (CHANNEL_IS_POPULATED(s->dimms, 1)) {
Arthur Heymans70a1dda2017-03-09 01:58:24 +01002075 if (pci_read_config8(PCI_DEV(0, 0, 0), 0x8) < 2) {
Felix Held432575c2018-07-29 18:09:30 +02002076 MCHBAR8_AND_OR(0x5dd, ~0x3f, 0x3f);
2077 MCHBAR8_OR(0x5d8, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002078 }
Felix Held432575c2018-07-29 18:09:30 +02002079 MCHBAR8_OR(0x9dd, 0x3f);
2080 MCHBAR8_OR(0x9d8, 0x7);
Damien Zammit4b513a62015-08-20 00:37:05 +10002081 }
2082
Arthur Heymansb5170c32017-12-25 20:13:28 +01002083 /* DDR3 reset */
2084 if ((s->spd_type == DDR3) && (s->boot_path != BOOT_PATH_RESUME)) {
2085 printk(BIOS_DEBUG, "DDR3 Reset.\n");
Felix Held432575c2018-07-29 18:09:30 +02002086 MCHBAR8_AND(0x1a8, ~0x2);
2087 MCHBAR8_OR(0x5da, 0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002088 udelay(500);
Felix Held432575c2018-07-29 18:09:30 +02002089 MCHBAR8_AND(0x1a8, ~0x2);
2090 MCHBAR8_AND(0x5da, ~0x80);
Arthur Heymansb5170c32017-12-25 20:13:28 +01002091 udelay(500);
2092 }
2093
Damien Zammit4b513a62015-08-20 00:37:05 +10002094 // Pre jedec
Felix Held432575c2018-07-29 18:09:30 +02002095 MCHBAR8_OR(0x40, 0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002096 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002097 MCHBAR32_OR(0x400*ch + 0x260, 1 << 27);
Damien Zammit4b513a62015-08-20 00:37:05 +10002098 }
Felix Held432575c2018-07-29 18:09:30 +02002099 MCHBAR16_OR(0x212, 0xf000);
2100 MCHBAR16_OR(0x212, 0xf00);
Damien Zammit4b513a62015-08-20 00:37:05 +10002101 printk(BIOS_DEBUG, "Done pre-jedec\n");
2102
2103 // JEDEC reset
Arthur Heymansf1287262017-12-25 18:30:01 +01002104 if (s->boot_path != BOOT_PATH_RESUME) {
2105 if (s->spd_type == DDR2)
2106 jedec_ddr2(s);
2107 else /* DDR3 */
2108 jedec_ddr3(s);
2109 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002110
2111 printk(BIOS_DEBUG, "Done jedec steps\n");
2112
Arthur Heymansb5170c32017-12-25 20:13:28 +01002113 if (s->spd_type == DDR3) {
2114 if (!fast_boot)
2115 search_write_leveling(s);
2116 if (s->boot_path == BOOT_PATH_NORMAL)
2117 software_ddr3_reset(s);
2118 }
2119
Damien Zammit4b513a62015-08-20 00:37:05 +10002120 // After JEDEC reset
Felix Held432575c2018-07-29 18:09:30 +02002121 MCHBAR8_AND(0x40, ~0x2);
Damien Zammit4b513a62015-08-20 00:37:05 +10002122 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Arthur Heymans0d284952017-05-25 19:55:52 +02002123 reg32 = (2 << 18);
2124 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2125 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][0]
2126 << 13;
2127 if (s->selected_timings.mem_clk == MEM_CLOCK_667MHz &&
2128 s->selected_timings.fsb_clk == FSB_CLOCK_1066MHz &&
2129 ch == 1) {
2130 reg32 |= (post_jedec_tab[s->selected_timings.fsb_clk]
2131 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2132 - 1) << 8;
2133 } else {
2134 reg32 |= post_jedec_tab[s->selected_timings.fsb_clk]
2135 [s->selected_timings.mem_clk - MEM_CLOCK_667MHz][1]
2136 << 8;
2137 }
Felix Held432575c2018-07-29 18:09:30 +02002138 MCHBAR32_AND_OR(0x400*ch + 0x274, ~0xfff00, reg32);
2139 MCHBAR8_AND(0x400*ch + 0x274, ~0x80);
2140 MCHBAR8_OR(0x400*ch + 0x26c, 1);
Damien Zammit4b513a62015-08-20 00:37:05 +10002141 MCHBAR32(0x400*ch + 0x278) = 0x88141881;
2142 MCHBAR16(0x400*ch + 0x27c) = 0x41;
2143 MCHBAR8(0x400*ch + 0x292) = 0xf2;
Felix Held432575c2018-07-29 18:09:30 +02002144 MCHBAR8_OR(0x400*ch + 0x271, 0xe);
Damien Zammit4b513a62015-08-20 00:37:05 +10002145 }
Felix Held432575c2018-07-29 18:09:30 +02002146 MCHBAR8_OR(0x2c4, 0x8);
2147 MCHBAR8_OR(0x2c3, 0x40);
2148 MCHBAR8_OR(0x2c4, 0x4);
Damien Zammit4b513a62015-08-20 00:37:05 +10002149
2150 printk(BIOS_DEBUG, "Done post-jedec\n");
2151
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002152 // Set DDR init complete
Damien Zammit4b513a62015-08-20 00:37:05 +10002153 FOR_EACH_POPULATED_CHANNEL(s->dimms, ch) {
Felix Held432575c2018-07-29 18:09:30 +02002154 MCHBAR32_OR(0x400*ch + 0x268, 0xc0000000);
Damien Zammit4b513a62015-08-20 00:37:05 +10002155 }
2156
Arthur Heymans8bb2bac2019-08-10 20:34:17 +02002157 // Dummy reads
2158 if (s->boot_path == BOOT_PATH_NORMAL) {
2159 FOR_EACH_POPULATED_RANK(s->dimms, ch, r) {
2160 for (bank = 0; bank < 4; bank++)
2161 read32((u32 *)(test_address(ch, r) | 0x800000 | (bank << 12)));
2162 }
2163 }
2164 printk(BIOS_DEBUG, "Done dummy reads\n");
2165
Damien Zammit4b513a62015-08-20 00:37:05 +10002166 // Receive enable
Arthur Heymansadc571a2017-09-25 09:40:54 +02002167 sdram_program_receive_enable(s, fast_boot);
Damien Zammit4b513a62015-08-20 00:37:05 +10002168 printk(BIOS_DEBUG, "Done rcven\n");
2169
2170 // Finish rcven
2171 FOR_EACH_CHANNEL(ch) {
Felix Held432575c2018-07-29 18:09:30 +02002172 MCHBAR8_AND(0x400*ch + 0x5d8, ~0xe);
2173 MCHBAR8_OR(0x400*ch + 0x5d8, 0x2);
2174 MCHBAR8_OR(0x400*ch + 0x5d8, 0x4);
2175 MCHBAR8_OR(0x400*ch + 0x5d8, 0x8);
Damien Zammit4b513a62015-08-20 00:37:05 +10002176 }
Felix Held432575c2018-07-29 18:09:30 +02002177 MCHBAR8_OR(0x5dc, 0x80);
2178 MCHBAR8_AND(0x5dc, ~0x80);
2179 MCHBAR8_OR(0x5dc, 0x80);
Damien Zammit4b513a62015-08-20 00:37:05 +10002180
Damien Zammit4b513a62015-08-20 00:37:05 +10002181 // XXX tRD
2182
Arthur Heymans95c48cb2017-11-04 08:07:06 +01002183 if (!fast_boot) {
2184 if (s->selected_timings.mem_clk > MEM_CLOCK_667MHz) {
2185 if(do_write_training(s))
2186 die("DQ write training failed!");
2187 }
2188 if (do_read_training(s))
2189 die("DQS read training failed!");
2190 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002191
2192 // DRADRB
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002193 set_dradrb(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002194 printk(BIOS_DEBUG, "Done DRADRB\n");
2195
2196 // Memory map
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002197 configure_mmap(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002198 printk(BIOS_DEBUG, "Done memory map\n");
2199
2200 // Enhanced mode
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002201 set_enhanced_mode(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002202 printk(BIOS_DEBUG, "Done enhanced mode\n");
2203
2204 // Periodic RCOMP
Felix Held432575c2018-07-29 18:09:30 +02002205 MCHBAR16_AND_OR(0x160, ~0xfff, 0x999);
2206 MCHBAR16_OR(0x1b4, 0x3000);
2207 MCHBAR8_OR(0x130, 0x82);
Damien Zammit4b513a62015-08-20 00:37:05 +10002208 printk(BIOS_DEBUG, "Done PRCOMP\n");
2209
2210 // Power settings
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002211 power_settings(s);
Damien Zammit4b513a62015-08-20 00:37:05 +10002212 printk(BIOS_DEBUG, "Done power settings\n");
2213
2214 // ME related
Arthur Heymansddc88282017-02-27 16:27:21 +01002215 /*
2216 * FIXME: This locks some registers like bit1 of GGC
2217 * and is only needed in case of ME being used.
2218 */
2219 if (ME_UMA_SIZEMB != 0) {
2220 if (RANK_IS_POPULATED(s->dimms, 0, 0)
2221 || RANK_IS_POPULATED(s->dimms, 1, 0))
Felix Held432575c2018-07-29 18:09:30 +02002222 MCHBAR8_OR(0xa2f, 1 << 0);
Arthur Heymansddc88282017-02-27 16:27:21 +01002223 if (RANK_IS_POPULATED(s->dimms, 0, 1)
2224 || RANK_IS_POPULATED(s->dimms, 1, 1))
Felix Held432575c2018-07-29 18:09:30 +02002225 MCHBAR8_OR(0xa2f, 1 << 1);
2226 MCHBAR32_OR(0xa30, 1 << 26);
Damien Zammitd63115d2016-01-22 19:11:44 +11002227 }
Damien Zammit4b513a62015-08-20 00:37:05 +10002228
Arthur Heymansa2cc2312017-05-15 10:13:36 +02002229 printk(BIOS_DEBUG, "Done raminit\n");
Damien Zammit4b513a62015-08-20 00:37:05 +10002230}