blob: 5fa9edbcb16c8170efcc2c518023b4c23914e5bf [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
3#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
4#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
5
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Elyes Haouas35c3ae3b2022-10-27 12:25:12 +02007#include <southbridge/intel/common/rcba.h> /* IWYU pragma: export */
Aaron Durbinda5f5092016-07-13 23:23:16 -05008
Aaron Durbinb0f81512016-07-25 21:31:41 -05009#define CROS_GPIO_DEVICE_NAME "LynxPoint"
10
Aaron Durbin76c37002012-10-30 09:03:43 -050011/*
12 * Lynx Point PCH PCI Devices:
13 *
14 * Bus 0:Device 31:Function 0 LPC Controller1
15 * Bus 0:Device 31:Function 2 SATA Controller #1
16 * Bus 0:Device 31:Function 3 SMBus Controller
17 * Bus 0:Device 31:Function 5 SATA Controller #22
18 * Bus 0:Device 31:Function 6 Thermal Subsystem
19 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
20 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
21 * Bus 0:Device 28:Function 0 PCI Express* Port 1
22 * Bus 0:Device 28:Function 1 PCI Express Port 2
23 * Bus 0:Device 28:Function 2 PCI Express Port 3
24 * Bus 0:Device 28:Function 3 PCI Express Port 4
25 * Bus 0:Device 28:Function 4 PCI Express Port 5
26 * Bus 0:Device 28:Function 5 PCI Express Port 6
27 * Bus 0:Device 28:Function 6 PCI Express Port 7
28 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080029 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050030 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080031 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050032 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
33 * Bus 0:Device 22:Function 2 IDE-R
34 * Bus 0:Device 22:Function 3 KT
35 * Bus 0:Device 20:Function 0 xHCI Controller
36*/
37
Aaron Durbin76c37002012-10-30 09:03:43 -050038/* PCH stepping values for LPC device */
Duncan Laurie4bc107b2013-06-24 13:14:44 -070039#define LPT_H_STEP_B0 0x02
40#define LPT_H_STEP_C0 0x03
41#define LPT_H_STEP_C1 0x04
42#define LPT_H_STEP_C2 0x05
43#define LPT_LP_STEP_B0 0x02
44#define LPT_LP_STEP_B1 0x03
45#define LPT_LP_STEP_B2 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -050046
Aaron Durbin76c37002012-10-30 09:03:43 -050047#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050048
Julius Wernercd49cce2019-03-05 16:53:33 -080049#if CONFIG(INTEL_LYNXPOINT_LP)
Duncan Laurie7922b462013-03-08 16:34:33 -080050#define DEFAULT_PMBASE 0x1000
51#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080052#define DEFAULT_GPIOSIZE 0x400
53#else
Duncan Laurie7922b462013-03-08 16:34:33 -080054#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080055#define DEFAULT_GPIOBASE 0x480
56#define DEFAULT_GPIOSIZE 0x80
57#endif
58
Aaron Durbin76c37002012-10-30 09:03:43 -050059#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050060
Angel Ponsf5ec52a2021-03-17 11:24:59 +010061#if CONFIG(INTEL_LYNXPOINT_LP)
62#define MAX_USB2_PORTS 10
63#define MAX_USB3_PORTS 4
64#else
65#define MAX_USB2_PORTS 14
66#define MAX_USB3_PORTS 6
67#endif
68
69/* There are 8 OC pins */
70#define USB_OC_PIN_SKIP 8
71
72enum usb2_port_location {
73 USB_PORT_SKIP = 0,
74 USB_PORT_BACK_PANEL,
75 USB_PORT_FRONT_PANEL,
76 USB_PORT_DOCK,
77 USB_PORT_MINI_PCIE,
78 USB_PORT_FLEX,
79 USB_PORT_INTERNAL,
80};
81
82/*
83 * USB port length is in MRC format: binary-coded decimal length in tenths of an inch.
84 * 4.2 inches -> 0x0042
85 * 12.7 inches -> 0x0127
86 */
87struct usb2_port_config {
88 uint16_t length;
89 bool enable;
90 unsigned short oc_pin;
91 enum usb2_port_location location;
92};
93
94struct usb3_port_config {
95 bool enable;
96 unsigned int oc_pin;
97};
98
99/* Mainboard-specific USB configuration */
100extern const struct usb2_port_config mainboard_usb2_ports[MAX_USB2_PORTS];
101extern const struct usb3_port_config mainboard_usb3_ports[MAX_USB3_PORTS];
102
Angel Ponsd9f1b042020-09-02 20:19:15 +0200103static inline int pch_is_lp(void)
104{
105 return CONFIG(INTEL_LYNXPOINT_LP);
106}
107
Angel Pons31739932020-07-03 23:14:40 +0200108/* PCH platform types, safe for MRC consumption */
109enum pch_platform_type {
110 PCH_TYPE_MOBILE = 0,
111 PCH_TYPE_DESKTOP = 1, /* or server */
112 PCH_TYPE_ULT = 5,
113};
114
Angel Pons567ece42022-05-06 21:56:48 +0200115void pch_dmi_setup_physical_layer(void);
116void pch_dmi_tc_vc_mapping(u32 vc0, u32 vc1, u32 vcp, u32 vcm);
Angel Pons70c61852022-05-06 23:17:39 +0200117void early_usb_init(void);
Angel Pons9c8c8582022-05-06 23:22:11 +0200118void early_thermal_init(void);
Angel Pons567ece42022-05-06 21:56:48 +0200119
Elyes HAOUAS38f1d132018-09-17 08:44:18 +0200120void usb_ehci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
121void usb_ehci_disable(pci_devfn_t dev);
122void usb_xhci_sleep_prepare(pci_devfn_t dev, u8 slp_typ);
Duncan Laurie911cedf2013-07-30 16:05:55 -0700123void usb_xhci_route_all(void);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600124
Angel Pons31739932020-07-03 23:14:40 +0200125enum pch_platform_type get_pch_platform_type(void);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800126int pch_silicon_revision(void);
Tristan Corrickd3f01b22018-12-06 22:46:58 +1300127int pch_silicon_id(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800128u16 get_pmbase(void);
129u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800130
131/* Power Management register handling in pmutil.c */
132/* PM1_CNT */
133void enable_pm1_control(u32 mask);
134void disable_pm1_control(u32 mask);
135/* PM1 */
136u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500137void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800138u32 clear_smi_status(void);
139/* SMI */
140void enable_smi(u32 mask);
141void disable_smi(u32 mask);
142/* ALT_GP_SMI */
143u32 clear_alt_smi_status(void);
144void enable_alt_smi(u32 mask);
145/* TCO */
146u32 clear_tco_status(void);
147void enable_tco_sci(void);
148/* GPE0 */
149u32 clear_gpe_status(void);
150void clear_gpe_enable(void);
151void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
152void disable_all_gpe(void);
153void enable_gpe(u32 mask);
154void disable_gpe(u32 mask);
155
Elyes HAOUAS38f1d132018-09-17 08:44:18 +0200156void pch_enable(struct device *dev);
157void pch_disable_devfn(struct device *dev);
Duncan Laurie8584b222013-02-15 13:52:28 -0800158void pch_log_state(void);
Duncan Lauried7cb8d02013-05-15 15:03:57 -0700159void acpi_create_serialio_ssdt(acpi_header_t *ssdt);
Duncan Laurie8584b222013-02-15 13:52:28 -0800160
Kyösti Mälkki12b121c2019-08-18 16:33:39 +0300161void enable_usb_bar(void);
Angel Pons30931f52021-03-12 13:06:45 +0100162void early_pch_init(void);
Stefan Reinauer779e1782013-10-07 16:29:54 -0700163void pch_enable_lpc(void);
Angel Ponsaced1f02021-04-18 23:57:21 +0200164void uart_bootblock_init(void);
Tristan Corrick655ef612018-10-31 02:26:19 +1300165void mainboard_config_superio(void);
Angel Pons6e1c4712020-07-03 13:05:10 +0200166void mainboard_config_rcba(void);
Aaron Durbin76c37002012-10-30 09:03:43 -0500167
168#define MAINBOARD_POWER_OFF 0
169#define MAINBOARD_POWER_ON 1
170#define MAINBOARD_POWER_KEEP 2
171
Aaron Durbin76c37002012-10-30 09:03:43 -0500172/* PCI Configuration Space (D30:F0): PCI2PCI */
173#define PSTS 0x06
174#define SMLT 0x1b
175#define SECSTS 0x1e
176#define INTR 0x3c
Aaron Durbin76c37002012-10-30 09:03:43 -0500177
Duncan Laurie98c40622013-05-21 16:37:40 -0700178/* Power Management Control and Status */
179#define PCH_PCS 0x84
180#define PCH_PCS_PS_D3HOT 3
181
Angel Pons30392ae2020-07-12 01:06:23 +0200182/* SerialIO */
183#define PCH_DEVFN_SDMA PCI_DEVFN(0x15, 0)
184#define PCH_DEVFN_I2C0 PCI_DEVFN(0x15, 1)
185#define PCH_DEVFN_I2C1 PCI_DEVFN(0x15, 2)
186#define PCH_DEVFN_SPI0 PCI_DEVFN(0x15, 3)
187#define PCH_DEVFN_SPI1 PCI_DEVFN(0x15, 4)
188#define PCH_DEVFN_UART0 PCI_DEVFN(0x15, 5)
189#define PCH_DEVFN_UART1 PCI_DEVFN(0x15, 6)
190
191#define PCH_DEVFN_SDIO PCI_DEVFN(0x17, 0)
192
Aaron Durbin76c37002012-10-30 09:03:43 -0500193#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
194#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700195#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500196#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
197#define PCH_PCIE_DEV_SLOT 28
198
199/* PCI Configuration Space (D31:F0): LPC */
200#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
201#define SERIRQ_CNTL 0x64
202
203#define GEN_PMCON_1 0xa0
Angel Pons35605d62021-04-24 11:54:01 +0200204#define SMI_LOCK (1 << 4)
Aaron Durbin76c37002012-10-30 09:03:43 -0500205#define GEN_PMCON_2 0xa2
Angel Pons70c61852022-05-06 23:17:39 +0200206#define GEN_PMCON_2_DISB (1 << 7)
207#define GEN_PMCON_2_MEM_SR (1 << 5)
Angel Pons35605d62021-04-24 11:54:01 +0200208#define SYSTEM_RESET_STS (1 << 4)
209#define THERMTRIP_STS (1 << 3)
210#define SYSPWR_FLR (1 << 1)
211#define PWROK_FLR (1 << 0)
Aaron Durbin76c37002012-10-30 09:03:43 -0500212#define GEN_PMCON_3 0xa4
Angel Pons35605d62021-04-24 11:54:01 +0200213#define SUS_PWR_FLR (1 << 14)
214#define GEN_RST_STS (1 << 9)
215#define RTC_BATTERY_DEAD (1 << 2)
216#define PWR_FLR (1 << 1)
217#define SLEEP_AFTER_POWER_FAIL (1 << 0)
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500218#define PMIR 0xac
Angel Pons8963f7d2020-10-24 12:20:28 +0200219#define PMIR_CF9LOCK (1 << 31)
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500220#define PMIR_CF9GR (1 << 20)
Angel Pons70c61852022-05-06 23:17:39 +0200221#define PMIR_XHCI_SMART_AUTO (1 << 16) /* c.f. LPT BWG or WPT-LP BIOS spec */
Aaron Durbin76c37002012-10-30 09:03:43 -0500222
223/* GEN_PMCON_3 bits */
224#define RTC_BATTERY_DEAD (1 << 2)
225#define RTC_POWER_FAILED (1 << 1)
226#define SLEEP_AFTER_POWER_FAIL (1 << 0)
227
228#define PMBASE 0x40
229#define ACPI_CNTL 0x44
Paul Menzel373a20c2013-05-03 12:17:02 +0200230#define ACPI_EN (1 << 7)
Aaron Durbin76c37002012-10-30 09:03:43 -0500231#define BIOS_CNTL 0xDC
232#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
233#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
234#define GPIO_ROUT 0xb8
235
236#define PIRQA_ROUT 0x60
237#define PIRQB_ROUT 0x61
238#define PIRQC_ROUT 0x62
239#define PIRQD_ROUT 0x63
240#define PIRQE_ROUT 0x68
241#define PIRQF_ROUT 0x69
242#define PIRQG_ROUT 0x6A
243#define PIRQH_ROUT 0x6B
244
245#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
246#define LPC_EN 0x82 /* LPC IF Enables Register */
247#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
248#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
249#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
250#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
251#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
252#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
253#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
254#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
255#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
256#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
Matt DeVilliera51e3792018-03-04 01:44:15 -0600257#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
Angel Pons1afe4692021-02-10 13:41:04 +0100258#define LPC_HnBDF(n) (0x70 + (n) * 2) /* HPET n bus/dev/fn */
Aaron Durbin76c37002012-10-30 09:03:43 -0500259#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
260#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
261#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
262#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600263#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500264
Angel Pons0b3512b2020-08-10 13:02:20 +0200265/* PCI Configuration Space (D31:F2): SATA */
Aaron Durbin76c37002012-10-30 09:03:43 -0500266#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
267#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
Angel Pons93859e32020-11-02 12:08:50 +0100268
Aaron Durbin76c37002012-10-30 09:03:43 -0500269#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
270#define IDE_DECODE_ENABLE (1 << 15)
Aaron Durbin76c37002012-10-30 09:03:43 -0500271#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
272
Aaron Durbin76c37002012-10-30 09:03:43 -0500273#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
274#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
275#define SATA_SP 0xd0 /* Scratchpad */
276
277/* SATA IOBP Registers */
278#define SATA_IOBP_SP0G3IR 0xea000151
279#define SATA_IOBP_SP1G3IR 0xea000051
Angel Pons244a4252020-11-05 10:42:20 +0100280#define SATA_IOBP_SP0DTLE_DATA 0xea002750
281#define SATA_IOBP_SP0DTLE_EDGE 0xea002754
282#define SATA_IOBP_SP1DTLE_DATA 0xea002550
283#define SATA_IOBP_SP1DTLE_EDGE 0xea002554
Shawn Nematbakhsh28752272013-08-13 10:45:21 -0700284
285#define SATA_DTLE_MASK 0xF
286#define SATA_DTLE_DATA_SHIFT 24
287#define SATA_DTLE_EDGE_SHIFT 16
Aaron Durbin76c37002012-10-30 09:03:43 -0500288
Angel Pons70c61852022-05-06 23:17:39 +0200289/*
290 * HCD_INDEX == 2 selects 0:1a.0 (PCH_EHCI2), any other index
291 * selects 0:1d.0 (PCH_EHCI1) for usbdebug use.
292 */
293#if CONFIG_USBDEBUG_HCD_INDEX != 2
294#define PCH_EHCI1_TEMP_BAR0 CONFIG_EHCI_BAR
295#define PCH_EHCI2_TEMP_BAR0 (PCH_EHCI1_TEMP_BAR0 + 0x400)
296#else
297#define PCH_EHCI2_TEMP_BAR0 CONFIG_EHCI_BAR
298#define PCH_EHCI1_TEMP_BAR0 (PCH_EHCI2_TEMP_BAR0 + 0x400)
299#endif
300
301#define PCH_XHCI_TEMP_BAR0 0xe8100000
302
Duncan Laurie1f529082013-07-30 15:53:45 -0700303/* EHCI PCI Registers */
304#define EHCI_PWR_CTL_STS 0x54
305#define PWR_CTL_SET_MASK 0x3
306#define PWR_CTL_SET_D0 0x0
307#define PWR_CTL_SET_D3 0x3
308#define PWR_CTL_ENABLE_PME (1 << 8)
Duncan Laurie0bf1dea2013-08-13 13:32:28 -0700309#define PWR_CTL_STATUS_PME (1 << 15)
Angel Pons70c61852022-05-06 23:17:39 +0200310#define EHCI_OCMAP 0x74
311#define EHCI_ACCESS_CNTL 0x80
312#define ACCESS_CNTL_ENABLE (1 << 0)
Duncan Laurie1f529082013-07-30 15:53:45 -0700313
314/* EHCI Memory Registers */
Angel Pons70c61852022-05-06 23:17:39 +0200315#define EHCI_HCS_PARAMS 0x04
Duncan Laurie1f529082013-07-30 15:53:45 -0700316#define EHCI_USB_CMD 0x20
317#define EHCI_USB_CMD_RUN (1 << 0)
Angel Pons70c61852022-05-06 23:17:39 +0200318#define EHCI_USB_CMD_HCRESET (1 << 1)
Duncan Laurie1f529082013-07-30 15:53:45 -0700319#define EHCI_USB_CMD_PSE (1 << 4)
320#define EHCI_USB_CMD_ASE (1 << 5)
Angel Pons1afe4692021-02-10 13:41:04 +0100321#define EHCI_PORTSC(port) (0x64 + (port) * 4)
Duncan Laurie1f529082013-07-30 15:53:45 -0700322#define EHCI_PORTSC_ENABLED (1 << 2)
323#define EHCI_PORTSC_SUSPEND (1 << 7)
324
325/* XHCI PCI Registers */
326#define XHCI_PWR_CTL_STS 0x74
Angel Pons70c61852022-05-06 23:17:39 +0200327#define XHCI_U2OCM1 0xc0
328#define XHCI_U2OCM2 0xc4
329#define XHCI_U3OCM1 0xc8
330#define XHCI_U3OCM2 0xcc
Duncan Laurie1f529082013-07-30 15:53:45 -0700331#define XHCI_USB2PR 0xd0
332#define XHCI_USB2PRM 0xd4
333#define XHCI_USB2PR_HCSEL 0x7fff
334#define XHCI_USB3PR 0xd8
335#define XHCI_USB3PR_SSEN 0x3f
336#define XHCI_USB3PRM 0xdc
337#define XHCI_USB3FUS 0xe0
338#define XHCI_USB3FUS_SS_MASK 3
339#define XHCI_USB3FUS_SS_SHIFT 3
340#define XHCI_USB3PDO 0xe8
341
342/* XHCI Memory Registers */
Angel Pons70c61852022-05-06 23:17:39 +0200343#define XHCI_HCS_PARAMS_1 0x04
344#define XHCI_HCS_PARAMS_2 0x08
345#define XHCI_HCS_PARAMS_3 0x0c
346#define XHCI_HCC_PARAMS 0x10
347#define XHCI_USBCMD 0x80
348#define XHCI_USB2_PORTSC(port) (0x480 + ((port) * 0x10))
349#define XHCI_USB2_PORTSC_WPR (1 << 31) /* Warm Port Reset */
350#define XHCI_USB2_PORTSC_CEC (1 << 23) /* Port Config Error Change */
351#define XHCI_USB2_PORTSC_PLC (1 << 22) /* Port Link State Change */
352#define XHCI_USB2_PORTSC_PRC (1 << 21) /* Port Reset Change */
353#define XHCI_USB2_PORTSC_OCC (1 << 20) /* Over-current Change */
354#define XHCI_USB2_PORTSC_WRC (1 << 19) /* Warm Port Reset Change */
355#define XHCI_USB2_PORTSC_PEC (1 << 18) /* Port Enabled Disabled Change */
356#define XHCI_USB2_PORTSC_CSC (1 << 17) /* Connect Status Change */
357#define XHCI_USB2_PORTSC_CHST (0x7f << 17)
358#define XHCI_USB2_PORTSC_LWS (1 << 16) /* Port Link State Write Strobe */
359#define XHCI_USB2_PORTSC_PP (1 << 9)
360#define XHCI_USB2_PORTSC_PR (1 << 4) /* Port Reset */
361#define XHCI_USB2_PORTSC_PED (1 << 1) /* Port Enable/Disabled */
362#define XHCI_USB2_PORTSC_CCS (1 << 0) /* Current Connect Status */
363
Angel Pons1afe4692021-02-10 13:41:04 +0100364#define XHCI_USB3_PORTSC(port) ((pch_is_lp() ? 0x510 : 0x570) + ((port) * 0x10))
Duncan Laurie1f529082013-07-30 15:53:45 -0700365#define XHCI_USB3_PORTSC_CHST (0x7f << 17)
366#define XHCI_USB3_PORTSC_WCE (1 << 25) /* Wake on Connect */
367#define XHCI_USB3_PORTSC_WDE (1 << 26) /* Wake on Disconnect */
368#define XHCI_USB3_PORTSC_WOE (1 << 27) /* Wake on Overcurrent */
369#define XHCI_USB3_PORTSC_WRC (1 << 19) /* Warm Reset Complete */
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200370#define XHCI_USB3_PORTSC_LWS (1 << 16) /* Link Write Strobe */
Angel Pons70c61852022-05-06 23:17:39 +0200371#define XHCI_USB3_PORTSC_PR (1 << 4) /* Port Reset */
Elyes HAOUASb0f19882018-06-09 11:59:00 +0200372#define XHCI_USB3_PORTSC_PED (1 << 1) /* Port Enabled/Disabled */
Angel Pons8963f7d2020-10-24 12:20:28 +0200373#define XHCI_USB3_PORTSC_WPR (1 << 31) /* Warm Port Reset */
Duncan Laurie1f529082013-07-30 15:53:45 -0700374#define XHCI_USB3_PORTSC_PLS (0xf << 5) /* Port Link State */
375#define XHCI_PLSR_DISABLED (4 << 5) /* Port is disabled */
376#define XHCI_PLSR_RXDETECT (5 << 5) /* Port is disconnected */
377#define XHCI_PLSR_POLLING (7 << 5) /* Port is polling */
378#define XHCI_PLSW_ENABLE (5 << 5) /* Transition from disabled */
Duncan Laurie2d9d39a2013-05-29 15:27:55 -0700379
Duncan Laurie71346c02013-01-10 13:20:40 -0800380/* Serial IO IOBP Registers */
381#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
382#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
383#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
384#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
385#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
386#define SIO_IOBP_GPIODF 0xcb000154
387#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
388#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
389#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
390#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
391#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
392#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
393#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
394#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
395#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
396#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
397#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
398#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700399#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800400/* PORTCTRL 2-8 have the same layout */
401#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
402#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
403#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
404#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700405#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800406#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
407#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
408#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
409#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
410#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
411#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
412#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
413#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
414#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
415
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700416/* Serial IO Devices */
417#define SIO_ID_SDMA 0 /* D21:F0 */
418#define SIO_ID_I2C0 1 /* D21:F1 */
419#define SIO_ID_I2C1 2 /* D21:F2 */
420#define SIO_ID_SPI0 3 /* D21:F3 */
421#define SIO_ID_SPI1 4 /* D21:F4 */
422#define SIO_ID_UART0 5 /* D21:F5 */
423#define SIO_ID_UART1 6 /* D21:F6 */
424#define SIO_ID_SDIO 7 /* D23:F0 */
425
Duncan Laurie98c40622013-05-21 16:37:40 -0700426#define SIO_REG_PPR_CLOCK 0x800
427#define SIO_REG_PPR_CLOCK_EN (1 << 0)
Angel Ponsaced1f02021-04-18 23:57:21 +0200428#define SIO_REG_PPR_CLOCK_UPDATE (1 << 31)
429#define SIO_REG_PPR_CLOCK_M_DIV 0x25a
430#define SIO_REG_PPR_CLOCK_N_DIV 0x7fff
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700431#define SIO_REG_PPR_RST 0x804
432#define SIO_REG_PPR_RST_ASSERT 0x3
433#define SIO_REG_PPR_GEN 0x808
434#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
435#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
Angel Pons1afe4692021-02-10 13:41:04 +0100436#define SIO_REG_PPR_GEN_VOLTAGE(x) (((x) & 1) << 3)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700437#define SIO_REG_AUTO_LTR 0x814
438
439#define SIO_REG_SDIO_PPR_GEN 0x1008
440#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
441#define SIO_REG_SDIO_PPR_CMD12 0x3c
442#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
443
444#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
445#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
446#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
447#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
448
Aaron Durbin76c37002012-10-30 09:03:43 -0500449/* PCI Configuration Space (D31:F3): SMBus */
450#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
451#define SMB_BASE 0x20
452#define HOSTC 0x40
Aaron Durbin76c37002012-10-30 09:03:43 -0500453
454/* HOSTC bits */
455#define I2C_EN (1 << 2)
456#define SMB_SMI_EN (1 << 1)
457#define HST_EN (1 << 0)
458
Aaron Durbin76c37002012-10-30 09:03:43 -0500459/* Southbridge IO BARs */
460
Angel Pons567ece42022-05-06 21:56:48 +0200461#define PMBASE 0x40
Aaron Durbin76c37002012-10-30 09:03:43 -0500462#define GPIOBASE 0x48
463
Angel Pons567ece42022-05-06 21:56:48 +0200464#define CIR0050 0x0050 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500465
Aaron Durbinc0254e62013-06-20 01:20:30 -0500466#define RPC 0x0400 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500467#define RPFN 0x0404 /* 32bit */
468
469/* Root Port configuratinon space hide */
Angel Pons8963f7d2020-10-24 12:20:28 +0200470#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
Aaron Durbin76c37002012-10-30 09:03:43 -0500471/* Get the function number assigned to a Root Port */
472#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
473/* Set the function number for a Root Port */
474#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
475/* Root Port function number mask */
476#define RPFN_FNMASK(port) (7 << ((port) * 4))
477
478#define TRSR 0x1e00 /* 8bit */
479#define TRCR 0x1e10 /* 64bit */
480#define TWDR 0x1e18 /* 64bit */
481
482#define IOTR0 0x1e80 /* 64bit */
483#define IOTR1 0x1e88 /* 64bit */
484#define IOTR2 0x1e90 /* 64bit */
485#define IOTR3 0x1e98 /* 64bit */
486
Angel Pons567ece42022-05-06 21:56:48 +0200487#define V0CTL 0x2014 /* 32bit */
488#define V0STS 0x201a /* 16bit */
489
490#define V1CTL 0x2020 /* 32bit */
491#define V1STS 0x2026 /* 16bit */
492
493#define VPCTL 0x2030 /* 32bit */
494#define VPSTS 0x2038 /* 16bit */
495
496#define VMCTL 0x2040 /* 32bit */
497#define VMSTS 0x2048 /* 16bit */
498
499#define DLCTL2 0x21b0
500
Aaron Durbin76c37002012-10-30 09:03:43 -0500501#define TCTL 0x3000 /* 8bit */
502
503#define NOINT 0
504#define INTA 1
505#define INTB 2
506#define INTC 3
507#define INTD 4
508
509#define DIR_IDR 12 /* Interrupt D Pin Offset */
510#define DIR_ICR 8 /* Interrupt C Pin Offset */
511#define DIR_IBR 4 /* Interrupt B Pin Offset */
512#define DIR_IAR 0 /* Interrupt A Pin Offset */
513
514#define PIRQA 0
515#define PIRQB 1
516#define PIRQC 2
517#define PIRQD 3
518#define PIRQE 4
519#define PIRQF 5
520#define PIRQG 6
521#define PIRQH 7
522
523/* IO Buffer Programming */
524#define IOBPIRI 0x2330
525#define IOBPD 0x2334
526#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800527#define IOBPS_READY 0x0001
528#define IOBPS_TX_MASK 0x0006
529#define IOBPS_MASK 0xff00
530#define IOBPS_READ 0x0600
531#define IOBPS_WRITE 0x0700
532#define IOBPU 0x233a
533#define IOBPU_MAGIC 0xf000
Angel Ponsdfb29fd2021-04-19 15:58:21 +0200534#define IOBP_PCICFG_READ 0x0400
535#define IOBP_PCICFG_WRITE 0x0500
Aaron Durbin76c37002012-10-30 09:03:43 -0500536
537#define D31IP 0x3100 /* 32bit */
538#define D31IP_TTIP 24 /* Thermal Throttle Pin */
539#define D31IP_SIP2 20 /* SATA Pin 2 */
540#define D31IP_SMIP 12 /* SMBUS Pin */
541#define D31IP_SIP 8 /* SATA Pin */
542#define D30IP 0x3104 /* 32bit */
543#define D30IP_PIP 0 /* PCI Bridge Pin */
544#define D29IP 0x3108 /* 32bit */
545#define D29IP_E1P 0 /* EHCI #1 Pin */
546#define D28IP 0x310c /* 32bit */
547#define D28IP_P8IP 28 /* PCI Express Port 8 */
548#define D28IP_P7IP 24 /* PCI Express Port 7 */
549#define D28IP_P6IP 20 /* PCI Express Port 6 */
550#define D28IP_P5IP 16 /* PCI Express Port 5 */
551#define D28IP_P4IP 12 /* PCI Express Port 4 */
552#define D28IP_P3IP 8 /* PCI Express Port 3 */
553#define D28IP_P2IP 4 /* PCI Express Port 2 */
554#define D28IP_P1IP 0 /* PCI Express Port 1 */
555#define D27IP 0x3110 /* 32bit */
556#define D27IP_ZIP 0 /* HD Audio Pin */
557#define D26IP 0x3114 /* 32bit */
558#define D26IP_E2P 0 /* EHCI #2 Pin */
559#define D25IP 0x3118 /* 32bit */
560#define D25IP_LIP 0 /* GbE LAN Pin */
561#define D22IP 0x3124 /* 32bit */
562#define D22IP_KTIP 12 /* KT Pin */
563#define D22IP_IDERIP 8 /* IDE-R Pin */
564#define D22IP_MEI2IP 4 /* MEI #2 Pin */
565#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800566#define D20IP 0x3128 /* 32bit */
567#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500568#define D31IR 0x3140 /* 16bit */
569#define D30IR 0x3142 /* 16bit */
570#define D29IR 0x3144 /* 16bit */
571#define D28IR 0x3146 /* 16bit */
572#define D27IR 0x3148 /* 16bit */
573#define D26IR 0x314c /* 16bit */
574#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800575#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500576#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800577#define D20IR 0x3160 /* 16bit */
578#define D21IR 0x3164 /* 16bit */
579#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700580#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500581#define OIC 0x31fe /* 16bit */
Duncan Lauriee1e87e02013-04-26 10:35:19 -0700582#define PMSYNC_CONFIG 0x33c4 /* 32bit */
583#define PMSYNC_CONFIG2 0x33cc /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500584#define SOFT_RESET_CTRL 0x38f4
585#define SOFT_RESET_DATA 0x38f8
586
Aaron Durbin239c2e82012-12-19 11:31:17 -0600587#define DIR_ROUTE(a,b,c,d) \
588 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
589 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500590
591#define RC 0x3400 /* 32bit */
592#define HPTC 0x3404 /* 32bit */
593#define GCS 0x3410 /* 32bit */
594#define BUC 0x3414 /* 32bit */
595#define PCH_DISABLE_GBE (1 << 5)
596#define FD 0x3418 /* 32bit */
597#define DISPBDF 0x3424 /* 16bit */
598#define FD2 0x3428 /* 32bit */
599#define CG 0x341c /* 32bit */
600
601/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800602#define PCH_DISABLE_ALWAYS (1 << 0)
603#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500604#define PCH_DISABLE_SATA1 (1 << 2)
605#define PCH_DISABLE_SMBUS (1 << 3)
606#define PCH_DISABLE_HD_AUDIO (1 << 4)
607#define PCH_DISABLE_EHCI2 (1 << 13)
608#define PCH_DISABLE_LPC (1 << 14)
609#define PCH_DISABLE_EHCI1 (1 << 15)
Angel Pons1afe4692021-02-10 13:41:04 +0100610#define PCH_DISABLE_PCIE(x) (1 << (16 + (x)))
Aaron Durbin76c37002012-10-30 09:03:43 -0500611#define PCH_DISABLE_THERMAL (1 << 24)
612#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800613#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500614
615/* Function Disable 2 RCBA 0x3428 */
616#define PCH_DISABLE_KT (1 << 4)
617#define PCH_DISABLE_IDER (1 << 3)
618#define PCH_DISABLE_MEI2 (1 << 2)
619#define PCH_DISABLE_MEI1 (1 << 1)
620#define PCH_ENABLE_DBDF (1 << 0)
621
Matt DeVilliera51e3792018-03-04 01:44:15 -0600622#define PCH_IOAPIC_PCI_BUS 250
623#define PCH_IOAPIC_PCI_SLOT 31
624#define PCH_HPET_PCI_BUS 250
625#define PCH_HPET_PCI_SLOT 15
626
Aaron Durbin76c37002012-10-30 09:03:43 -0500627/* ICH7 PMBASE */
628#define PM1_STS 0x00
629#define WAK_STS (1 << 15)
630#define PCIEXPWAK_STS (1 << 14)
631#define PRBTNOR_STS (1 << 11)
632#define RTC_STS (1 << 10)
633#define PWRBTN_STS (1 << 8)
634#define GBL_STS (1 << 5)
635#define BM_STS (1 << 4)
636#define TMROF_STS (1 << 0)
637#define PM1_EN 0x02
638#define PCIEXPWAK_DIS (1 << 14)
639#define RTC_EN (1 << 10)
640#define PWRBTN_EN (1 << 8)
641#define GBL_EN (1 << 5)
642#define TMROF_EN (1 << 0)
643#define PM1_CNT 0x04
Aaron Durbin76c37002012-10-30 09:03:43 -0500644#define GBL_RLS (1 << 2)
645#define BM_RLD (1 << 1)
646#define SCI_EN (1 << 0)
647#define PM1_TMR 0x08
648#define PROC_CNT 0x10
649#define LV2 0x14
650#define LV3 0x15
651#define LV4 0x16
Aaron Durbin76c37002012-10-30 09:03:43 -0500652#define GPE0_STS 0x20
653#define PME_B0_STS (1 << 13)
654#define PME_STS (1 << 11)
655#define BATLOW_STS (1 << 10)
656#define PCI_EXP_STS (1 << 9)
657#define RI_STS (1 << 8)
658#define SMB_WAK_STS (1 << 7)
659#define TCOSCI_STS (1 << 6)
660#define SWGPE_STS (1 << 2)
661#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800662#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500663#define GPE0_EN 0x28
664#define PME_B0_EN (1 << 13)
665#define PME_EN (1 << 11)
666#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800667#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500668#define SMI_EN 0x30
669#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
670#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
671#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
672#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
673#define MCSMI_EN (1 << 11) // Trap microcontroller range access
674#define BIOS_RLS (1 << 7) // asserts SCI on bit set
675#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
676#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
677#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
678#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
679#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
680#define EOS (1 << 1) // End of SMI (deassert SMI#)
681#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
682#define SMI_STS 0x34
683#define ALT_GP_SMI_EN 0x38
684#define ALT_GP_SMI_STS 0x3a
685#define GPE_CNTL 0x42
686#define DEVACT_STS 0x44
Kyösti Mälkki806b2cd2022-11-14 17:46:30 +0200687#define PM2_CNT 0x50 // mobile only
Aaron Durbin76c37002012-10-30 09:03:43 -0500688#define C3_RES 0x54
Kyösti Mälkki806b2cd2022-11-14 17:46:30 +0200689
Kyösti Mälkkie8a3af12022-11-19 18:39:22 +0200690#if CONFIG(TCO_SPACE_NOT_YET_SPLIT)
Aaron Durbin76c37002012-10-30 09:03:43 -0500691#define TCO1_STS 0x64
692#define DMISCI_STS (1 << 9)
693#define TCO2_STS 0x66
Kyösti Mälkki307320c2022-11-21 17:27:07 +0200694#define TCO2_STS_SECOND_TO (1 << 1)
Kyösti Mälkkie8a3af12022-11-19 18:39:22 +0200695#endif
696
Duncan Laurie55cdf552013-03-08 16:01:44 -0800697#define ALT_GP_SMI_EN2 0x5c
698#define ALT_GP_SMI_STS2 0x5e
699
700/* Lynxpoint LP */
701#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
702#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
703#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
704#define LP_GPE0_STS_4 0x8c /* Standard GPE */
705#define LP_GPE0_EN_1 0x90
706#define LP_GPE0_EN_2 0x94
707#define LP_GPE0_EN_3 0x98
708#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500709
710/*
711 * SPI Opcode Menu setup for SPIBAR lockdown
712 * should support most common flash chips.
713 */
714
715#define SPIBAR_OFFSET 0x3800
Angel Pons1afe4692021-02-10 13:41:04 +0100716#define SPIBAR8(x) RCBA8((x) + SPIBAR_OFFSET)
717#define SPIBAR16(x) RCBA16((x) + SPIBAR_OFFSET)
718#define SPIBAR32(x) RCBA32((x) + SPIBAR_OFFSET)
Aaron Durbin76c37002012-10-30 09:03:43 -0500719
Martin Roth26f97f92021-10-01 14:53:22 -0600720/* Registers within the SPIBAR */
Aaron Durbin76c37002012-10-30 09:03:43 -0500721#define SSFC 0x91
722#define FDOC 0xb0
723#define FDOD 0xb4
724
Aaron Durbin76c37002012-10-30 09:03:43 -0500725#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
726#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
727#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
728#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
729#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
730#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
Angel Pons1afe4692021-02-10 13:41:04 +0100731#define SPIBAR_HSFC_BYTE_COUNT(c) ((((c) - 1) & 0x3f) << 8)
Aaron Durbin76c37002012-10-30 09:03:43 -0500732#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
733#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
734#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
735#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
736#define SPIBAR_FADDR 0x3808 /* SPI flash address */
Angel Pons1afe4692021-02-10 13:41:04 +0100737#define SPIBAR_FDATA(n) (0x3810 + (4 * (n))) /* SPI flash data */
Aaron Durbin76c37002012-10-30 09:03:43 -0500738
739#endif /* __ACPI__ */
Shawn Nematbakhshccb12fb2013-07-03 17:55:38 -0700740#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */