blob: 7246739bb53808c74a386f1df0a01fcaa96fe04c [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#ifndef SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
22#define SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H
23
24
25/*
26 * Lynx Point PCH PCI Devices:
27 *
28 * Bus 0:Device 31:Function 0 LPC Controller1
29 * Bus 0:Device 31:Function 2 SATA Controller #1
30 * Bus 0:Device 31:Function 3 SMBus Controller
31 * Bus 0:Device 31:Function 5 SATA Controller #22
32 * Bus 0:Device 31:Function 6 Thermal Subsystem
33 * Bus 0:Device 29:Function 03 USB EHCI Controller #1
34 * Bus 0:Device 26:Function 03 USB EHCI Controller #2
35 * Bus 0:Device 28:Function 0 PCI Express* Port 1
36 * Bus 0:Device 28:Function 1 PCI Express Port 2
37 * Bus 0:Device 28:Function 2 PCI Express Port 3
38 * Bus 0:Device 28:Function 3 PCI Express Port 4
39 * Bus 0:Device 28:Function 4 PCI Express Port 5
40 * Bus 0:Device 28:Function 5 PCI Express Port 6
41 * Bus 0:Device 28:Function 6 PCI Express Port 7
42 * Bus 0:Device 28:Function 7 PCI Express Port 8
Duncan Laurie5cc51c02013-03-07 14:06:43 -080043 * Bus 0:Device 27:Function 0 Intel High Definition Audio Controller
Aaron Durbin76c37002012-10-30 09:03:43 -050044 * Bus 0:Device 25:Function 0 Gigabit Ethernet Controller
Duncan Laurie5cc51c02013-03-07 14:06:43 -080045 * Bus 0:Device 22:Function 0 Intel Management Engine Interface #1
Aaron Durbin76c37002012-10-30 09:03:43 -050046 * Bus 0:Device 22:Function 1 Intel Management Engine Interface #2
47 * Bus 0:Device 22:Function 2 IDE-R
48 * Bus 0:Device 22:Function 3 KT
49 * Bus 0:Device 20:Function 0 xHCI Controller
50*/
51
52/* PCH types */
Duncan Laurie5cc51c02013-03-07 14:06:43 -080053#define PCH_TYPE_LPT 0x8c
54#define PCH_TYPE_LPT_LP 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -050055
56/* PCH stepping values for LPC device */
57
58/*
59 * It does not matter where we put the SMBus I/O base, as long as we
60 * keep it consistent and don't interfere with other devices. Stage2
61 * will relocate this anyways.
62 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
63 * again. But handling static BARs is a generic problem that should be
64 * solved in the device allocator.
65 */
66#define SMBUS_IO_BASE 0x0400
67#define SMBUS_SLAVE_ADDR 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -050068
Duncan Laurie045f1532012-12-17 11:29:10 -080069#if CONFIG_INTEL_LYNXPOINT_LP
Duncan Laurie7922b462013-03-08 16:34:33 -080070#define DEFAULT_PMBASE 0x1000
71#define DEFAULT_GPIOBASE 0x1400
Duncan Laurie045f1532012-12-17 11:29:10 -080072#define DEFAULT_GPIOSIZE 0x400
73#else
Duncan Laurie7922b462013-03-08 16:34:33 -080074#define DEFAULT_PMBASE 0x500
Duncan Laurie045f1532012-12-17 11:29:10 -080075#define DEFAULT_GPIOBASE 0x480
76#define DEFAULT_GPIOSIZE 0x80
77#endif
78
Aaron Durbin76c37002012-10-30 09:03:43 -050079#define HPET_ADDR 0xfed00000
80#define DEFAULT_RCBA 0xfed1c000
81
82#ifndef __ACPI__
Aaron Durbin76c37002012-10-30 09:03:43 -050083
84#if defined (__SMM__) && !defined(__ASSEMBLER__)
85void intel_pch_finalize_smm(void);
86#endif
87
Aaron Durbin239c2e82012-12-19 11:31:17 -060088
89/* State Machine configuration. */
90#define RCBA_REG_SIZE_MASK 0x8000
91#define RCBA_REG_SIZE_16 0x8000
92#define RCBA_REG_SIZE_32 0x0000
93#define RCBA_COMMAND_MASK 0x000f
94#define RCBA_COMMAND_SET 0x0001
95#define RCBA_COMMAND_READ 0x0002
96#define RCBA_COMMAND_RMW 0x0003
97#define RCBA_COMMAND_END 0x0007
98
99#define RCBA_ENCODE_COMMAND(command_, reg_, mask_, or_value_) \
100 { .command = command_, \
101 .reg = reg_, \
102 .mask = mask_, \
103 .or_value = or_value_ \
104 }
105#define RCBA_SET_REG_32(reg_, value_) \
106 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_SET, reg_, 0, value_)
107#define RCBA_READ_REG_32(reg_) \
108 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_READ, reg_, 0, 0)
109#define RCBA_RMW_REG_32(reg_, mask_, or_) \
110 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_32|RCBA_COMMAND_RMW, reg_, mask_, or_)
111#define RCBA_SET_REG_16(reg_, value_) \
112 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_SET, reg_, 0, value_)
113#define RCBA_READ_REG_16(reg_) \
114 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_READ, reg_, 0, 0)
115#define RCBA_RMW_REG_16(reg_, mask_, or_) \
116 RCBA_ENCODE_COMMAND(RCBA_REG_SIZE_16|RCBA_COMMAND_RMW, reg_, mask_, or_)
117#define RCBA_END_CONFIG \
118 RCBA_ENCODE_COMMAND(RCBA_COMMAND_END, 0, 0, 0)
119
120struct rcba_config_instruction
121{
122 u16 command;
123 u16 reg;
124 u32 mask;
125 u32 or_value;
126};
127
Duncan Laurie8584b222013-02-15 13:52:28 -0800128#if !defined(__ASSEMBLER__) && !defined(__ROMCC__)
129void pch_config_rcba(const struct rcba_config_instruction *rcba_config);
Duncan Laurie5cc51c02013-03-07 14:06:43 -0800130int pch_silicon_revision(void);
131int pch_silicon_type(void);
132int pch_is_lp(void);
Duncan Laurie1ad55642013-03-07 14:08:04 -0800133u16 get_pmbase(void);
134u16 get_gpiobase(void);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800135
136/* Power Management register handling in pmutil.c */
137/* PM1_CNT */
138void enable_pm1_control(u32 mask);
139void disable_pm1_control(u32 mask);
140/* PM1 */
141u16 clear_pm1_status(void);
Aaron Durbind6d6db32013-03-27 21:13:02 -0500142void enable_pm1(u16 events);
Duncan Laurie55cdf552013-03-08 16:01:44 -0800143u32 clear_smi_status(void);
144/* SMI */
145void enable_smi(u32 mask);
146void disable_smi(u32 mask);
147/* ALT_GP_SMI */
148u32 clear_alt_smi_status(void);
149void enable_alt_smi(u32 mask);
150/* TCO */
151u32 clear_tco_status(void);
152void enable_tco_sci(void);
153/* GPE0 */
154u32 clear_gpe_status(void);
155void clear_gpe_enable(void);
156void enable_all_gpe(u32 set1, u32 set2, u32 set3, u32 set4);
157void disable_all_gpe(void);
158void enable_gpe(u32 mask);
159void disable_gpe(u32 mask);
160
Duncan Laurie8584b222013-02-15 13:52:28 -0800161#if !defined(__PRE_RAM__) && !defined(__SMM__)
162#include <device/device.h>
163#include <arch/acpi.h>
164#include "chip.h"
Duncan Laurie8584b222013-02-15 13:52:28 -0800165void pch_enable(device_t dev);
166void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
167#if CONFIG_ELOG
168void pch_log_state(void);
169#endif
170void acpi_create_intel_hpet(acpi_hpet_t * hpet);
171
172/* These helpers are for performing SMM relocation. */
Duncan Laurie8584b222013-02-15 13:52:28 -0800173void southbridge_trigger_smi(void);
174void southbridge_clear_smi_status(void);
Aaron Durbinaf3158c2013-03-27 20:57:28 -0500175/* The initialization of the southbridge is split into 2 compoments. One is
176 * for clearing the state in the SMM registers. The other is for enabling
177 * SMIs. They are split so that other work between the 2 actions. */
178void southbridge_smm_clear_state(void);
179void southbridge_smm_enable_smi(void);
Duncan Laurie8584b222013-02-15 13:52:28 -0800180#else
181void enable_smbus(void);
182void enable_usb_bar(void);
183int smbus_read_byte(unsigned device, unsigned address);
184int early_spi_read(u32 offset, u32 size, u8 *buffer);
Aaron Durbin239c2e82012-12-19 11:31:17 -0600185int early_pch_init(const void *gpio_map,
186 const struct rcba_config_instruction *rcba_config);
Aaron Durbin76c37002012-10-30 09:03:43 -0500187#endif
Duncan Laurie045f1532012-12-17 11:29:10 -0800188/*
189 * get GPIO pin value
190 */
191int get_gpio(int gpio_num);
192/*
193 * get a number comprised of multiple GPIO values. gpio_num_array points to
194 * the array of gpio pin numbers to scan, terminated by -1.
195 */
196unsigned get_gpios(const int *gpio_num_array);
Aaron Durbin76c37002012-10-30 09:03:43 -0500197#endif
198
199#define MAINBOARD_POWER_OFF 0
200#define MAINBOARD_POWER_ON 1
201#define MAINBOARD_POWER_KEEP 2
202
203#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
204#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
205#endif
206
207/* PCI Configuration Space (D30:F0): PCI2PCI */
208#define PSTS 0x06
209#define SMLT 0x1b
210#define SECSTS 0x1e
211#define INTR 0x3c
212#define BCTRL 0x3e
213#define SBR (1 << 6)
214#define SEE (1 << 1)
215#define PERE (1 << 0)
216
217#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
218#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
219#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
220#define PCH_PCIE_DEV_SLOT 28
221
222/* PCI Configuration Space (D31:F0): LPC */
223#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
224#define SERIRQ_CNTL 0x64
225
226#define GEN_PMCON_1 0xa0
227#define GEN_PMCON_2 0xa2
228#define GEN_PMCON_3 0xa4
Aaron Durbinb9ea8b32012-11-02 09:10:30 -0500229#define PMIR 0xac
230#define PMIR_CF9LOCK (1 << 31)
231#define PMIR_CF9GR (1 << 20)
Aaron Durbin76c37002012-10-30 09:03:43 -0500232
233/* GEN_PMCON_3 bits */
234#define RTC_BATTERY_DEAD (1 << 2)
235#define RTC_POWER_FAILED (1 << 1)
236#define SLEEP_AFTER_POWER_FAIL (1 << 0)
237
238#define PMBASE 0x40
239#define ACPI_CNTL 0x44
240#define BIOS_CNTL 0xDC
241#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
242#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
243#define GPIO_ROUT 0xb8
244
245#define PIRQA_ROUT 0x60
246#define PIRQB_ROUT 0x61
247#define PIRQC_ROUT 0x62
248#define PIRQD_ROUT 0x63
249#define PIRQE_ROUT 0x68
250#define PIRQF_ROUT 0x69
251#define PIRQG_ROUT 0x6A
252#define PIRQH_ROUT 0x6B
253
254#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
255#define LPC_EN 0x82 /* LPC IF Enables Register */
256#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
257#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
258#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
259#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
260#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
261#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
262#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
263#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
264#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
265#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[2:0] */
266#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
267#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
268#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
269#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
Aaron Durbin6f561af2012-12-19 14:38:01 -0600270#define LGMR 0x98 /* LPC Generic Memory Range */
Aaron Durbin76c37002012-10-30 09:03:43 -0500271
272/* PCI Configuration Space (D31:F1): IDE */
273#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
274#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
275#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
276#define INTR_LN 0x3c
277#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
278#define IDE_DECODE_ENABLE (1 << 15)
279#define IDE_SITRE (1 << 14)
280#define IDE_ISP_5_CLOCKS (0 << 12)
281#define IDE_ISP_4_CLOCKS (1 << 12)
282#define IDE_ISP_3_CLOCKS (2 << 12)
283#define IDE_RCT_4_CLOCKS (0 << 8)
284#define IDE_RCT_3_CLOCKS (1 << 8)
285#define IDE_RCT_2_CLOCKS (2 << 8)
286#define IDE_RCT_1_CLOCKS (3 << 8)
287#define IDE_DTE1 (1 << 7)
288#define IDE_PPE1 (1 << 6)
289#define IDE_IE1 (1 << 5)
290#define IDE_TIME1 (1 << 4)
291#define IDE_DTE0 (1 << 3)
292#define IDE_PPE0 (1 << 2)
293#define IDE_IE0 (1 << 1)
294#define IDE_TIME0 (1 << 0)
295#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
296
297#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
298#define IDE_SSDE1 (1 << 3)
299#define IDE_SSDE0 (1 << 2)
300#define IDE_PSDE1 (1 << 1)
301#define IDE_PSDE0 (1 << 0)
302
303#define IDE_SDMA_TIM 0x4a
304
305#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
306#define SIG_MODE_SEC_NORMAL (0 << 18)
307#define SIG_MODE_SEC_TRISTATE (1 << 18)
308#define SIG_MODE_SEC_DRIVELOW (2 << 18)
309#define SIG_MODE_PRI_NORMAL (0 << 16)
310#define SIG_MODE_PRI_TRISTATE (1 << 16)
311#define SIG_MODE_PRI_DRIVELOW (2 << 16)
312#define FAST_SCB1 (1 << 15)
313#define FAST_SCB0 (1 << 14)
314#define FAST_PCB1 (1 << 13)
315#define FAST_PCB0 (1 << 12)
316#define SCB1 (1 << 3)
317#define SCB0 (1 << 2)
318#define PCB1 (1 << 1)
319#define PCB0 (1 << 0)
320
321#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
322#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
323#define SATA_SP 0xd0 /* Scratchpad */
324
325/* SATA IOBP Registers */
326#define SATA_IOBP_SP0G3IR 0xea000151
327#define SATA_IOBP_SP1G3IR 0xea000051
328
Duncan Laurie71346c02013-01-10 13:20:40 -0800329/* Serial IO IOBP Registers */
330#define SIO_IOBP_PORTCTRL0 0xcb000000 /* SDIO D23:F0 */
331#define SIO_IOBP_PORTCTRL0_ACPI_IRQ_EN (1 << 5)
332#define SIO_IOBP_PORTCTRL0_PCI_CONF_DIS (1 << 4)
333#define SIO_IOBP_PORTCTRL1 0xcb000014 /* SDIO D23:F0 */
334#define SIO_IOBP_PORTCTRL1_SNOOP_SELECT(x) (((x) & 3) << 13)
335#define SIO_IOBP_GPIODF 0xcb000154
336#define SIO_IOBP_GPIODF_SDIO_IDLE_DET_EN (1 << 4)
337#define SIO_IOBP_GPIODF_DMA_IDLE_DET_EN (1 << 3)
338#define SIO_IOBP_GPIODF_UART_IDLE_DET_EN (1 << 2)
339#define SIO_IOBP_GPIODF_I2C_IDLE_DET_EN (1 << 1)
340#define SIO_IOBP_GPIODF_SPI_IDLE_DET_EN (1 << 0)
341#define SIO_IOBP_PORTCTRL2 0xcb000240 /* DMA D21:F0 */
342#define SIO_IOBP_PORTCTRL3 0xcb000248 /* I2C0 D21:F1 */
343#define SIO_IOBP_PORTCTRL4 0xcb000250 /* I2C1 D21:F2 */
344#define SIO_IOBP_PORTCTRL5 0xcb000258 /* SPI0 D21:F3 */
345#define SIO_IOBP_PORTCTRL6 0xcb000260 /* SPI1 D21:F4 */
346#define SIO_IOBP_PORTCTRL7 0xcb000268 /* UART0 D21:F5 */
347#define SIO_IOBP_PORTCTRL8 0xcb000270 /* UART1 D21:F6 */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700348#define SIO_IOBP_PORTCTRLX(x) (0xcb000240 + ((x) * 8))
Duncan Laurie71346c02013-01-10 13:20:40 -0800349/* PORTCTRL 2-8 have the same layout */
350#define SIO_IOBP_PORTCTRL_ACPI_IRQ_EN (1 << 21)
351#define SIO_IOBP_PORTCTRL_PCI_CONF_DIS (1 << 20)
352#define SIO_IOBP_PORTCTRL_SNOOP_SELECT(x) (((x) & 3) << 18)
353#define SIO_IOBP_PORTCTRL_INT_PIN(x) (((x) & 0xf) << 2)
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700354#define SIO_IOBP_PORTCTRL_PM_CAP_PRSNT (1 << 1)
Duncan Laurie71346c02013-01-10 13:20:40 -0800355#define SIO_IOBP_FUNCDIS0 0xce00aa07 /* DMA D21:F0 */
356#define SIO_IOBP_FUNCDIS1 0xce00aa47 /* I2C0 D21:F1 */
357#define SIO_IOBP_FUNCDIS2 0xce00aa87 /* I2C1 D21:F2 */
358#define SIO_IOBP_FUNCDIS3 0xce00aac7 /* SPI0 D21:F3 */
359#define SIO_IOBP_FUNCDIS4 0xce00ab07 /* SPI1 D21:F4 */
360#define SIO_IOBP_FUNCDIS5 0xce00ab47 /* UART0 D21:F5 */
361#define SIO_IOBP_FUNCDIS6 0xce00ab87 /* UART1 D21:F6 */
362#define SIO_IOBP_FUNCDIS7 0xce00ae07 /* SDIO D23:F0 */
363#define SIO_IOBP_FUNCDIS_DIS (1 << 8)
364
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700365/* Serial IO Devices */
366#define SIO_ID_SDMA 0 /* D21:F0 */
367#define SIO_ID_I2C0 1 /* D21:F1 */
368#define SIO_ID_I2C1 2 /* D21:F2 */
369#define SIO_ID_SPI0 3 /* D21:F3 */
370#define SIO_ID_SPI1 4 /* D21:F4 */
371#define SIO_ID_UART0 5 /* D21:F5 */
372#define SIO_ID_UART1 6 /* D21:F6 */
373#define SIO_ID_SDIO 7 /* D23:F0 */
374
375#define SIO_REG_PPR_RST 0x804
376#define SIO_REG_PPR_RST_ASSERT 0x3
377#define SIO_REG_PPR_GEN 0x808
378#define SIO_REG_PPR_GEN_LTR_MODE_MASK (1 << 2)
379#define SIO_REG_PPR_GEN_VOLTAGE_MASK (1 << 3)
380#define SIO_REG_PPR_GEN_VOLTAGE(x) ((x & 1) << 3)
381#define SIO_REG_AUTO_LTR 0x814
382
383#define SIO_REG_SDIO_PPR_GEN 0x1008
384#define SIO_REG_SDIO_PPR_SW_LTR 0x1010
385#define SIO_REG_SDIO_PPR_CMD12 0x3c
386#define SIO_REG_SDIO_PPR_CMD12_B30 (1 << 30)
387
388#define SIO_PIN_INTA 1 /* IRQ5 in ACPI mode */
389#define SIO_PIN_INTB 2 /* IRQ6 in ACPI mode */
390#define SIO_PIN_INTC 3 /* IRQ7 in ACPI mode */
391#define SIO_PIN_INTD 4 /* IRQ13 in ACPI mode */
392
Aaron Durbin76c37002012-10-30 09:03:43 -0500393/* PCI Configuration Space (D31:F3): SMBus */
394#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
395#define SMB_BASE 0x20
396#define HOSTC 0x40
397#define SMB_RCV_SLVA 0x09
398
399/* HOSTC bits */
400#define I2C_EN (1 << 2)
401#define SMB_SMI_EN (1 << 1)
402#define HST_EN (1 << 0)
403
404/* SMBus I/O bits. */
405#define SMBHSTSTAT 0x0
406#define SMBHSTCTL 0x2
407#define SMBHSTCMD 0x3
408#define SMBXMITADD 0x4
409#define SMBHSTDAT0 0x5
410#define SMBHSTDAT1 0x6
411#define SMBBLKDAT 0x7
412#define SMBTRNSADD 0x9
413#define SMBSLVDATA 0xa
414#define SMLINK_PIN_CTL 0xe
415#define SMBUS_PIN_CTL 0xf
416
417#define SMBUS_TIMEOUT (10 * 1000 * 100)
418
419
420/* Southbridge IO BARs */
421
422#define GPIOBASE 0x48
423
424#define PMBASE 0x40
425
426/* Root Complex Register Block */
427#define RCBA 0xf0
428
429#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
430#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
431#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
432
433#define RCBA_AND_OR(bits, x, and, or) \
434 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
435#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
436#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
437#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
438#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
439
440#define VCH 0x0000 /* 32bit */
441#define VCAP1 0x0004 /* 32bit */
442#define VCAP2 0x0008 /* 32bit */
443#define PVC 0x000c /* 16bit */
444#define PVS 0x000e /* 16bit */
445
446#define V0CAP 0x0010 /* 32bit */
447#define V0CTL 0x0014 /* 32bit */
448#define V0STS 0x001a /* 16bit */
449
450#define V1CAP 0x001c /* 32bit */
451#define V1CTL 0x0020 /* 32bit */
452#define V1STS 0x0026 /* 16bit */
453
454#define RCTCL 0x0100 /* 32bit */
455#define ESD 0x0104 /* 32bit */
456#define ULD 0x0110 /* 32bit */
457#define ULBA 0x0118 /* 64bit */
458
459#define RP1D 0x0120 /* 32bit */
460#define RP1BA 0x0128 /* 64bit */
461#define RP2D 0x0130 /* 32bit */
462#define RP2BA 0x0138 /* 64bit */
463#define RP3D 0x0140 /* 32bit */
464#define RP3BA 0x0148 /* 64bit */
465#define RP4D 0x0150 /* 32bit */
466#define RP4BA 0x0158 /* 64bit */
467#define HDD 0x0160 /* 32bit */
468#define HDBA 0x0168 /* 64bit */
469#define RP5D 0x0170 /* 32bit */
470#define RP5BA 0x0178 /* 64bit */
471#define RP6D 0x0180 /* 32bit */
472#define RP6BA 0x0188 /* 64bit */
473
474#define RPFN 0x0404 /* 32bit */
475
476/* Root Port configuratinon space hide */
477#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
478/* Get the function number assigned to a Root Port */
479#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
480/* Set the function number for a Root Port */
481#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
482/* Root Port function number mask */
483#define RPFN_FNMASK(port) (7 << ((port) * 4))
484
485#define TRSR 0x1e00 /* 8bit */
486#define TRCR 0x1e10 /* 64bit */
487#define TWDR 0x1e18 /* 64bit */
488
489#define IOTR0 0x1e80 /* 64bit */
490#define IOTR1 0x1e88 /* 64bit */
491#define IOTR2 0x1e90 /* 64bit */
492#define IOTR3 0x1e98 /* 64bit */
493
494#define TCTL 0x3000 /* 8bit */
495
496#define NOINT 0
497#define INTA 1
498#define INTB 2
499#define INTC 3
500#define INTD 4
501
502#define DIR_IDR 12 /* Interrupt D Pin Offset */
503#define DIR_ICR 8 /* Interrupt C Pin Offset */
504#define DIR_IBR 4 /* Interrupt B Pin Offset */
505#define DIR_IAR 0 /* Interrupt A Pin Offset */
506
507#define PIRQA 0
508#define PIRQB 1
509#define PIRQC 2
510#define PIRQD 3
511#define PIRQE 4
512#define PIRQF 5
513#define PIRQG 6
514#define PIRQH 7
515
516/* IO Buffer Programming */
517#define IOBPIRI 0x2330
518#define IOBPD 0x2334
519#define IOBPS 0x2338
Duncan Laurie7302d1e2013-01-10 13:19:23 -0800520#define IOBPS_READY 0x0001
521#define IOBPS_TX_MASK 0x0006
522#define IOBPS_MASK 0xff00
523#define IOBPS_READ 0x0600
524#define IOBPS_WRITE 0x0700
525#define IOBPU 0x233a
526#define IOBPU_MAGIC 0xf000
Aaron Durbin76c37002012-10-30 09:03:43 -0500527
528#define D31IP 0x3100 /* 32bit */
529#define D31IP_TTIP 24 /* Thermal Throttle Pin */
530#define D31IP_SIP2 20 /* SATA Pin 2 */
531#define D31IP_SMIP 12 /* SMBUS Pin */
532#define D31IP_SIP 8 /* SATA Pin */
533#define D30IP 0x3104 /* 32bit */
534#define D30IP_PIP 0 /* PCI Bridge Pin */
535#define D29IP 0x3108 /* 32bit */
536#define D29IP_E1P 0 /* EHCI #1 Pin */
537#define D28IP 0x310c /* 32bit */
538#define D28IP_P8IP 28 /* PCI Express Port 8 */
539#define D28IP_P7IP 24 /* PCI Express Port 7 */
540#define D28IP_P6IP 20 /* PCI Express Port 6 */
541#define D28IP_P5IP 16 /* PCI Express Port 5 */
542#define D28IP_P4IP 12 /* PCI Express Port 4 */
543#define D28IP_P3IP 8 /* PCI Express Port 3 */
544#define D28IP_P2IP 4 /* PCI Express Port 2 */
545#define D28IP_P1IP 0 /* PCI Express Port 1 */
546#define D27IP 0x3110 /* 32bit */
547#define D27IP_ZIP 0 /* HD Audio Pin */
548#define D26IP 0x3114 /* 32bit */
549#define D26IP_E2P 0 /* EHCI #2 Pin */
550#define D25IP 0x3118 /* 32bit */
551#define D25IP_LIP 0 /* GbE LAN Pin */
552#define D22IP 0x3124 /* 32bit */
553#define D22IP_KTIP 12 /* KT Pin */
554#define D22IP_IDERIP 8 /* IDE-R Pin */
555#define D22IP_MEI2IP 4 /* MEI #2 Pin */
556#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800557#define D20IP 0x3128 /* 32bit */
558#define D20IP_XHCI 0 /* XHCI Pin */
Aaron Durbin76c37002012-10-30 09:03:43 -0500559#define D31IR 0x3140 /* 16bit */
560#define D30IR 0x3142 /* 16bit */
561#define D29IR 0x3144 /* 16bit */
562#define D28IR 0x3146 /* 16bit */
563#define D27IR 0x3148 /* 16bit */
564#define D26IR 0x314c /* 16bit */
565#define D25IR 0x3150 /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800566#define D23IR 0x3158 /* 16bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500567#define D22IR 0x315c /* 16bit */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800568#define D20IR 0x3160 /* 16bit */
569#define D21IR 0x3164 /* 16bit */
570#define D19IR 0x3168 /* 16bit */
Duncan Laurieb39ba2e2013-03-22 11:21:14 -0700571#define ACPIIRQEN 0x31e0 /* 32bit */
Aaron Durbin76c37002012-10-30 09:03:43 -0500572#define OIC 0x31fe /* 16bit */
573#define SOFT_RESET_CTRL 0x38f4
574#define SOFT_RESET_DATA 0x38f8
575
Aaron Durbin239c2e82012-12-19 11:31:17 -0600576#define DIR_ROUTE(a,b,c,d) \
577 (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
578 ((b) << DIR_IBR) | ((a) << DIR_IAR))
Aaron Durbin76c37002012-10-30 09:03:43 -0500579
580#define RC 0x3400 /* 32bit */
581#define HPTC 0x3404 /* 32bit */
582#define GCS 0x3410 /* 32bit */
583#define BUC 0x3414 /* 32bit */
584#define PCH_DISABLE_GBE (1 << 5)
585#define FD 0x3418 /* 32bit */
586#define DISPBDF 0x3424 /* 16bit */
587#define FD2 0x3428 /* 32bit */
588#define CG 0x341c /* 32bit */
589
590/* Function Disable 1 RCBA 0x3418 */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800591#define PCH_DISABLE_ALWAYS (1 << 0)
592#define PCH_DISABLE_ADSPD (1 << 1)
Aaron Durbin76c37002012-10-30 09:03:43 -0500593#define PCH_DISABLE_SATA1 (1 << 2)
594#define PCH_DISABLE_SMBUS (1 << 3)
595#define PCH_DISABLE_HD_AUDIO (1 << 4)
596#define PCH_DISABLE_EHCI2 (1 << 13)
597#define PCH_DISABLE_LPC (1 << 14)
598#define PCH_DISABLE_EHCI1 (1 << 15)
599#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
600#define PCH_DISABLE_THERMAL (1 << 24)
601#define PCH_DISABLE_SATA2 (1 << 25)
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800602#define PCH_DISABLE_XHCI (1 << 27)
Aaron Durbin76c37002012-10-30 09:03:43 -0500603
604/* Function Disable 2 RCBA 0x3428 */
605#define PCH_DISABLE_KT (1 << 4)
606#define PCH_DISABLE_IDER (1 << 3)
607#define PCH_DISABLE_MEI2 (1 << 2)
608#define PCH_DISABLE_MEI1 (1 << 1)
609#define PCH_ENABLE_DBDF (1 << 0)
610
Aaron Durbin76c37002012-10-30 09:03:43 -0500611/* ICH7 PMBASE */
612#define PM1_STS 0x00
613#define WAK_STS (1 << 15)
614#define PCIEXPWAK_STS (1 << 14)
615#define PRBTNOR_STS (1 << 11)
616#define RTC_STS (1 << 10)
617#define PWRBTN_STS (1 << 8)
618#define GBL_STS (1 << 5)
619#define BM_STS (1 << 4)
620#define TMROF_STS (1 << 0)
621#define PM1_EN 0x02
622#define PCIEXPWAK_DIS (1 << 14)
623#define RTC_EN (1 << 10)
624#define PWRBTN_EN (1 << 8)
625#define GBL_EN (1 << 5)
626#define TMROF_EN (1 << 0)
627#define PM1_CNT 0x04
628#define SLP_EN (1 << 13)
629#define SLP_TYP (7 << 10)
630#define SLP_TYP_S0 0
631#define SLP_TYP_S1 1
632#define SLP_TYP_S3 5
633#define SLP_TYP_S4 6
634#define SLP_TYP_S5 7
635#define GBL_RLS (1 << 2)
636#define BM_RLD (1 << 1)
637#define SCI_EN (1 << 0)
638#define PM1_TMR 0x08
639#define PROC_CNT 0x10
640#define LV2 0x14
641#define LV3 0x15
642#define LV4 0x16
643#define PM2_CNT 0x50 // mobile only
644#define GPE0_STS 0x20
645#define PME_B0_STS (1 << 13)
646#define PME_STS (1 << 11)
647#define BATLOW_STS (1 << 10)
648#define PCI_EXP_STS (1 << 9)
649#define RI_STS (1 << 8)
650#define SMB_WAK_STS (1 << 7)
651#define TCOSCI_STS (1 << 6)
652#define SWGPE_STS (1 << 2)
653#define HOT_PLUG_STS (1 << 1)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800654#define GPE0_STS_2 0x24
Aaron Durbin76c37002012-10-30 09:03:43 -0500655#define GPE0_EN 0x28
656#define PME_B0_EN (1 << 13)
657#define PME_EN (1 << 11)
658#define TCOSCI_EN (1 << 6)
Duncan Laurie55cdf552013-03-08 16:01:44 -0800659#define GPE0_EN_2 0x2c
Aaron Durbin76c37002012-10-30 09:03:43 -0500660#define SMI_EN 0x30
661#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
662#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
663#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
664#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
665#define MCSMI_EN (1 << 11) // Trap microcontroller range access
666#define BIOS_RLS (1 << 7) // asserts SCI on bit set
667#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
668#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
669#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
670#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
671#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
672#define EOS (1 << 1) // End of SMI (deassert SMI#)
673#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
674#define SMI_STS 0x34
675#define ALT_GP_SMI_EN 0x38
676#define ALT_GP_SMI_STS 0x3a
677#define GPE_CNTL 0x42
678#define DEVACT_STS 0x44
679#define SS_CNT 0x50
680#define C3_RES 0x54
681#define TCO1_STS 0x64
682#define DMISCI_STS (1 << 9)
683#define TCO2_STS 0x66
Duncan Laurie55cdf552013-03-08 16:01:44 -0800684#define ALT_GP_SMI_EN2 0x5c
685#define ALT_GP_SMI_STS2 0x5e
686
687/* Lynxpoint LP */
688#define LP_GPE0_STS_1 0x80 /* GPIO 0-31 */
689#define LP_GPE0_STS_2 0x84 /* GPIO 32-63 */
690#define LP_GPE0_STS_3 0x88 /* GPIO 64-94 */
691#define LP_GPE0_STS_4 0x8c /* Standard GPE */
692#define LP_GPE0_EN_1 0x90
693#define LP_GPE0_EN_2 0x94
694#define LP_GPE0_EN_3 0x98
695#define LP_GPE0_EN_4 0x9c
Aaron Durbin76c37002012-10-30 09:03:43 -0500696
697/*
698 * SPI Opcode Menu setup for SPIBAR lockdown
699 * should support most common flash chips.
700 */
701
702#define SPIBAR_OFFSET 0x3800
703#define SPIBAR8(x) RCBA8(x + SPIBAR_OFFSET)
704#define SPIBAR16(x) RCBA16(x + SPIBAR_OFFSET)
705#define SPIBAR32(x) RCBA32(x + SPIBAR_OFFSET)
706
707/* Reigsters within the SPIBAR */
708#define SSFC 0x91
709#define FDOC 0xb0
710#define FDOD 0xb4
711
712#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
713#define SPI_OPTYPE_0 0x01 /* Write, no address */
714
715#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
716#define SPI_OPTYPE_1 0x03 /* Write, address required */
717
718#define SPI_OPMENU_2 0x03 /* READ: Read Data */
719#define SPI_OPTYPE_2 0x02 /* Read, address required */
720
721#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
722#define SPI_OPTYPE_3 0x00 /* Read, no address */
723
724#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
725#define SPI_OPTYPE_4 0x03 /* Write, address required */
726
727#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
728#define SPI_OPTYPE_5 0x00 /* Read, no address */
729
730#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
731#define SPI_OPTYPE_6 0x03 /* Write, address required */
732
733#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
734#define SPI_OPTYPE_7 0x02 /* Read, address required */
735
736#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
737 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
738#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
739 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
740
741#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
742 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
743 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
744 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
745
746#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
747
748#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
749#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
750#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
751#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
752#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
753#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
754#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
755#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
756#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
757#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
758#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
759#define SPIBAR_FADDR 0x3808 /* SPI flash address */
760#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
761
762#endif /* __ACPI__ */
763#endif /* SOUTHBRIDGE_INTEL_LYNXPOINT_PCH_H */